xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/gcc-ipq6018.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/clk-provider.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/reset-controller.h>
16*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,gcc-ipq6018.h>
17*4882a593Smuzhiyun #include <dt-bindings/reset/qcom,gcc-ipq6018.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "common.h"
20*4882a593Smuzhiyun #include "clk-regmap.h"
21*4882a593Smuzhiyun #include "clk-pll.h"
22*4882a593Smuzhiyun #include "clk-rcg.h"
23*4882a593Smuzhiyun #include "clk-branch.h"
24*4882a593Smuzhiyun #include "clk-alpha-pll.h"
25*4882a593Smuzhiyun #include "clk-regmap-divider.h"
26*4882a593Smuzhiyun #include "clk-regmap-mux.h"
27*4882a593Smuzhiyun #include "reset.h"
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun enum {
32*4882a593Smuzhiyun 	P_XO,
33*4882a593Smuzhiyun 	P_BIAS_PLL,
34*4882a593Smuzhiyun 	P_UNIPHY0_RX,
35*4882a593Smuzhiyun 	P_UNIPHY0_TX,
36*4882a593Smuzhiyun 	P_UNIPHY1_RX,
37*4882a593Smuzhiyun 	P_BIAS_PLL_NSS_NOC,
38*4882a593Smuzhiyun 	P_UNIPHY1_TX,
39*4882a593Smuzhiyun 	P_PCIE20_PHY0_PIPE,
40*4882a593Smuzhiyun 	P_USB3PHY_0_PIPE,
41*4882a593Smuzhiyun 	P_GPLL0,
42*4882a593Smuzhiyun 	P_GPLL0_DIV2,
43*4882a593Smuzhiyun 	P_GPLL2,
44*4882a593Smuzhiyun 	P_GPLL4,
45*4882a593Smuzhiyun 	P_GPLL6,
46*4882a593Smuzhiyun 	P_SLEEP_CLK,
47*4882a593Smuzhiyun 	P_UBI32_PLL,
48*4882a593Smuzhiyun 	P_NSS_CRYPTO_PLL,
49*4882a593Smuzhiyun 	P_PI_SLEEP,
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun static struct clk_alpha_pll gpll0_main = {
53*4882a593Smuzhiyun 	.offset = 0x21000,
54*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
55*4882a593Smuzhiyun 	.clkr = {
56*4882a593Smuzhiyun 		.enable_reg = 0x0b000,
57*4882a593Smuzhiyun 		.enable_mask = BIT(0),
58*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
59*4882a593Smuzhiyun 			.name = "gpll0_main",
60*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
61*4882a593Smuzhiyun 				.fw_name = "xo",
62*4882a593Smuzhiyun 			},
63*4882a593Smuzhiyun 			.num_parents = 1,
64*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_ops,
65*4882a593Smuzhiyun 		},
66*4882a593Smuzhiyun 	},
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun static struct clk_fixed_factor gpll0_out_main_div2 = {
70*4882a593Smuzhiyun 	.mult = 1,
71*4882a593Smuzhiyun 	.div = 2,
72*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
73*4882a593Smuzhiyun 		.name = "gpll0_out_main_div2",
74*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]){
75*4882a593Smuzhiyun 				&gpll0_main.clkr.hw },
76*4882a593Smuzhiyun 		.num_parents = 1,
77*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
78*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
79*4882a593Smuzhiyun 	},
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll0 = {
83*4882a593Smuzhiyun 	.offset = 0x21000,
84*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
85*4882a593Smuzhiyun 	.width = 4,
86*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
87*4882a593Smuzhiyun 		.name = "gpll0",
88*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]){
89*4882a593Smuzhiyun 				&gpll0_main.clkr.hw },
90*4882a593Smuzhiyun 		.num_parents = 1,
91*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_ro_ops,
92*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
93*4882a593Smuzhiyun 	},
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0_gpll0_out_main_div2[] = {
97*4882a593Smuzhiyun 	{ .fw_name = "xo" },
98*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw},
99*4882a593Smuzhiyun 	{ .hw = &gpll0_out_main_div2.hw},
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll0_out_main_div2_map[] = {
103*4882a593Smuzhiyun 	{ P_XO, 0 },
104*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
105*4882a593Smuzhiyun 	{ P_GPLL0_DIV2, 4 },
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun static struct clk_alpha_pll ubi32_pll_main = {
109*4882a593Smuzhiyun 	.offset = 0x25000,
110*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_HUAYRA],
111*4882a593Smuzhiyun 	.flags = SUPPORTS_DYNAMIC_UPDATE,
112*4882a593Smuzhiyun 	.clkr = {
113*4882a593Smuzhiyun 		.enable_reg = 0x0b000,
114*4882a593Smuzhiyun 		.enable_mask = BIT(6),
115*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
116*4882a593Smuzhiyun 			.name = "ubi32_pll_main",
117*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
118*4882a593Smuzhiyun 				.fw_name = "xo",
119*4882a593Smuzhiyun 			},
120*4882a593Smuzhiyun 			.num_parents = 1,
121*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_huayra_ops,
122*4882a593Smuzhiyun 		},
123*4882a593Smuzhiyun 	},
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv ubi32_pll = {
127*4882a593Smuzhiyun 	.offset = 0x25000,
128*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_HUAYRA],
129*4882a593Smuzhiyun 	.width = 2,
130*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
131*4882a593Smuzhiyun 		.name = "ubi32_pll",
132*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]){
133*4882a593Smuzhiyun 				&ubi32_pll_main.clkr.hw },
134*4882a593Smuzhiyun 		.num_parents = 1,
135*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_ro_ops,
136*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
137*4882a593Smuzhiyun 	},
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static struct clk_alpha_pll gpll6_main = {
141*4882a593Smuzhiyun 	.offset = 0x37000,
142*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO],
143*4882a593Smuzhiyun 	.clkr = {
144*4882a593Smuzhiyun 		.enable_reg = 0x0b000,
145*4882a593Smuzhiyun 		.enable_mask = BIT(7),
146*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
147*4882a593Smuzhiyun 			.name = "gpll6_main",
148*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
149*4882a593Smuzhiyun 				.fw_name = "xo",
150*4882a593Smuzhiyun 			},
151*4882a593Smuzhiyun 			.num_parents = 1,
152*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_ops,
153*4882a593Smuzhiyun 		},
154*4882a593Smuzhiyun 	},
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll6 = {
158*4882a593Smuzhiyun 	.offset = 0x37000,
159*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO],
160*4882a593Smuzhiyun 	.width = 2,
161*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
162*4882a593Smuzhiyun 		.name = "gpll6",
163*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]){
164*4882a593Smuzhiyun 				&gpll6_main.clkr.hw },
165*4882a593Smuzhiyun 		.num_parents = 1,
166*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_ro_ops,
167*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
168*4882a593Smuzhiyun 	},
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun static struct clk_alpha_pll gpll4_main = {
172*4882a593Smuzhiyun 	.offset = 0x24000,
173*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
174*4882a593Smuzhiyun 	.clkr = {
175*4882a593Smuzhiyun 		.enable_reg = 0x0b000,
176*4882a593Smuzhiyun 		.enable_mask = BIT(5),
177*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
178*4882a593Smuzhiyun 			.name = "gpll4_main",
179*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
180*4882a593Smuzhiyun 				.fw_name = "xo",
181*4882a593Smuzhiyun 			},
182*4882a593Smuzhiyun 			.num_parents = 1,
183*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_ops,
184*4882a593Smuzhiyun 		},
185*4882a593Smuzhiyun 	},
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll4 = {
189*4882a593Smuzhiyun 	.offset = 0x24000,
190*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
191*4882a593Smuzhiyun 	.width = 4,
192*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
193*4882a593Smuzhiyun 		.name = "gpll4",
194*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]){
195*4882a593Smuzhiyun 				&gpll4_main.clkr.hw },
196*4882a593Smuzhiyun 		.num_parents = 1,
197*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_ro_ops,
198*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
199*4882a593Smuzhiyun 	},
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun static const struct freq_tbl ftbl_pcnoc_bfdcd_clk_src[] = {
203*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
204*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 16, 0, 0),
205*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
206*4882a593Smuzhiyun 	{ }
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun static struct clk_rcg2 pcnoc_bfdcd_clk_src = {
210*4882a593Smuzhiyun 	.cmd_rcgr = 0x27000,
211*4882a593Smuzhiyun 	.freq_tbl = ftbl_pcnoc_bfdcd_clk_src,
212*4882a593Smuzhiyun 	.hid_width = 5,
213*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
214*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
215*4882a593Smuzhiyun 		.name = "pcnoc_bfdcd_clk_src",
216*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
217*4882a593Smuzhiyun 		.num_parents = 3,
218*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
219*4882a593Smuzhiyun 	},
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun static struct clk_alpha_pll gpll2_main = {
223*4882a593Smuzhiyun 	.offset = 0x4a000,
224*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
225*4882a593Smuzhiyun 	.clkr = {
226*4882a593Smuzhiyun 		.enable_reg = 0x0b000,
227*4882a593Smuzhiyun 		.enable_mask = BIT(2),
228*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
229*4882a593Smuzhiyun 			.name = "gpll2_main",
230*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
231*4882a593Smuzhiyun 				.fw_name = "xo",
232*4882a593Smuzhiyun 			},
233*4882a593Smuzhiyun 			.num_parents = 1,
234*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_ops,
235*4882a593Smuzhiyun 		},
236*4882a593Smuzhiyun 	},
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv gpll2 = {
240*4882a593Smuzhiyun 	.offset = 0x4a000,
241*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
242*4882a593Smuzhiyun 	.width = 4,
243*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
244*4882a593Smuzhiyun 		.name = "gpll2",
245*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]){
246*4882a593Smuzhiyun 				&gpll2_main.clkr.hw },
247*4882a593Smuzhiyun 		.num_parents = 1,
248*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_ro_ops,
249*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
250*4882a593Smuzhiyun 	},
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun static struct clk_alpha_pll nss_crypto_pll_main = {
254*4882a593Smuzhiyun 	.offset = 0x22000,
255*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
256*4882a593Smuzhiyun 	.clkr = {
257*4882a593Smuzhiyun 		.enable_reg = 0x0b000,
258*4882a593Smuzhiyun 		.enable_mask = BIT(4),
259*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
260*4882a593Smuzhiyun 			.name = "nss_crypto_pll_main",
261*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
262*4882a593Smuzhiyun 				.fw_name = "xo",
263*4882a593Smuzhiyun 			},
264*4882a593Smuzhiyun 			.num_parents = 1,
265*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_ops,
266*4882a593Smuzhiyun 		},
267*4882a593Smuzhiyun 	},
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv nss_crypto_pll = {
271*4882a593Smuzhiyun 	.offset = 0x22000,
272*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
273*4882a593Smuzhiyun 	.width = 4,
274*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
275*4882a593Smuzhiyun 		.name = "nss_crypto_pll",
276*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]){
277*4882a593Smuzhiyun 				&nss_crypto_pll_main.clkr.hw },
278*4882a593Smuzhiyun 		.num_parents = 1,
279*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_ro_ops,
280*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
281*4882a593Smuzhiyun 	},
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun static const struct freq_tbl ftbl_qdss_tsctr_clk_src[] = {
285*4882a593Smuzhiyun 	F(160000000, P_GPLL0_DIV2, 2.5, 0, 0),
286*4882a593Smuzhiyun 	F(320000000, P_GPLL0, 2.5, 0, 0),
287*4882a593Smuzhiyun 	F(600000000, P_GPLL4, 2, 0, 0),
288*4882a593Smuzhiyun 	{ }
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll4_gpll0_gpll6_gpll0_div2[] = {
292*4882a593Smuzhiyun 	{ .fw_name = "xo" },
293*4882a593Smuzhiyun 	{ .hw = &gpll4.clkr.hw },
294*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
295*4882a593Smuzhiyun 	{ .hw = &gpll6.clkr.hw },
296*4882a593Smuzhiyun 	{ .hw = &gpll0_out_main_div2.hw },
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll4_gpll0_gpll6_gpll0_div2_map[] = {
300*4882a593Smuzhiyun 	{ P_XO, 0 },
301*4882a593Smuzhiyun 	{ P_GPLL4, 1 },
302*4882a593Smuzhiyun 	{ P_GPLL0, 2 },
303*4882a593Smuzhiyun 	{ P_GPLL6, 3 },
304*4882a593Smuzhiyun 	{ P_GPLL0_DIV2, 4 },
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun static struct clk_rcg2 qdss_tsctr_clk_src = {
308*4882a593Smuzhiyun 	.cmd_rcgr = 0x29064,
309*4882a593Smuzhiyun 	.freq_tbl = ftbl_qdss_tsctr_clk_src,
310*4882a593Smuzhiyun 	.hid_width = 5,
311*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll4_gpll0_gpll6_gpll0_div2_map,
312*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
313*4882a593Smuzhiyun 		.name = "qdss_tsctr_clk_src",
314*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll4_gpll0_gpll6_gpll0_div2,
315*4882a593Smuzhiyun 		.num_parents = 5,
316*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
317*4882a593Smuzhiyun 	},
318*4882a593Smuzhiyun };
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun static struct clk_fixed_factor qdss_dap_sync_clk_src = {
321*4882a593Smuzhiyun 	.mult = 1,
322*4882a593Smuzhiyun 	.div = 4,
323*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
324*4882a593Smuzhiyun 		.name = "qdss_dap_sync_clk_src",
325*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]){
326*4882a593Smuzhiyun 				&qdss_tsctr_clk_src.clkr.hw },
327*4882a593Smuzhiyun 		.num_parents = 1,
328*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
329*4882a593Smuzhiyun 	},
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun static const struct freq_tbl ftbl_qdss_at_clk_src[] = {
333*4882a593Smuzhiyun 	F(66670000, P_GPLL0_DIV2, 6, 0, 0),
334*4882a593Smuzhiyun 	F(240000000, P_GPLL4, 5, 0, 0),
335*4882a593Smuzhiyun 	{ }
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun static struct clk_rcg2 qdss_at_clk_src = {
339*4882a593Smuzhiyun 	.cmd_rcgr = 0x2900c,
340*4882a593Smuzhiyun 	.freq_tbl = ftbl_qdss_at_clk_src,
341*4882a593Smuzhiyun 	.hid_width = 5,
342*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll4_gpll0_gpll6_gpll0_div2_map,
343*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
344*4882a593Smuzhiyun 		.name = "qdss_at_clk_src",
345*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll4_gpll0_gpll6_gpll0_div2,
346*4882a593Smuzhiyun 		.num_parents = 5,
347*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
348*4882a593Smuzhiyun 	},
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun static struct clk_fixed_factor qdss_tsctr_div2_clk_src = {
352*4882a593Smuzhiyun 	.mult = 1,
353*4882a593Smuzhiyun 	.div = 2,
354*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
355*4882a593Smuzhiyun 		.name = "qdss_tsctr_div2_clk_src",
356*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]){
357*4882a593Smuzhiyun 				&qdss_tsctr_clk_src.clkr.hw },
358*4882a593Smuzhiyun 		.num_parents = 1,
359*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
360*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
361*4882a593Smuzhiyun 	},
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun static const struct freq_tbl ftbl_nss_ppe_clk_src[] = {
365*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
366*4882a593Smuzhiyun 	F(300000000, P_BIAS_PLL, 1, 0, 0),
367*4882a593Smuzhiyun 	{ }
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_bias_gpll0_gpll4_nss_ubi32[] = {
371*4882a593Smuzhiyun 	{ .fw_name = "xo" },
372*4882a593Smuzhiyun 	{ .fw_name = "bias_pll_cc_clk" },
373*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
374*4882a593Smuzhiyun 	{ .hw = &gpll4.clkr.hw },
375*4882a593Smuzhiyun 	{ .hw = &nss_crypto_pll.clkr.hw },
376*4882a593Smuzhiyun 	{ .hw = &ubi32_pll.clkr.hw },
377*4882a593Smuzhiyun };
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun static const struct parent_map gcc_xo_bias_gpll0_gpll4_nss_ubi32_map[] = {
380*4882a593Smuzhiyun 	{ P_XO, 0 },
381*4882a593Smuzhiyun 	{ P_BIAS_PLL, 1 },
382*4882a593Smuzhiyun 	{ P_GPLL0, 2 },
383*4882a593Smuzhiyun 	{ P_GPLL4, 3 },
384*4882a593Smuzhiyun 	{ P_NSS_CRYPTO_PLL, 4 },
385*4882a593Smuzhiyun 	{ P_UBI32_PLL, 5 },
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun static struct clk_rcg2 nss_ppe_clk_src = {
389*4882a593Smuzhiyun 	.cmd_rcgr = 0x68080,
390*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_ppe_clk_src,
391*4882a593Smuzhiyun 	.hid_width = 5,
392*4882a593Smuzhiyun 	.parent_map = gcc_xo_bias_gpll0_gpll4_nss_ubi32_map,
393*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
394*4882a593Smuzhiyun 		.name = "nss_ppe_clk_src",
395*4882a593Smuzhiyun 		.parent_data = gcc_xo_bias_gpll0_gpll4_nss_ubi32,
396*4882a593Smuzhiyun 		.num_parents = 6,
397*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
398*4882a593Smuzhiyun 	},
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun static struct clk_branch gcc_xo_clk_src = {
402*4882a593Smuzhiyun 	.halt_reg = 0x30018,
403*4882a593Smuzhiyun 	.clkr = {
404*4882a593Smuzhiyun 		.enable_reg = 0x30018,
405*4882a593Smuzhiyun 		.enable_mask = BIT(1),
406*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
407*4882a593Smuzhiyun 			.name = "gcc_xo_clk_src",
408*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
409*4882a593Smuzhiyun 				.fw_name = "xo",
410*4882a593Smuzhiyun 			},
411*4882a593Smuzhiyun 			.num_parents = 1,
412*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
413*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
414*4882a593Smuzhiyun 		},
415*4882a593Smuzhiyun 	},
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun static const struct freq_tbl ftbl_nss_ce_clk_src[] = {
419*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
420*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 4, 0, 0),
421*4882a593Smuzhiyun 	{ }
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0[] = {
425*4882a593Smuzhiyun 	{ .fw_name = "xo" },
426*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_map[] = {
430*4882a593Smuzhiyun 	{ P_XO, 0 },
431*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
432*4882a593Smuzhiyun };
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun static struct clk_rcg2 nss_ce_clk_src = {
435*4882a593Smuzhiyun 	.cmd_rcgr = 0x68098,
436*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_ce_clk_src,
437*4882a593Smuzhiyun 	.hid_width = 5,
438*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
439*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
440*4882a593Smuzhiyun 		.name = "nss_ce_clk_src",
441*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0,
442*4882a593Smuzhiyun 		.num_parents = 2,
443*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
444*4882a593Smuzhiyun 	},
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun static struct clk_branch gcc_sleep_clk_src = {
448*4882a593Smuzhiyun 	.halt_reg = 0x30000,
449*4882a593Smuzhiyun 	.clkr = {
450*4882a593Smuzhiyun 		.enable_reg = 0x30000,
451*4882a593Smuzhiyun 		.enable_mask = BIT(1),
452*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
453*4882a593Smuzhiyun 			.name = "gcc_sleep_clk_src",
454*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
455*4882a593Smuzhiyun 				.fw_name = "sleep_clk",
456*4882a593Smuzhiyun 			},
457*4882a593Smuzhiyun 			.num_parents = 1,
458*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
459*4882a593Smuzhiyun 		},
460*4882a593Smuzhiyun 	},
461*4882a593Smuzhiyun };
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun static const struct freq_tbl ftbl_snoc_nssnoc_bfdcd_clk_src[] = {
464*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
465*4882a593Smuzhiyun 	F(50000000, P_GPLL0_DIV2, 8, 0, 0),
466*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
467*4882a593Smuzhiyun 	F(133333333, P_GPLL0, 6, 0, 0),
468*4882a593Smuzhiyun 	F(160000000, P_GPLL0, 5, 0, 0),
469*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 4, 0, 0),
470*4882a593Smuzhiyun 	F(266666667, P_GPLL0, 3, 0, 0),
471*4882a593Smuzhiyun 	{ }
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun static const struct clk_parent_data
475*4882a593Smuzhiyun 			gcc_xo_gpll0_gpll6_gpll0_out_main_div2[] = {
476*4882a593Smuzhiyun 	{ .fw_name = "xo" },
477*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
478*4882a593Smuzhiyun 	{ .hw = &gpll6.clkr.hw },
479*4882a593Smuzhiyun 	{ .hw = &gpll0_out_main_div2.hw },
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll6_gpll0_out_main_div2_map[] = {
483*4882a593Smuzhiyun 	{ P_XO, 0 },
484*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
485*4882a593Smuzhiyun 	{ P_GPLL6, 2 },
486*4882a593Smuzhiyun 	{ P_GPLL0_DIV2, 3 },
487*4882a593Smuzhiyun };
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun static struct clk_rcg2 snoc_nssnoc_bfdcd_clk_src = {
490*4882a593Smuzhiyun 	.cmd_rcgr = 0x76054,
491*4882a593Smuzhiyun 	.freq_tbl = ftbl_snoc_nssnoc_bfdcd_clk_src,
492*4882a593Smuzhiyun 	.hid_width = 5,
493*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll6_gpll0_out_main_div2_map,
494*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
495*4882a593Smuzhiyun 		.name = "snoc_nssnoc_bfdcd_clk_src",
496*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll6_gpll0_out_main_div2,
497*4882a593Smuzhiyun 		.num_parents = 4,
498*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
499*4882a593Smuzhiyun 	},
500*4882a593Smuzhiyun };
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun static const struct freq_tbl ftbl_apss_ahb_clk_src[] = {
503*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
504*4882a593Smuzhiyun 	F(25000000, P_GPLL0_DIV2, 16, 0, 0),
505*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 16, 0, 0),
506*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
507*4882a593Smuzhiyun 	{ }
508*4882a593Smuzhiyun };
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun static struct clk_rcg2 apss_ahb_clk_src = {
511*4882a593Smuzhiyun 	.cmd_rcgr = 0x46000,
512*4882a593Smuzhiyun 	.freq_tbl = ftbl_apss_ahb_clk_src,
513*4882a593Smuzhiyun 	.hid_width = 5,
514*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
515*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
516*4882a593Smuzhiyun 		.name = "apss_ahb_clk_src",
517*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
518*4882a593Smuzhiyun 		.num_parents = 3,
519*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
520*4882a593Smuzhiyun 	},
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun static const struct freq_tbl ftbl_nss_port5_rx_clk_src[] = {
524*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
525*4882a593Smuzhiyun 	F(25000000, P_UNIPHY1_RX, 12.5, 0, 0),
526*4882a593Smuzhiyun 	F(25000000, P_UNIPHY0_RX, 5, 0, 0),
527*4882a593Smuzhiyun 	F(78125000, P_UNIPHY1_RX, 4, 0, 0),
528*4882a593Smuzhiyun 	F(125000000, P_UNIPHY1_RX, 2.5, 0, 0),
529*4882a593Smuzhiyun 	F(125000000, P_UNIPHY0_RX, 1, 0, 0),
530*4882a593Smuzhiyun 	F(156250000, P_UNIPHY1_RX, 2, 0, 0),
531*4882a593Smuzhiyun 	F(312500000, P_UNIPHY1_RX, 1, 0, 0),
532*4882a593Smuzhiyun 	{ }
533*4882a593Smuzhiyun };
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun static const struct clk_parent_data
536*4882a593Smuzhiyun gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias[] = {
537*4882a593Smuzhiyun 	{ .fw_name = "xo" },
538*4882a593Smuzhiyun 	{ .fw_name = "uniphy0_gcc_rx_clk" },
539*4882a593Smuzhiyun 	{ .fw_name = "uniphy0_gcc_tx_clk" },
540*4882a593Smuzhiyun 	{ .fw_name = "uniphy1_gcc_rx_clk" },
541*4882a593Smuzhiyun 	{ .fw_name = "uniphy1_gcc_tx_clk" },
542*4882a593Smuzhiyun 	{ .hw = &ubi32_pll.clkr.hw },
543*4882a593Smuzhiyun 	{ .fw_name = "bias_pll_cc_clk" },
544*4882a593Smuzhiyun };
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun static const struct parent_map
547*4882a593Smuzhiyun gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias_map[] = {
548*4882a593Smuzhiyun 	{ P_XO, 0 },
549*4882a593Smuzhiyun 	{ P_UNIPHY0_RX, 1 },
550*4882a593Smuzhiyun 	{ P_UNIPHY0_TX, 2 },
551*4882a593Smuzhiyun 	{ P_UNIPHY1_RX, 3 },
552*4882a593Smuzhiyun 	{ P_UNIPHY1_TX, 4 },
553*4882a593Smuzhiyun 	{ P_UBI32_PLL, 5 },
554*4882a593Smuzhiyun 	{ P_BIAS_PLL, 6 },
555*4882a593Smuzhiyun };
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun static struct clk_rcg2 nss_port5_rx_clk_src = {
558*4882a593Smuzhiyun 	.cmd_rcgr = 0x68060,
559*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_port5_rx_clk_src,
560*4882a593Smuzhiyun 	.hid_width = 5,
561*4882a593Smuzhiyun 	.parent_map = gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias_map,
562*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
563*4882a593Smuzhiyun 		.name = "nss_port5_rx_clk_src",
564*4882a593Smuzhiyun 		.parent_data = gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias,
565*4882a593Smuzhiyun 		.num_parents = 7,
566*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
567*4882a593Smuzhiyun 	},
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun static const struct freq_tbl ftbl_nss_port5_tx_clk_src[] = {
571*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
572*4882a593Smuzhiyun 	F(25000000, P_UNIPHY1_TX, 12.5, 0, 0),
573*4882a593Smuzhiyun 	F(25000000, P_UNIPHY0_TX, 5, 0, 0),
574*4882a593Smuzhiyun 	F(78125000, P_UNIPHY1_TX, 4, 0, 0),
575*4882a593Smuzhiyun 	F(125000000, P_UNIPHY1_TX, 2.5, 0, 0),
576*4882a593Smuzhiyun 	F(125000000, P_UNIPHY0_TX, 1, 0, 0),
577*4882a593Smuzhiyun 	F(156250000, P_UNIPHY1_TX, 2, 0, 0),
578*4882a593Smuzhiyun 	F(312500000, P_UNIPHY1_TX, 1, 0, 0),
579*4882a593Smuzhiyun 	{ }
580*4882a593Smuzhiyun };
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun static const struct clk_parent_data
583*4882a593Smuzhiyun gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias[] = {
584*4882a593Smuzhiyun 	{ .fw_name = "xo" },
585*4882a593Smuzhiyun 	{ .fw_name = "uniphy0_gcc_tx_clk" },
586*4882a593Smuzhiyun 	{ .fw_name = "uniphy0_gcc_rx_clk" },
587*4882a593Smuzhiyun 	{ .fw_name = "uniphy1_gcc_tx_clk" },
588*4882a593Smuzhiyun 	{ .fw_name = "uniphy1_gcc_rx_clk" },
589*4882a593Smuzhiyun 	{ .hw = &ubi32_pll.clkr.hw },
590*4882a593Smuzhiyun 	{ .fw_name = "bias_pll_cc_clk" },
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun static const struct parent_map
594*4882a593Smuzhiyun gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias_map[] = {
595*4882a593Smuzhiyun 	{ P_XO, 0 },
596*4882a593Smuzhiyun 	{ P_UNIPHY0_TX, 1 },
597*4882a593Smuzhiyun 	{ P_UNIPHY0_RX, 2 },
598*4882a593Smuzhiyun 	{ P_UNIPHY1_TX, 3 },
599*4882a593Smuzhiyun 	{ P_UNIPHY1_RX, 4 },
600*4882a593Smuzhiyun 	{ P_UBI32_PLL, 5 },
601*4882a593Smuzhiyun 	{ P_BIAS_PLL, 6 },
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun static struct clk_rcg2 nss_port5_tx_clk_src = {
605*4882a593Smuzhiyun 	.cmd_rcgr = 0x68068,
606*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_port5_tx_clk_src,
607*4882a593Smuzhiyun 	.hid_width = 5,
608*4882a593Smuzhiyun 	.parent_map = gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias_map,
609*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
610*4882a593Smuzhiyun 		.name = "nss_port5_tx_clk_src",
611*4882a593Smuzhiyun 		.parent_data = gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias,
612*4882a593Smuzhiyun 		.num_parents = 7,
613*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
614*4882a593Smuzhiyun 	},
615*4882a593Smuzhiyun };
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun static const struct freq_tbl ftbl_pcie_axi_clk_src[] = {
618*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
619*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 4, 0, 0),
620*4882a593Smuzhiyun 	F(240000000, P_GPLL4, 5, 0, 0),
621*4882a593Smuzhiyun 	{ }
622*4882a593Smuzhiyun };
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun static const struct freq_tbl ftbl_pcie_rchng_clk_src[] = {
625*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
626*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
627*4882a593Smuzhiyun 	{ }
628*4882a593Smuzhiyun };
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0_gpll4[] = {
631*4882a593Smuzhiyun 	{ .fw_name = "xo" },
632*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
633*4882a593Smuzhiyun 	{ .hw = &gpll4.clkr.hw },
634*4882a593Smuzhiyun };
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
637*4882a593Smuzhiyun 	{ P_XO, 0 },
638*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
639*4882a593Smuzhiyun 	{ P_GPLL4, 2 },
640*4882a593Smuzhiyun };
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun static struct clk_rcg2 pcie0_axi_clk_src = {
643*4882a593Smuzhiyun 	.cmd_rcgr = 0x75054,
644*4882a593Smuzhiyun 	.freq_tbl = ftbl_pcie_axi_clk_src,
645*4882a593Smuzhiyun 	.hid_width = 5,
646*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll4_map,
647*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
648*4882a593Smuzhiyun 		.name = "pcie0_axi_clk_src",
649*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll4,
650*4882a593Smuzhiyun 		.num_parents = 3,
651*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
652*4882a593Smuzhiyun 	},
653*4882a593Smuzhiyun };
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun static const struct freq_tbl ftbl_usb0_master_clk_src[] = {
656*4882a593Smuzhiyun 	F(80000000, P_GPLL0_DIV2, 5, 0, 0),
657*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
658*4882a593Smuzhiyun 	F(133330000, P_GPLL0, 6, 0, 0),
659*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 4, 0, 0),
660*4882a593Smuzhiyun 	{ }
661*4882a593Smuzhiyun };
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0_out_main_div2_gpll0[] = {
664*4882a593Smuzhiyun 	{ .fw_name = "xo" },
665*4882a593Smuzhiyun 	{ .hw = &gpll0_out_main_div2.hw },
666*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
667*4882a593Smuzhiyun };
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_out_main_div2_gpll0_map[] = {
670*4882a593Smuzhiyun 	{ P_XO, 0 },
671*4882a593Smuzhiyun 	{ P_GPLL0_DIV2, 2 },
672*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
673*4882a593Smuzhiyun };
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun static struct clk_rcg2 usb0_master_clk_src = {
676*4882a593Smuzhiyun 	.cmd_rcgr = 0x3e00c,
677*4882a593Smuzhiyun 	.freq_tbl = ftbl_usb0_master_clk_src,
678*4882a593Smuzhiyun 	.mnd_width = 8,
679*4882a593Smuzhiyun 	.hid_width = 5,
680*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_out_main_div2_gpll0_map,
681*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
682*4882a593Smuzhiyun 		.name = "usb0_master_clk_src",
683*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_out_main_div2_gpll0,
684*4882a593Smuzhiyun 		.num_parents = 3,
685*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
686*4882a593Smuzhiyun 	},
687*4882a593Smuzhiyun };
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun static struct clk_regmap_div apss_ahb_postdiv_clk_src = {
690*4882a593Smuzhiyun 	.reg = 0x46018,
691*4882a593Smuzhiyun 	.shift = 4,
692*4882a593Smuzhiyun 	.width = 4,
693*4882a593Smuzhiyun 	.clkr = {
694*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
695*4882a593Smuzhiyun 			.name = "apss_ahb_postdiv_clk_src",
696*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
697*4882a593Smuzhiyun 					&apss_ahb_clk_src.clkr.hw },
698*4882a593Smuzhiyun 			.num_parents = 1,
699*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
700*4882a593Smuzhiyun 		},
701*4882a593Smuzhiyun 	},
702*4882a593Smuzhiyun };
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun static struct clk_fixed_factor gcc_xo_div4_clk_src = {
705*4882a593Smuzhiyun 	.mult = 1,
706*4882a593Smuzhiyun 	.div = 4,
707*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
708*4882a593Smuzhiyun 		.name = "gcc_xo_div4_clk_src",
709*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]){
710*4882a593Smuzhiyun 				&gcc_xo_clk_src.clkr.hw },
711*4882a593Smuzhiyun 		.num_parents = 1,
712*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
713*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
714*4882a593Smuzhiyun 	},
715*4882a593Smuzhiyun };
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun static const struct freq_tbl ftbl_nss_port1_rx_clk_src[] = {
718*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
719*4882a593Smuzhiyun 	F(25000000, P_UNIPHY0_RX, 5, 0, 0),
720*4882a593Smuzhiyun 	F(125000000, P_UNIPHY0_RX, 1, 0, 0),
721*4882a593Smuzhiyun 	{ }
722*4882a593Smuzhiyun };
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_uniphy0_rx_tx_ubi32_bias[] = {
725*4882a593Smuzhiyun 	{ .fw_name = "xo" },
726*4882a593Smuzhiyun 	{ .fw_name = "uniphy0_gcc_rx_clk" },
727*4882a593Smuzhiyun 	{ .fw_name = "uniphy0_gcc_tx_clk" },
728*4882a593Smuzhiyun 	{ .hw = &ubi32_pll.clkr.hw },
729*4882a593Smuzhiyun 	{ .fw_name = "bias_pll_cc_clk" },
730*4882a593Smuzhiyun };
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun static const struct parent_map gcc_xo_uniphy0_rx_tx_ubi32_bias_map[] = {
733*4882a593Smuzhiyun 	{ P_XO, 0 },
734*4882a593Smuzhiyun 	{ P_UNIPHY0_RX, 1 },
735*4882a593Smuzhiyun 	{ P_UNIPHY0_TX, 2 },
736*4882a593Smuzhiyun 	{ P_UBI32_PLL, 5 },
737*4882a593Smuzhiyun 	{ P_BIAS_PLL, 6 },
738*4882a593Smuzhiyun };
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun static struct clk_rcg2 nss_port1_rx_clk_src = {
741*4882a593Smuzhiyun 	.cmd_rcgr = 0x68020,
742*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_port1_rx_clk_src,
743*4882a593Smuzhiyun 	.hid_width = 5,
744*4882a593Smuzhiyun 	.parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
745*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
746*4882a593Smuzhiyun 		.name = "nss_port1_rx_clk_src",
747*4882a593Smuzhiyun 		.parent_data = gcc_xo_uniphy0_rx_tx_ubi32_bias,
748*4882a593Smuzhiyun 		.num_parents = 5,
749*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
750*4882a593Smuzhiyun 	},
751*4882a593Smuzhiyun };
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun static const struct freq_tbl ftbl_nss_port1_tx_clk_src[] = {
754*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
755*4882a593Smuzhiyun 	F(25000000, P_UNIPHY0_TX, 5, 0, 0),
756*4882a593Smuzhiyun 	F(125000000, P_UNIPHY0_TX, 1, 0, 0),
757*4882a593Smuzhiyun 	{ }
758*4882a593Smuzhiyun };
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_uniphy0_tx_rx_ubi32_bias[] = {
761*4882a593Smuzhiyun 	{ .fw_name = "xo" },
762*4882a593Smuzhiyun 	{ .fw_name = "uniphy0_gcc_tx_clk" },
763*4882a593Smuzhiyun 	{ .fw_name = "uniphy0_gcc_rx_clk" },
764*4882a593Smuzhiyun 	{ .hw = &ubi32_pll.clkr.hw },
765*4882a593Smuzhiyun 	{ .fw_name = "bias_pll_cc_clk" },
766*4882a593Smuzhiyun };
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun static const struct parent_map gcc_xo_uniphy0_tx_rx_ubi32_bias_map[] = {
769*4882a593Smuzhiyun 	{ P_XO, 0 },
770*4882a593Smuzhiyun 	{ P_UNIPHY0_TX, 1 },
771*4882a593Smuzhiyun 	{ P_UNIPHY0_RX, 2 },
772*4882a593Smuzhiyun 	{ P_UBI32_PLL, 5 },
773*4882a593Smuzhiyun 	{ P_BIAS_PLL, 6 },
774*4882a593Smuzhiyun };
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun static struct clk_rcg2 nss_port1_tx_clk_src = {
777*4882a593Smuzhiyun 	.cmd_rcgr = 0x68028,
778*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_port1_tx_clk_src,
779*4882a593Smuzhiyun 	.hid_width = 5,
780*4882a593Smuzhiyun 	.parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
781*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
782*4882a593Smuzhiyun 		.name = "nss_port1_tx_clk_src",
783*4882a593Smuzhiyun 		.parent_data = gcc_xo_uniphy0_tx_rx_ubi32_bias,
784*4882a593Smuzhiyun 		.num_parents = 5,
785*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
786*4882a593Smuzhiyun 	},
787*4882a593Smuzhiyun };
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun static struct clk_rcg2 nss_port2_rx_clk_src = {
790*4882a593Smuzhiyun 	.cmd_rcgr = 0x68030,
791*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_port1_rx_clk_src,
792*4882a593Smuzhiyun 	.hid_width = 5,
793*4882a593Smuzhiyun 	.parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
794*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
795*4882a593Smuzhiyun 		.name = "nss_port2_rx_clk_src",
796*4882a593Smuzhiyun 		.parent_data = gcc_xo_uniphy0_rx_tx_ubi32_bias,
797*4882a593Smuzhiyun 		.num_parents = 5,
798*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
799*4882a593Smuzhiyun 	},
800*4882a593Smuzhiyun };
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun static struct clk_rcg2 nss_port2_tx_clk_src = {
803*4882a593Smuzhiyun 	.cmd_rcgr = 0x68038,
804*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_port1_tx_clk_src,
805*4882a593Smuzhiyun 	.hid_width = 5,
806*4882a593Smuzhiyun 	.parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
807*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
808*4882a593Smuzhiyun 		.name = "nss_port2_tx_clk_src",
809*4882a593Smuzhiyun 		.parent_data = gcc_xo_uniphy0_tx_rx_ubi32_bias,
810*4882a593Smuzhiyun 		.num_parents = 5,
811*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
812*4882a593Smuzhiyun 	},
813*4882a593Smuzhiyun };
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun static struct clk_rcg2 nss_port3_rx_clk_src = {
816*4882a593Smuzhiyun 	.cmd_rcgr = 0x68040,
817*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_port1_rx_clk_src,
818*4882a593Smuzhiyun 	.hid_width = 5,
819*4882a593Smuzhiyun 	.parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
820*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
821*4882a593Smuzhiyun 		.name = "nss_port3_rx_clk_src",
822*4882a593Smuzhiyun 		.parent_data = gcc_xo_uniphy0_rx_tx_ubi32_bias,
823*4882a593Smuzhiyun 		.num_parents = 5,
824*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
825*4882a593Smuzhiyun 	},
826*4882a593Smuzhiyun };
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun static struct clk_rcg2 nss_port3_tx_clk_src = {
829*4882a593Smuzhiyun 	.cmd_rcgr = 0x68048,
830*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_port1_tx_clk_src,
831*4882a593Smuzhiyun 	.hid_width = 5,
832*4882a593Smuzhiyun 	.parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
833*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
834*4882a593Smuzhiyun 		.name = "nss_port3_tx_clk_src",
835*4882a593Smuzhiyun 		.parent_data = gcc_xo_uniphy0_tx_rx_ubi32_bias,
836*4882a593Smuzhiyun 		.num_parents = 5,
837*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
838*4882a593Smuzhiyun 	},
839*4882a593Smuzhiyun };
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun static struct clk_rcg2 nss_port4_rx_clk_src = {
842*4882a593Smuzhiyun 	.cmd_rcgr = 0x68050,
843*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_port1_rx_clk_src,
844*4882a593Smuzhiyun 	.hid_width = 5,
845*4882a593Smuzhiyun 	.parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
846*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
847*4882a593Smuzhiyun 		.name = "nss_port4_rx_clk_src",
848*4882a593Smuzhiyun 		.parent_data = gcc_xo_uniphy0_rx_tx_ubi32_bias,
849*4882a593Smuzhiyun 		.num_parents = 5,
850*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
851*4882a593Smuzhiyun 	},
852*4882a593Smuzhiyun };
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun static struct clk_rcg2 nss_port4_tx_clk_src = {
855*4882a593Smuzhiyun 	.cmd_rcgr = 0x68058,
856*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_port1_tx_clk_src,
857*4882a593Smuzhiyun 	.hid_width = 5,
858*4882a593Smuzhiyun 	.parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
859*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
860*4882a593Smuzhiyun 		.name = "nss_port4_tx_clk_src",
861*4882a593Smuzhiyun 		.parent_data = gcc_xo_uniphy0_tx_rx_ubi32_bias,
862*4882a593Smuzhiyun 		.num_parents = 5,
863*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
864*4882a593Smuzhiyun 	},
865*4882a593Smuzhiyun };
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun static struct clk_regmap_div nss_port5_rx_div_clk_src = {
868*4882a593Smuzhiyun 	.reg = 0x68440,
869*4882a593Smuzhiyun 	.shift = 0,
870*4882a593Smuzhiyun 	.width = 4,
871*4882a593Smuzhiyun 	.clkr = {
872*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
873*4882a593Smuzhiyun 			.name = "nss_port5_rx_div_clk_src",
874*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
875*4882a593Smuzhiyun 					&nss_port5_rx_clk_src.clkr.hw },
876*4882a593Smuzhiyun 			.num_parents = 1,
877*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
878*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
879*4882a593Smuzhiyun 		},
880*4882a593Smuzhiyun 	},
881*4882a593Smuzhiyun };
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun static struct clk_regmap_div nss_port5_tx_div_clk_src = {
884*4882a593Smuzhiyun 	.reg = 0x68444,
885*4882a593Smuzhiyun 	.shift = 0,
886*4882a593Smuzhiyun 	.width = 4,
887*4882a593Smuzhiyun 	.clkr = {
888*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
889*4882a593Smuzhiyun 			.name = "nss_port5_tx_div_clk_src",
890*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
891*4882a593Smuzhiyun 					&nss_port5_tx_clk_src.clkr.hw },
892*4882a593Smuzhiyun 			.num_parents = 1,
893*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
894*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
895*4882a593Smuzhiyun 		},
896*4882a593Smuzhiyun 	},
897*4882a593Smuzhiyun };
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun static const struct freq_tbl ftbl_apss_axi_clk_src[] = {
900*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
901*4882a593Smuzhiyun 	F(100000000, P_GPLL0_DIV2, 4, 0, 0),
902*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 4, 0, 0),
903*4882a593Smuzhiyun 	F(308570000, P_GPLL6, 3.5, 0, 0),
904*4882a593Smuzhiyun 	F(400000000, P_GPLL0, 2, 0, 0),
905*4882a593Smuzhiyun 	F(533000000, P_GPLL0, 1.5, 0, 0),
906*4882a593Smuzhiyun 	{ }
907*4882a593Smuzhiyun };
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0_gpll6_ubi32_gpll0_div2[] = {
910*4882a593Smuzhiyun 	{ .fw_name = "xo" },
911*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
912*4882a593Smuzhiyun 	{ .hw = &gpll6.clkr.hw },
913*4882a593Smuzhiyun 	{ .hw = &ubi32_pll.clkr.hw },
914*4882a593Smuzhiyun 	{ .hw = &gpll0_out_main_div2.hw },
915*4882a593Smuzhiyun };
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun static const struct parent_map
918*4882a593Smuzhiyun gcc_xo_gpll0_gpll6_ubi32_gpll0_div2_map[] = {
919*4882a593Smuzhiyun 	{ P_XO, 0 },
920*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
921*4882a593Smuzhiyun 	{ P_GPLL6, 2 },
922*4882a593Smuzhiyun 	{ P_UBI32_PLL, 3 },
923*4882a593Smuzhiyun 	{ P_GPLL0_DIV2, 6 },
924*4882a593Smuzhiyun };
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun static struct clk_rcg2 apss_axi_clk_src = {
927*4882a593Smuzhiyun 	.cmd_rcgr = 0x38048,
928*4882a593Smuzhiyun 	.freq_tbl = ftbl_apss_axi_clk_src,
929*4882a593Smuzhiyun 	.hid_width = 5,
930*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll6_ubi32_gpll0_div2_map,
931*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
932*4882a593Smuzhiyun 		.name = "apss_axi_clk_src",
933*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll6_ubi32_gpll0_div2,
934*4882a593Smuzhiyun 		.num_parents = 5,
935*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
936*4882a593Smuzhiyun 	},
937*4882a593Smuzhiyun };
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun static const struct freq_tbl ftbl_nss_crypto_clk_src[] = {
940*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
941*4882a593Smuzhiyun 	F(300000000, P_NSS_CRYPTO_PLL, 2, 0, 0),
942*4882a593Smuzhiyun 	{ }
943*4882a593Smuzhiyun };
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_nss_crypto_pll_gpll0[] = {
946*4882a593Smuzhiyun 	{ .fw_name = "xo" },
947*4882a593Smuzhiyun 	{ .hw = &nss_crypto_pll.clkr.hw },
948*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
949*4882a593Smuzhiyun };
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun static const struct parent_map gcc_xo_nss_crypto_pll_gpll0_map[] = {
952*4882a593Smuzhiyun 	{ P_XO, 0 },
953*4882a593Smuzhiyun 	{ P_NSS_CRYPTO_PLL, 1 },
954*4882a593Smuzhiyun 	{ P_GPLL0, 2 },
955*4882a593Smuzhiyun };
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun static struct clk_rcg2 nss_crypto_clk_src = {
958*4882a593Smuzhiyun 	.cmd_rcgr = 0x68144,
959*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_crypto_clk_src,
960*4882a593Smuzhiyun 	.mnd_width = 16,
961*4882a593Smuzhiyun 	.hid_width = 5,
962*4882a593Smuzhiyun 	.parent_map = gcc_xo_nss_crypto_pll_gpll0_map,
963*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
964*4882a593Smuzhiyun 		.name = "nss_crypto_clk_src",
965*4882a593Smuzhiyun 		.parent_data = gcc_xo_nss_crypto_pll_gpll0,
966*4882a593Smuzhiyun 		.num_parents = 3,
967*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
968*4882a593Smuzhiyun 	},
969*4882a593Smuzhiyun };
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun static struct clk_regmap_div nss_port1_rx_div_clk_src = {
972*4882a593Smuzhiyun 	.reg = 0x68400,
973*4882a593Smuzhiyun 	.shift = 0,
974*4882a593Smuzhiyun 	.width = 4,
975*4882a593Smuzhiyun 	.clkr = {
976*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
977*4882a593Smuzhiyun 			.name = "nss_port1_rx_div_clk_src",
978*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
979*4882a593Smuzhiyun 				&nss_port1_rx_clk_src.clkr.hw },
980*4882a593Smuzhiyun 			.num_parents = 1,
981*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
982*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
983*4882a593Smuzhiyun 		},
984*4882a593Smuzhiyun 	},
985*4882a593Smuzhiyun };
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun static struct clk_regmap_div nss_port1_tx_div_clk_src = {
988*4882a593Smuzhiyun 	.reg = 0x68404,
989*4882a593Smuzhiyun 	.shift = 0,
990*4882a593Smuzhiyun 	.width = 4,
991*4882a593Smuzhiyun 	.clkr = {
992*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
993*4882a593Smuzhiyun 			.name = "nss_port1_tx_div_clk_src",
994*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
995*4882a593Smuzhiyun 					&nss_port1_tx_clk_src.clkr.hw },
996*4882a593Smuzhiyun 			.num_parents = 1,
997*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
998*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
999*4882a593Smuzhiyun 		},
1000*4882a593Smuzhiyun 	},
1001*4882a593Smuzhiyun };
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun static struct clk_regmap_div nss_port2_rx_div_clk_src = {
1004*4882a593Smuzhiyun 	.reg = 0x68410,
1005*4882a593Smuzhiyun 	.shift = 0,
1006*4882a593Smuzhiyun 	.width = 4,
1007*4882a593Smuzhiyun 	.clkr = {
1008*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1009*4882a593Smuzhiyun 			.name = "nss_port2_rx_div_clk_src",
1010*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
1011*4882a593Smuzhiyun 					&nss_port2_rx_clk_src.clkr.hw },
1012*4882a593Smuzhiyun 			.num_parents = 1,
1013*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
1014*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1015*4882a593Smuzhiyun 		},
1016*4882a593Smuzhiyun 	},
1017*4882a593Smuzhiyun };
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun static struct clk_regmap_div nss_port2_tx_div_clk_src = {
1020*4882a593Smuzhiyun 	.reg = 0x68414,
1021*4882a593Smuzhiyun 	.shift = 0,
1022*4882a593Smuzhiyun 	.width = 4,
1023*4882a593Smuzhiyun 	.clkr = {
1024*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1025*4882a593Smuzhiyun 			.name = "nss_port2_tx_div_clk_src",
1026*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
1027*4882a593Smuzhiyun 					&nss_port2_tx_clk_src.clkr.hw },
1028*4882a593Smuzhiyun 			.num_parents = 1,
1029*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
1030*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1031*4882a593Smuzhiyun 		},
1032*4882a593Smuzhiyun 	},
1033*4882a593Smuzhiyun };
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun static struct clk_regmap_div nss_port3_rx_div_clk_src = {
1036*4882a593Smuzhiyun 	.reg = 0x68420,
1037*4882a593Smuzhiyun 	.shift = 0,
1038*4882a593Smuzhiyun 	.width = 4,
1039*4882a593Smuzhiyun 	.clkr = {
1040*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1041*4882a593Smuzhiyun 			.name = "nss_port3_rx_div_clk_src",
1042*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
1043*4882a593Smuzhiyun 					&nss_port3_rx_clk_src.clkr.hw },
1044*4882a593Smuzhiyun 			.num_parents = 1,
1045*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
1046*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1047*4882a593Smuzhiyun 		},
1048*4882a593Smuzhiyun 	},
1049*4882a593Smuzhiyun };
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun static struct clk_regmap_div nss_port3_tx_div_clk_src = {
1052*4882a593Smuzhiyun 	.reg = 0x68424,
1053*4882a593Smuzhiyun 	.shift = 0,
1054*4882a593Smuzhiyun 	.width = 4,
1055*4882a593Smuzhiyun 	.clkr = {
1056*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1057*4882a593Smuzhiyun 			.name = "nss_port3_tx_div_clk_src",
1058*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
1059*4882a593Smuzhiyun 					&nss_port3_tx_clk_src.clkr.hw },
1060*4882a593Smuzhiyun 			.num_parents = 1,
1061*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
1062*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1063*4882a593Smuzhiyun 		},
1064*4882a593Smuzhiyun 	},
1065*4882a593Smuzhiyun };
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun static struct clk_regmap_div nss_port4_rx_div_clk_src = {
1068*4882a593Smuzhiyun 	.reg = 0x68430,
1069*4882a593Smuzhiyun 	.shift = 0,
1070*4882a593Smuzhiyun 	.width = 4,
1071*4882a593Smuzhiyun 	.clkr = {
1072*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1073*4882a593Smuzhiyun 			.name = "nss_port4_rx_div_clk_src",
1074*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
1075*4882a593Smuzhiyun 					&nss_port4_rx_clk_src.clkr.hw },
1076*4882a593Smuzhiyun 			.num_parents = 1,
1077*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
1078*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1079*4882a593Smuzhiyun 		},
1080*4882a593Smuzhiyun 	},
1081*4882a593Smuzhiyun };
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun static struct clk_regmap_div nss_port4_tx_div_clk_src = {
1084*4882a593Smuzhiyun 	.reg = 0x68434,
1085*4882a593Smuzhiyun 	.shift = 0,
1086*4882a593Smuzhiyun 	.width = 4,
1087*4882a593Smuzhiyun 	.clkr = {
1088*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1089*4882a593Smuzhiyun 			.name = "nss_port4_tx_div_clk_src",
1090*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
1091*4882a593Smuzhiyun 					&nss_port4_tx_clk_src.clkr.hw },
1092*4882a593Smuzhiyun 			.num_parents = 1,
1093*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
1094*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1095*4882a593Smuzhiyun 		},
1096*4882a593Smuzhiyun 	},
1097*4882a593Smuzhiyun };
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun static const struct freq_tbl ftbl_nss_ubi_clk_src[] = {
1100*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
1101*4882a593Smuzhiyun 	F(149760000, P_UBI32_PLL, 10, 0, 0),
1102*4882a593Smuzhiyun 	F(187200000, P_UBI32_PLL, 8, 0, 0),
1103*4882a593Smuzhiyun 	F(249600000, P_UBI32_PLL, 6, 0, 0),
1104*4882a593Smuzhiyun 	F(374400000, P_UBI32_PLL, 4, 0, 0),
1105*4882a593Smuzhiyun 	F(748800000, P_UBI32_PLL, 2, 0, 0),
1106*4882a593Smuzhiyun 	F(1497600000, P_UBI32_PLL, 1, 0, 0),
1107*4882a593Smuzhiyun 	{ }
1108*4882a593Smuzhiyun };
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun static const struct clk_parent_data
1111*4882a593Smuzhiyun 			gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6[] = {
1112*4882a593Smuzhiyun 	{ .fw_name = "xo" },
1113*4882a593Smuzhiyun 	{ .hw = &ubi32_pll.clkr.hw },
1114*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
1115*4882a593Smuzhiyun 	{ .hw = &gpll2.clkr.hw },
1116*4882a593Smuzhiyun 	{ .hw = &gpll4.clkr.hw },
1117*4882a593Smuzhiyun 	{ .hw = &gpll6.clkr.hw },
1118*4882a593Smuzhiyun };
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun static const struct parent_map gcc_xo_ubi32_gpll0_gpll2_gpll4_gpll6_map[] = {
1121*4882a593Smuzhiyun 	{ P_XO, 0 },
1122*4882a593Smuzhiyun 	{ P_UBI32_PLL, 1 },
1123*4882a593Smuzhiyun 	{ P_GPLL0, 2 },
1124*4882a593Smuzhiyun 	{ P_GPLL2, 3 },
1125*4882a593Smuzhiyun 	{ P_GPLL4, 4 },
1126*4882a593Smuzhiyun 	{ P_GPLL6, 5 },
1127*4882a593Smuzhiyun };
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun static struct clk_rcg2 nss_ubi0_clk_src = {
1130*4882a593Smuzhiyun 	.cmd_rcgr = 0x68104,
1131*4882a593Smuzhiyun 	.freq_tbl = ftbl_nss_ubi_clk_src,
1132*4882a593Smuzhiyun 	.hid_width = 5,
1133*4882a593Smuzhiyun 	.parent_map = gcc_xo_ubi32_gpll0_gpll2_gpll4_gpll6_map,
1134*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1135*4882a593Smuzhiyun 		.name = "nss_ubi0_clk_src",
1136*4882a593Smuzhiyun 		.parent_data = gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6,
1137*4882a593Smuzhiyun 		.num_parents = 6,
1138*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1139*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1140*4882a593Smuzhiyun 	},
1141*4882a593Smuzhiyun };
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun static const struct freq_tbl ftbl_adss_pwm_clk_src[] = {
1144*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
1145*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
1146*4882a593Smuzhiyun 	{ }
1147*4882a593Smuzhiyun };
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun static struct clk_rcg2 adss_pwm_clk_src = {
1150*4882a593Smuzhiyun 	.cmd_rcgr = 0x1c008,
1151*4882a593Smuzhiyun 	.freq_tbl = ftbl_adss_pwm_clk_src,
1152*4882a593Smuzhiyun 	.hid_width = 5,
1153*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1154*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1155*4882a593Smuzhiyun 		.name = "adss_pwm_clk_src",
1156*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0,
1157*4882a593Smuzhiyun 		.num_parents = 2,
1158*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1159*4882a593Smuzhiyun 	},
1160*4882a593Smuzhiyun };
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun static const struct freq_tbl ftbl_blsp1_qup_i2c_apps_clk_src[] = {
1163*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
1164*4882a593Smuzhiyun 	F(25000000, P_GPLL0_DIV2, 16, 0, 0),
1165*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 16, 0, 0),
1166*4882a593Smuzhiyun 	{ }
1167*4882a593Smuzhiyun };
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
1170*4882a593Smuzhiyun 	.cmd_rcgr = 0x0200c,
1171*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
1172*4882a593Smuzhiyun 	.hid_width = 5,
1173*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
1174*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1175*4882a593Smuzhiyun 		.name = "blsp1_qup1_i2c_apps_clk_src",
1176*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
1177*4882a593Smuzhiyun 		.num_parents = 3,
1178*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1179*4882a593Smuzhiyun 	},
1180*4882a593Smuzhiyun };
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun static const struct freq_tbl ftbl_blsp1_qup_spi_apps_clk_src[] = {
1183*4882a593Smuzhiyun 	F(960000, P_XO, 10, 2, 5),
1184*4882a593Smuzhiyun 	F(4800000, P_XO, 5, 0, 0),
1185*4882a593Smuzhiyun 	F(9600000, P_XO, 2, 4, 5),
1186*4882a593Smuzhiyun 	F(12500000, P_GPLL0_DIV2, 16, 1, 2),
1187*4882a593Smuzhiyun 	F(16000000, P_GPLL0, 10, 1, 5),
1188*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
1189*4882a593Smuzhiyun 	F(25000000, P_GPLL0, 16, 1, 2),
1190*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 16, 0, 0),
1191*4882a593Smuzhiyun 	{ }
1192*4882a593Smuzhiyun };
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
1195*4882a593Smuzhiyun 	.cmd_rcgr = 0x02024,
1196*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
1197*4882a593Smuzhiyun 	.mnd_width = 8,
1198*4882a593Smuzhiyun 	.hid_width = 5,
1199*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
1200*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1201*4882a593Smuzhiyun 		.name = "blsp1_qup1_spi_apps_clk_src",
1202*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
1203*4882a593Smuzhiyun 		.num_parents = 3,
1204*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1205*4882a593Smuzhiyun 	},
1206*4882a593Smuzhiyun };
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
1209*4882a593Smuzhiyun 	.cmd_rcgr = 0x03000,
1210*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
1211*4882a593Smuzhiyun 	.hid_width = 5,
1212*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
1213*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1214*4882a593Smuzhiyun 		.name = "blsp1_qup2_i2c_apps_clk_src",
1215*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
1216*4882a593Smuzhiyun 		.num_parents = 3,
1217*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1218*4882a593Smuzhiyun 	},
1219*4882a593Smuzhiyun };
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
1222*4882a593Smuzhiyun 	.cmd_rcgr = 0x03014,
1223*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
1224*4882a593Smuzhiyun 	.mnd_width = 8,
1225*4882a593Smuzhiyun 	.hid_width = 5,
1226*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
1227*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1228*4882a593Smuzhiyun 		.name = "blsp1_qup2_spi_apps_clk_src",
1229*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
1230*4882a593Smuzhiyun 		.num_parents = 3,
1231*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1232*4882a593Smuzhiyun 	},
1233*4882a593Smuzhiyun };
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
1236*4882a593Smuzhiyun 	.cmd_rcgr = 0x04000,
1237*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
1238*4882a593Smuzhiyun 	.hid_width = 5,
1239*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
1240*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1241*4882a593Smuzhiyun 		.name = "blsp1_qup3_i2c_apps_clk_src",
1242*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
1243*4882a593Smuzhiyun 		.num_parents = 3,
1244*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1245*4882a593Smuzhiyun 	},
1246*4882a593Smuzhiyun };
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
1249*4882a593Smuzhiyun 	.cmd_rcgr = 0x04014,
1250*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
1251*4882a593Smuzhiyun 	.mnd_width = 8,
1252*4882a593Smuzhiyun 	.hid_width = 5,
1253*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
1254*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1255*4882a593Smuzhiyun 		.name = "blsp1_qup3_spi_apps_clk_src",
1256*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
1257*4882a593Smuzhiyun 		.num_parents = 3,
1258*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1259*4882a593Smuzhiyun 	},
1260*4882a593Smuzhiyun };
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
1263*4882a593Smuzhiyun 	.cmd_rcgr = 0x05000,
1264*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
1265*4882a593Smuzhiyun 	.hid_width = 5,
1266*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
1267*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1268*4882a593Smuzhiyun 		.name = "blsp1_qup4_i2c_apps_clk_src",
1269*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
1270*4882a593Smuzhiyun 		.num_parents = 3,
1271*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1272*4882a593Smuzhiyun 	},
1273*4882a593Smuzhiyun };
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
1276*4882a593Smuzhiyun 	.cmd_rcgr = 0x05014,
1277*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
1278*4882a593Smuzhiyun 	.mnd_width = 8,
1279*4882a593Smuzhiyun 	.hid_width = 5,
1280*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
1281*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1282*4882a593Smuzhiyun 		.name = "blsp1_qup4_spi_apps_clk_src",
1283*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
1284*4882a593Smuzhiyun 		.num_parents = 3,
1285*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1286*4882a593Smuzhiyun 	},
1287*4882a593Smuzhiyun };
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
1290*4882a593Smuzhiyun 	.cmd_rcgr = 0x06000,
1291*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
1292*4882a593Smuzhiyun 	.hid_width = 5,
1293*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
1294*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1295*4882a593Smuzhiyun 		.name = "blsp1_qup5_i2c_apps_clk_src",
1296*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
1297*4882a593Smuzhiyun 		.num_parents = 3,
1298*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1299*4882a593Smuzhiyun 	},
1300*4882a593Smuzhiyun };
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
1303*4882a593Smuzhiyun 	.cmd_rcgr = 0x06014,
1304*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
1305*4882a593Smuzhiyun 	.mnd_width = 8,
1306*4882a593Smuzhiyun 	.hid_width = 5,
1307*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
1308*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1309*4882a593Smuzhiyun 		.name = "blsp1_qup5_spi_apps_clk_src",
1310*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
1311*4882a593Smuzhiyun 		.num_parents = 3,
1312*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1313*4882a593Smuzhiyun 	},
1314*4882a593Smuzhiyun };
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
1317*4882a593Smuzhiyun 	.cmd_rcgr = 0x07000,
1318*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
1319*4882a593Smuzhiyun 	.hid_width = 5,
1320*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
1321*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1322*4882a593Smuzhiyun 		.name = "blsp1_qup6_i2c_apps_clk_src",
1323*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
1324*4882a593Smuzhiyun 		.num_parents = 3,
1325*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1326*4882a593Smuzhiyun 	},
1327*4882a593Smuzhiyun };
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
1330*4882a593Smuzhiyun 	.cmd_rcgr = 0x07014,
1331*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
1332*4882a593Smuzhiyun 	.mnd_width = 8,
1333*4882a593Smuzhiyun 	.hid_width = 5,
1334*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
1335*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1336*4882a593Smuzhiyun 		.name = "blsp1_qup6_spi_apps_clk_src",
1337*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
1338*4882a593Smuzhiyun 		.num_parents = 3,
1339*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1340*4882a593Smuzhiyun 	},
1341*4882a593Smuzhiyun };
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun static const struct freq_tbl ftbl_blsp1_uart_apps_clk_src[] = {
1344*4882a593Smuzhiyun 	F(3686400, P_GPLL0_DIV2, 1, 144, 15625),
1345*4882a593Smuzhiyun 	F(7372800, P_GPLL0_DIV2, 1, 288, 15625),
1346*4882a593Smuzhiyun 	F(14745600, P_GPLL0_DIV2, 1, 576, 15625),
1347*4882a593Smuzhiyun 	F(16000000, P_GPLL0_DIV2, 5, 1, 5),
1348*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
1349*4882a593Smuzhiyun 	F(24000000, P_GPLL0, 1, 3, 100),
1350*4882a593Smuzhiyun 	F(25000000, P_GPLL0, 16, 1, 2),
1351*4882a593Smuzhiyun 	F(32000000, P_GPLL0, 1, 1, 25),
1352*4882a593Smuzhiyun 	F(40000000, P_GPLL0, 1, 1, 20),
1353*4882a593Smuzhiyun 	F(46400000, P_GPLL0, 1, 29, 500),
1354*4882a593Smuzhiyun 	F(48000000, P_GPLL0, 1, 3, 50),
1355*4882a593Smuzhiyun 	F(51200000, P_GPLL0, 1, 8, 125),
1356*4882a593Smuzhiyun 	F(56000000, P_GPLL0, 1, 7, 100),
1357*4882a593Smuzhiyun 	F(58982400, P_GPLL0, 1, 1152, 15625),
1358*4882a593Smuzhiyun 	F(60000000, P_GPLL0, 1, 3, 40),
1359*4882a593Smuzhiyun 	F(64000000, P_GPLL0, 12.5, 1, 1),
1360*4882a593Smuzhiyun 	{ }
1361*4882a593Smuzhiyun };
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
1364*4882a593Smuzhiyun 	.cmd_rcgr = 0x02044,
1365*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_uart_apps_clk_src,
1366*4882a593Smuzhiyun 	.mnd_width = 16,
1367*4882a593Smuzhiyun 	.hid_width = 5,
1368*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
1369*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1370*4882a593Smuzhiyun 		.name = "blsp1_uart1_apps_clk_src",
1371*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
1372*4882a593Smuzhiyun 		.num_parents = 3,
1373*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1374*4882a593Smuzhiyun 	},
1375*4882a593Smuzhiyun };
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
1378*4882a593Smuzhiyun 	.cmd_rcgr = 0x03034,
1379*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_uart_apps_clk_src,
1380*4882a593Smuzhiyun 	.mnd_width = 16,
1381*4882a593Smuzhiyun 	.hid_width = 5,
1382*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
1383*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1384*4882a593Smuzhiyun 		.name = "blsp1_uart2_apps_clk_src",
1385*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
1386*4882a593Smuzhiyun 		.num_parents = 3,
1387*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1388*4882a593Smuzhiyun 	},
1389*4882a593Smuzhiyun };
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
1392*4882a593Smuzhiyun 	.cmd_rcgr = 0x04034,
1393*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_uart_apps_clk_src,
1394*4882a593Smuzhiyun 	.mnd_width = 16,
1395*4882a593Smuzhiyun 	.hid_width = 5,
1396*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
1397*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1398*4882a593Smuzhiyun 		.name = "blsp1_uart3_apps_clk_src",
1399*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
1400*4882a593Smuzhiyun 		.num_parents = 3,
1401*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1402*4882a593Smuzhiyun 	},
1403*4882a593Smuzhiyun };
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
1406*4882a593Smuzhiyun 	.cmd_rcgr = 0x05034,
1407*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_uart_apps_clk_src,
1408*4882a593Smuzhiyun 	.mnd_width = 16,
1409*4882a593Smuzhiyun 	.hid_width = 5,
1410*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
1411*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1412*4882a593Smuzhiyun 		.name = "blsp1_uart4_apps_clk_src",
1413*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
1414*4882a593Smuzhiyun 		.num_parents = 3,
1415*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1416*4882a593Smuzhiyun 	},
1417*4882a593Smuzhiyun };
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
1420*4882a593Smuzhiyun 	.cmd_rcgr = 0x06034,
1421*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_uart_apps_clk_src,
1422*4882a593Smuzhiyun 	.mnd_width = 16,
1423*4882a593Smuzhiyun 	.hid_width = 5,
1424*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
1425*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1426*4882a593Smuzhiyun 		.name = "blsp1_uart5_apps_clk_src",
1427*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
1428*4882a593Smuzhiyun 		.num_parents = 3,
1429*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1430*4882a593Smuzhiyun 	},
1431*4882a593Smuzhiyun };
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
1434*4882a593Smuzhiyun 	.cmd_rcgr = 0x07034,
1435*4882a593Smuzhiyun 	.freq_tbl = ftbl_blsp1_uart_apps_clk_src,
1436*4882a593Smuzhiyun 	.mnd_width = 16,
1437*4882a593Smuzhiyun 	.hid_width = 5,
1438*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
1439*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1440*4882a593Smuzhiyun 		.name = "blsp1_uart6_apps_clk_src",
1441*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
1442*4882a593Smuzhiyun 		.num_parents = 3,
1443*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1444*4882a593Smuzhiyun 	},
1445*4882a593Smuzhiyun };
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun static const struct freq_tbl ftbl_crypto_clk_src[] = {
1448*4882a593Smuzhiyun 	F(40000000, P_GPLL0_DIV2, 10, 0, 0),
1449*4882a593Smuzhiyun 	F(80000000, P_GPLL0, 10, 0, 0),
1450*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
1451*4882a593Smuzhiyun 	F(160000000, P_GPLL0, 5, 0, 0),
1452*4882a593Smuzhiyun 	{ }
1453*4882a593Smuzhiyun };
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun static struct clk_rcg2 crypto_clk_src = {
1456*4882a593Smuzhiyun 	.cmd_rcgr = 0x16004,
1457*4882a593Smuzhiyun 	.freq_tbl = ftbl_crypto_clk_src,
1458*4882a593Smuzhiyun 	.hid_width = 5,
1459*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
1460*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1461*4882a593Smuzhiyun 		.name = "crypto_clk_src",
1462*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
1463*4882a593Smuzhiyun 		.num_parents = 3,
1464*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1465*4882a593Smuzhiyun 	},
1466*4882a593Smuzhiyun };
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun static const struct freq_tbl ftbl_gp_clk_src[] = {
1469*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
1470*4882a593Smuzhiyun 	F(50000000, P_GPLL0_DIV2, 8, 0, 0),
1471*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
1472*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 4, 0, 0),
1473*4882a593Smuzhiyun 	F(266666666, P_GPLL0, 3, 0, 0),
1474*4882a593Smuzhiyun 	{ }
1475*4882a593Smuzhiyun };
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0_gpll6_gpll0_sleep_clk[] = {
1478*4882a593Smuzhiyun 	{ .fw_name = "xo" },
1479*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
1480*4882a593Smuzhiyun 	{ .hw = &gpll6.clkr.hw },
1481*4882a593Smuzhiyun 	{ .hw = &gpll0_out_main_div2.hw },
1482*4882a593Smuzhiyun 	{ .fw_name = "sleep_clk" },
1483*4882a593Smuzhiyun };
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map[] = {
1486*4882a593Smuzhiyun 	{ P_XO, 0 },
1487*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
1488*4882a593Smuzhiyun 	{ P_GPLL6, 2 },
1489*4882a593Smuzhiyun 	{ P_GPLL0_DIV2, 4 },
1490*4882a593Smuzhiyun 	{ P_SLEEP_CLK, 6 },
1491*4882a593Smuzhiyun };
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun static struct clk_rcg2 gp1_clk_src = {
1494*4882a593Smuzhiyun 	.cmd_rcgr = 0x08004,
1495*4882a593Smuzhiyun 	.freq_tbl = ftbl_gp_clk_src,
1496*4882a593Smuzhiyun 	.mnd_width = 8,
1497*4882a593Smuzhiyun 	.hid_width = 5,
1498*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
1499*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1500*4882a593Smuzhiyun 		.name = "gp1_clk_src",
1501*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
1502*4882a593Smuzhiyun 		.num_parents = 5,
1503*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1504*4882a593Smuzhiyun 	},
1505*4882a593Smuzhiyun };
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun static struct clk_rcg2 gp2_clk_src = {
1508*4882a593Smuzhiyun 	.cmd_rcgr = 0x09004,
1509*4882a593Smuzhiyun 	.freq_tbl = ftbl_gp_clk_src,
1510*4882a593Smuzhiyun 	.mnd_width = 8,
1511*4882a593Smuzhiyun 	.hid_width = 5,
1512*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
1513*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1514*4882a593Smuzhiyun 		.name = "gp2_clk_src",
1515*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
1516*4882a593Smuzhiyun 		.num_parents = 5,
1517*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1518*4882a593Smuzhiyun 	},
1519*4882a593Smuzhiyun };
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun static struct clk_rcg2 gp3_clk_src = {
1522*4882a593Smuzhiyun 	.cmd_rcgr = 0x0a004,
1523*4882a593Smuzhiyun 	.freq_tbl = ftbl_gp_clk_src,
1524*4882a593Smuzhiyun 	.mnd_width = 8,
1525*4882a593Smuzhiyun 	.hid_width = 5,
1526*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
1527*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1528*4882a593Smuzhiyun 		.name = "gp3_clk_src",
1529*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
1530*4882a593Smuzhiyun 		.num_parents = 5,
1531*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1532*4882a593Smuzhiyun 	},
1533*4882a593Smuzhiyun };
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun static struct clk_fixed_factor nss_ppe_cdiv_clk_src = {
1536*4882a593Smuzhiyun 	.mult = 1,
1537*4882a593Smuzhiyun 	.div = 4,
1538*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1539*4882a593Smuzhiyun 		.name = "nss_ppe_cdiv_clk_src",
1540*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]){
1541*4882a593Smuzhiyun 				&nss_ppe_clk_src.clkr.hw },
1542*4882a593Smuzhiyun 		.num_parents = 1,
1543*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
1544*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1545*4882a593Smuzhiyun 	},
1546*4882a593Smuzhiyun };
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun static struct clk_regmap_div nss_ubi0_div_clk_src = {
1549*4882a593Smuzhiyun 	.reg = 0x68118,
1550*4882a593Smuzhiyun 	.shift = 0,
1551*4882a593Smuzhiyun 	.width = 4,
1552*4882a593Smuzhiyun 	.clkr = {
1553*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1554*4882a593Smuzhiyun 			.name = "nss_ubi0_div_clk_src",
1555*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
1556*4882a593Smuzhiyun 				&nss_ubi0_clk_src.clkr.hw },
1557*4882a593Smuzhiyun 			.num_parents = 1,
1558*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ro_ops,
1559*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1560*4882a593Smuzhiyun 		},
1561*4882a593Smuzhiyun 	},
1562*4882a593Smuzhiyun };
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun static const struct freq_tbl ftbl_pcie_aux_clk_src[] = {
1565*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
1566*4882a593Smuzhiyun };
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0_core_pi_sleep_clk[] = {
1569*4882a593Smuzhiyun 	{ .fw_name = "xo" },
1570*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
1571*4882a593Smuzhiyun 	{ .fw_name = "sleep_clk" },
1572*4882a593Smuzhiyun };
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_core_pi_sleep_clk_map[] = {
1575*4882a593Smuzhiyun 	{ P_XO, 0 },
1576*4882a593Smuzhiyun 	{ P_GPLL0, 2 },
1577*4882a593Smuzhiyun 	{ P_PI_SLEEP, 6 },
1578*4882a593Smuzhiyun };
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun static struct clk_rcg2 pcie0_aux_clk_src = {
1581*4882a593Smuzhiyun 	.cmd_rcgr = 0x75024,
1582*4882a593Smuzhiyun 	.freq_tbl = ftbl_pcie_aux_clk_src,
1583*4882a593Smuzhiyun 	.mnd_width = 16,
1584*4882a593Smuzhiyun 	.hid_width = 5,
1585*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_core_pi_sleep_clk_map,
1586*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1587*4882a593Smuzhiyun 		.name = "pcie0_aux_clk_src",
1588*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_core_pi_sleep_clk,
1589*4882a593Smuzhiyun 		.num_parents = 3,
1590*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1591*4882a593Smuzhiyun 	},
1592*4882a593Smuzhiyun };
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun static const struct clk_parent_data gcc_pcie20_phy0_pipe_clk_xo[] = {
1595*4882a593Smuzhiyun 	{ .fw_name = "pcie20_phy0_pipe_clk" },
1596*4882a593Smuzhiyun 	{ .fw_name = "xo" },
1597*4882a593Smuzhiyun };
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun static const struct parent_map gcc_pcie20_phy0_pipe_clk_xo_map[] = {
1600*4882a593Smuzhiyun 	{ P_PCIE20_PHY0_PIPE, 0 },
1601*4882a593Smuzhiyun 	{ P_XO, 2 },
1602*4882a593Smuzhiyun };
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun static struct clk_regmap_mux pcie0_pipe_clk_src = {
1605*4882a593Smuzhiyun 	.reg = 0x7501c,
1606*4882a593Smuzhiyun 	.shift = 8,
1607*4882a593Smuzhiyun 	.width = 2,
1608*4882a593Smuzhiyun 	.parent_map = gcc_pcie20_phy0_pipe_clk_xo_map,
1609*4882a593Smuzhiyun 	.clkr = {
1610*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1611*4882a593Smuzhiyun 			.name = "pcie0_pipe_clk_src",
1612*4882a593Smuzhiyun 			.parent_data = gcc_pcie20_phy0_pipe_clk_xo,
1613*4882a593Smuzhiyun 			.num_parents = 2,
1614*4882a593Smuzhiyun 			.ops = &clk_regmap_mux_closest_ops,
1615*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1616*4882a593Smuzhiyun 		},
1617*4882a593Smuzhiyun 	},
1618*4882a593Smuzhiyun };
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun static const struct freq_tbl ftbl_sdcc_apps_clk_src[] = {
1621*4882a593Smuzhiyun 	F(144000, P_XO, 16, 12, 125),
1622*4882a593Smuzhiyun 	F(400000, P_XO, 12, 1, 5),
1623*4882a593Smuzhiyun 	F(24000000, P_GPLL2, 12, 1, 4),
1624*4882a593Smuzhiyun 	F(48000000, P_GPLL2, 12, 1, 2),
1625*4882a593Smuzhiyun 	F(96000000, P_GPLL2, 12, 0, 0),
1626*4882a593Smuzhiyun 	F(177777778, P_GPLL0, 4.5, 0, 0),
1627*4882a593Smuzhiyun 	F(192000000, P_GPLL2, 6, 0, 0),
1628*4882a593Smuzhiyun 	F(384000000, P_GPLL2, 3, 0, 0),
1629*4882a593Smuzhiyun 	{ }
1630*4882a593Smuzhiyun };
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun static const struct clk_parent_data
1633*4882a593Smuzhiyun 			gcc_xo_gpll0_gpll2_gpll0_out_main_div2[] = {
1634*4882a593Smuzhiyun 	{ .fw_name = "xo" },
1635*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
1636*4882a593Smuzhiyun 	{ .hw = &gpll2.clkr.hw },
1637*4882a593Smuzhiyun 	{ .hw = &gpll0_out_main_div2.hw },
1638*4882a593Smuzhiyun };
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map[] = {
1641*4882a593Smuzhiyun 	{ P_XO, 0 },
1642*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
1643*4882a593Smuzhiyun 	{ P_GPLL2, 2 },
1644*4882a593Smuzhiyun 	{ P_GPLL0_DIV2, 4 },
1645*4882a593Smuzhiyun };
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun static struct clk_rcg2 sdcc1_apps_clk_src = {
1648*4882a593Smuzhiyun 	.cmd_rcgr = 0x42004,
1649*4882a593Smuzhiyun 	.freq_tbl = ftbl_sdcc_apps_clk_src,
1650*4882a593Smuzhiyun 	.mnd_width = 8,
1651*4882a593Smuzhiyun 	.hid_width = 5,
1652*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map,
1653*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1654*4882a593Smuzhiyun 		.name = "sdcc1_apps_clk_src",
1655*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll2_gpll0_out_main_div2,
1656*4882a593Smuzhiyun 		.num_parents = 4,
1657*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1658*4882a593Smuzhiyun 	},
1659*4882a593Smuzhiyun };
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun static const struct freq_tbl ftbl_usb_aux_clk_src[] = {
1662*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
1663*4882a593Smuzhiyun 	{ }
1664*4882a593Smuzhiyun };
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun static struct clk_rcg2 usb0_aux_clk_src = {
1667*4882a593Smuzhiyun 	.cmd_rcgr = 0x3e05c,
1668*4882a593Smuzhiyun 	.freq_tbl = ftbl_usb_aux_clk_src,
1669*4882a593Smuzhiyun 	.mnd_width = 16,
1670*4882a593Smuzhiyun 	.hid_width = 5,
1671*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_core_pi_sleep_clk_map,
1672*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1673*4882a593Smuzhiyun 		.name = "usb0_aux_clk_src",
1674*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_core_pi_sleep_clk,
1675*4882a593Smuzhiyun 		.num_parents = 3,
1676*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1677*4882a593Smuzhiyun 	},
1678*4882a593Smuzhiyun };
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun static const struct freq_tbl ftbl_usb_mock_utmi_clk_src[] = {
1681*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
1682*4882a593Smuzhiyun 	F(60000000, P_GPLL6, 6, 1, 3),
1683*4882a593Smuzhiyun 	{ }
1684*4882a593Smuzhiyun };
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun static const struct clk_parent_data
1687*4882a593Smuzhiyun 			gcc_xo_gpll6_gpll0_gpll0_out_main_div2[] = {
1688*4882a593Smuzhiyun 	{ .fw_name = "xo" },
1689*4882a593Smuzhiyun 	{ .hw = &gpll6.clkr.hw },
1690*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
1691*4882a593Smuzhiyun 	{ .hw = &gpll0_out_main_div2.hw },
1692*4882a593Smuzhiyun };
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map[] = {
1695*4882a593Smuzhiyun 	{ P_XO, 0 },
1696*4882a593Smuzhiyun 	{ P_GPLL6, 1 },
1697*4882a593Smuzhiyun 	{ P_GPLL0, 3 },
1698*4882a593Smuzhiyun 	{ P_GPLL0_DIV2, 4 },
1699*4882a593Smuzhiyun };
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun static struct clk_rcg2 usb0_mock_utmi_clk_src = {
1702*4882a593Smuzhiyun 	.cmd_rcgr = 0x3e020,
1703*4882a593Smuzhiyun 	.freq_tbl = ftbl_usb_mock_utmi_clk_src,
1704*4882a593Smuzhiyun 	.mnd_width = 8,
1705*4882a593Smuzhiyun 	.hid_width = 5,
1706*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map,
1707*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1708*4882a593Smuzhiyun 		.name = "usb0_mock_utmi_clk_src",
1709*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll6_gpll0_gpll0_out_main_div2,
1710*4882a593Smuzhiyun 		.num_parents = 4,
1711*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1712*4882a593Smuzhiyun 	},
1713*4882a593Smuzhiyun };
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun static const struct clk_parent_data gcc_usb3phy_0_cc_pipe_clk_xo[] = {
1716*4882a593Smuzhiyun 	{ .fw_name = "usb3phy_0_cc_pipe_clk" },
1717*4882a593Smuzhiyun 	{ .fw_name = "xo" },
1718*4882a593Smuzhiyun };
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun static const struct parent_map gcc_usb3phy_0_cc_pipe_clk_xo_map[] = {
1721*4882a593Smuzhiyun 	{ P_USB3PHY_0_PIPE, 0 },
1722*4882a593Smuzhiyun 	{ P_XO, 2 },
1723*4882a593Smuzhiyun };
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun static struct clk_regmap_mux usb0_pipe_clk_src = {
1726*4882a593Smuzhiyun 	.reg = 0x3e048,
1727*4882a593Smuzhiyun 	.shift = 8,
1728*4882a593Smuzhiyun 	.width = 2,
1729*4882a593Smuzhiyun 	.parent_map = gcc_usb3phy_0_cc_pipe_clk_xo_map,
1730*4882a593Smuzhiyun 	.clkr = {
1731*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1732*4882a593Smuzhiyun 			.name = "usb0_pipe_clk_src",
1733*4882a593Smuzhiyun 			.parent_data = gcc_usb3phy_0_cc_pipe_clk_xo,
1734*4882a593Smuzhiyun 			.num_parents = 2,
1735*4882a593Smuzhiyun 			.ops = &clk_regmap_mux_closest_ops,
1736*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1737*4882a593Smuzhiyun 		},
1738*4882a593Smuzhiyun 	},
1739*4882a593Smuzhiyun };
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun static const struct freq_tbl ftbl_sdcc_ice_core_clk_src[] = {
1742*4882a593Smuzhiyun 	F(80000000, P_GPLL0_DIV2, 5, 0, 0),
1743*4882a593Smuzhiyun 	F(160000000, P_GPLL0, 5, 0, 0),
1744*4882a593Smuzhiyun 	F(216000000, P_GPLL6, 5, 0, 0),
1745*4882a593Smuzhiyun 	F(308570000, P_GPLL6, 3.5, 0, 0),
1746*4882a593Smuzhiyun };
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0_gpll6_gpll0_div2[] = {
1749*4882a593Smuzhiyun 	{ .fw_name = "xo"},
1750*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
1751*4882a593Smuzhiyun 	{ .hw = &gpll6.clkr.hw },
1752*4882a593Smuzhiyun 	{ .hw = &gpll0_out_main_div2.hw },
1753*4882a593Smuzhiyun };
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll6_gpll0_div2_map[] = {
1756*4882a593Smuzhiyun 	{ P_XO, 0 },
1757*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
1758*4882a593Smuzhiyun 	{ P_GPLL6, 2 },
1759*4882a593Smuzhiyun 	{ P_GPLL0_DIV2, 4 },
1760*4882a593Smuzhiyun };
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun static struct clk_rcg2 sdcc1_ice_core_clk_src = {
1763*4882a593Smuzhiyun 	.cmd_rcgr = 0x5d000,
1764*4882a593Smuzhiyun 	.freq_tbl = ftbl_sdcc_ice_core_clk_src,
1765*4882a593Smuzhiyun 	.mnd_width = 8,
1766*4882a593Smuzhiyun 	.hid_width = 5,
1767*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll6_gpll0_div2_map,
1768*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1769*4882a593Smuzhiyun 		.name = "sdcc1_ice_core_clk_src",
1770*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll6_gpll0_div2,
1771*4882a593Smuzhiyun 		.num_parents = 4,
1772*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1773*4882a593Smuzhiyun 	},
1774*4882a593Smuzhiyun };
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun static const struct freq_tbl ftbl_qdss_stm_clk_src[] = {
1777*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
1778*4882a593Smuzhiyun 	F(50000000, P_GPLL0_DIV2, 8, 0, 0),
1779*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
1780*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 4, 0, 0),
1781*4882a593Smuzhiyun 	{ }
1782*4882a593Smuzhiyun };
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun static struct clk_rcg2 qdss_stm_clk_src = {
1785*4882a593Smuzhiyun 	.cmd_rcgr = 0x2902C,
1786*4882a593Smuzhiyun 	.freq_tbl = ftbl_qdss_stm_clk_src,
1787*4882a593Smuzhiyun 	.hid_width = 5,
1788*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
1789*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1790*4882a593Smuzhiyun 		.name = "qdss_stm_clk_src",
1791*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
1792*4882a593Smuzhiyun 		.num_parents = 3,
1793*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1794*4882a593Smuzhiyun 	},
1795*4882a593Smuzhiyun };
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun static const struct freq_tbl ftbl_qdss_traceclkin_clk_src[] = {
1798*4882a593Smuzhiyun 	F(80000000, P_GPLL0_DIV2, 5, 0, 0),
1799*4882a593Smuzhiyun 	F(160000000, P_GPLL0, 5, 0, 0),
1800*4882a593Smuzhiyun 	F(300000000, P_GPLL4, 4, 0, 0),
1801*4882a593Smuzhiyun 	{ }
1802*4882a593Smuzhiyun };
1803*4882a593Smuzhiyun 
1804*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll4_gpll0_gpll0_div2[] = {
1805*4882a593Smuzhiyun 	{ .fw_name = "xo" },
1806*4882a593Smuzhiyun 	{ .hw = &gpll4.clkr.hw },
1807*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
1808*4882a593Smuzhiyun 	{ .hw = &gpll0_out_main_div2.hw },
1809*4882a593Smuzhiyun };
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll4_gpll0_gpll0_div2_map[] = {
1812*4882a593Smuzhiyun 	{ P_XO, 0 },
1813*4882a593Smuzhiyun 	{ P_GPLL4, 1 },
1814*4882a593Smuzhiyun 	{ P_GPLL0, 2 },
1815*4882a593Smuzhiyun 	{ P_GPLL0_DIV2, 4 },
1816*4882a593Smuzhiyun };
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun static struct clk_rcg2 qdss_traceclkin_clk_src = {
1819*4882a593Smuzhiyun 	.cmd_rcgr = 0x29048,
1820*4882a593Smuzhiyun 	.freq_tbl = ftbl_qdss_traceclkin_clk_src,
1821*4882a593Smuzhiyun 	.hid_width = 5,
1822*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll4_gpll0_gpll0_div2_map,
1823*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1824*4882a593Smuzhiyun 		.name = "qdss_traceclkin_clk_src",
1825*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll4_gpll0_gpll0_div2,
1826*4882a593Smuzhiyun 		.num_parents = 4,
1827*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1828*4882a593Smuzhiyun 	},
1829*4882a593Smuzhiyun };
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun static struct clk_rcg2 usb1_mock_utmi_clk_src = {
1832*4882a593Smuzhiyun 	.cmd_rcgr = 0x3f020,
1833*4882a593Smuzhiyun 	.freq_tbl = ftbl_usb_mock_utmi_clk_src,
1834*4882a593Smuzhiyun 	.mnd_width = 8,
1835*4882a593Smuzhiyun 	.hid_width = 5,
1836*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map,
1837*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1838*4882a593Smuzhiyun 		.name = "usb1_mock_utmi_clk_src",
1839*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll6_gpll0_gpll0_out_main_div2,
1840*4882a593Smuzhiyun 		.num_parents = 4,
1841*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1842*4882a593Smuzhiyun 	},
1843*4882a593Smuzhiyun };
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun static struct clk_branch gcc_adss_pwm_clk = {
1846*4882a593Smuzhiyun 	.halt_reg = 0x1c020,
1847*4882a593Smuzhiyun 	.clkr = {
1848*4882a593Smuzhiyun 		.enable_reg = 0x1c020,
1849*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1850*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1851*4882a593Smuzhiyun 			.name = "gcc_adss_pwm_clk",
1852*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
1853*4882a593Smuzhiyun 					&adss_pwm_clk_src.clkr.hw },
1854*4882a593Smuzhiyun 			.num_parents = 1,
1855*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1856*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1857*4882a593Smuzhiyun 		},
1858*4882a593Smuzhiyun 	},
1859*4882a593Smuzhiyun };
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun static struct clk_branch gcc_apss_ahb_clk = {
1862*4882a593Smuzhiyun 	.halt_reg = 0x4601c,
1863*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1864*4882a593Smuzhiyun 	.clkr = {
1865*4882a593Smuzhiyun 		.enable_reg = 0x0b004,
1866*4882a593Smuzhiyun 		.enable_mask = BIT(14),
1867*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1868*4882a593Smuzhiyun 			.name = "gcc_apss_ahb_clk",
1869*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
1870*4882a593Smuzhiyun 					&apss_ahb_postdiv_clk_src.clkr.hw },
1871*4882a593Smuzhiyun 			.num_parents = 1,
1872*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1873*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1874*4882a593Smuzhiyun 		},
1875*4882a593Smuzhiyun 	},
1876*4882a593Smuzhiyun };
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun static const struct freq_tbl ftbl_system_noc_bfdcd_clk_src[] = {
1879*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
1880*4882a593Smuzhiyun 	F(50000000, P_GPLL0_DIV2, 8, 0, 0),
1881*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
1882*4882a593Smuzhiyun 	F(133333333, P_GPLL0, 6, 0, 0),
1883*4882a593Smuzhiyun 	F(160000000, P_GPLL0, 5, 0, 0),
1884*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 4, 0, 0),
1885*4882a593Smuzhiyun 	F(266666667, P_GPLL0, 3, 0, 0),
1886*4882a593Smuzhiyun 	{ }
1887*4882a593Smuzhiyun };
1888*4882a593Smuzhiyun 
1889*4882a593Smuzhiyun static struct clk_rcg2 system_noc_bfdcd_clk_src = {
1890*4882a593Smuzhiyun 	.cmd_rcgr = 0x26004,
1891*4882a593Smuzhiyun 	.freq_tbl = ftbl_system_noc_bfdcd_clk_src,
1892*4882a593Smuzhiyun 	.hid_width = 5,
1893*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll6_gpll0_out_main_div2_map,
1894*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1895*4882a593Smuzhiyun 		.name = "system_noc_bfdcd_clk_src",
1896*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll6_gpll0_out_main_div2,
1897*4882a593Smuzhiyun 		.num_parents = 4,
1898*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1899*4882a593Smuzhiyun 	},
1900*4882a593Smuzhiyun };
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun static const struct freq_tbl ftbl_ubi32_mem_noc_bfdcd_clk_src[] = {
1903*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
1904*4882a593Smuzhiyun 	F(307670000, P_BIAS_PLL_NSS_NOC, 1.5, 0, 0),
1905*4882a593Smuzhiyun 	F(533333333, P_GPLL0, 1.5, 0, 0),
1906*4882a593Smuzhiyun 	{ }
1907*4882a593Smuzhiyun };
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun static const struct clk_parent_data
1910*4882a593Smuzhiyun 			gcc_xo_gpll0_gpll2_bias_pll_nss_noc_clk[] = {
1911*4882a593Smuzhiyun 	{ .fw_name = "xo" },
1912*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
1913*4882a593Smuzhiyun 	{ .hw = &gpll2.clkr.hw },
1914*4882a593Smuzhiyun 	{ .fw_name = "bias_pll_nss_noc_clk" },
1915*4882a593Smuzhiyun };
1916*4882a593Smuzhiyun 
1917*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll2_bias_pll_nss_noc_clk_map[] = {
1918*4882a593Smuzhiyun 	{ P_XO, 0 },
1919*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
1920*4882a593Smuzhiyun 	{ P_GPLL2, 3 },
1921*4882a593Smuzhiyun 	{ P_BIAS_PLL_NSS_NOC, 4 },
1922*4882a593Smuzhiyun };
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun static struct clk_rcg2 ubi32_mem_noc_bfdcd_clk_src = {
1925*4882a593Smuzhiyun 	.cmd_rcgr = 0x68088,
1926*4882a593Smuzhiyun 	.freq_tbl = ftbl_ubi32_mem_noc_bfdcd_clk_src,
1927*4882a593Smuzhiyun 	.hid_width = 5,
1928*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll2_bias_pll_nss_noc_clk_map,
1929*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1930*4882a593Smuzhiyun 		.name = "ubi32_mem_noc_bfdcd_clk_src",
1931*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll2_bias_pll_nss_noc_clk,
1932*4882a593Smuzhiyun 		.num_parents = 4,
1933*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1934*4882a593Smuzhiyun 	},
1935*4882a593Smuzhiyun };
1936*4882a593Smuzhiyun 
1937*4882a593Smuzhiyun static struct clk_branch gcc_apss_axi_clk = {
1938*4882a593Smuzhiyun 	.halt_reg = 0x46020,
1939*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1940*4882a593Smuzhiyun 	.clkr = {
1941*4882a593Smuzhiyun 		.enable_reg = 0x0b004,
1942*4882a593Smuzhiyun 		.enable_mask = BIT(13),
1943*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1944*4882a593Smuzhiyun 			.name = "gcc_apss_axi_clk",
1945*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
1946*4882a593Smuzhiyun 					&apss_axi_clk_src.clkr.hw },
1947*4882a593Smuzhiyun 			.num_parents = 1,
1948*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1949*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1950*4882a593Smuzhiyun 		},
1951*4882a593Smuzhiyun 	},
1952*4882a593Smuzhiyun };
1953*4882a593Smuzhiyun 
1954*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_ahb_clk = {
1955*4882a593Smuzhiyun 	.halt_reg = 0x01008,
1956*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1957*4882a593Smuzhiyun 	.clkr = {
1958*4882a593Smuzhiyun 		.enable_reg = 0x0b004,
1959*4882a593Smuzhiyun 		.enable_mask = BIT(10),
1960*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1961*4882a593Smuzhiyun 			.name = "gcc_blsp1_ahb_clk",
1962*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
1963*4882a593Smuzhiyun 					&pcnoc_bfdcd_clk_src.clkr.hw },
1964*4882a593Smuzhiyun 			.num_parents = 1,
1965*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1966*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1967*4882a593Smuzhiyun 		},
1968*4882a593Smuzhiyun 	},
1969*4882a593Smuzhiyun };
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
1972*4882a593Smuzhiyun 	.halt_reg = 0x02008,
1973*4882a593Smuzhiyun 	.clkr = {
1974*4882a593Smuzhiyun 		.enable_reg = 0x02008,
1975*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1976*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1977*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup1_i2c_apps_clk",
1978*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
1979*4882a593Smuzhiyun 					&blsp1_qup1_i2c_apps_clk_src.clkr.hw },
1980*4882a593Smuzhiyun 			.num_parents = 1,
1981*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1982*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1983*4882a593Smuzhiyun 		},
1984*4882a593Smuzhiyun 	},
1985*4882a593Smuzhiyun };
1986*4882a593Smuzhiyun 
1987*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
1988*4882a593Smuzhiyun 	.halt_reg = 0x02004,
1989*4882a593Smuzhiyun 	.clkr = {
1990*4882a593Smuzhiyun 		.enable_reg = 0x02004,
1991*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1992*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1993*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup1_spi_apps_clk",
1994*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
1995*4882a593Smuzhiyun 					&blsp1_qup1_spi_apps_clk_src.clkr.hw },
1996*4882a593Smuzhiyun 			.num_parents = 1,
1997*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1998*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1999*4882a593Smuzhiyun 		},
2000*4882a593Smuzhiyun 	},
2001*4882a593Smuzhiyun };
2002*4882a593Smuzhiyun 
2003*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
2004*4882a593Smuzhiyun 	.halt_reg = 0x03010,
2005*4882a593Smuzhiyun 	.clkr = {
2006*4882a593Smuzhiyun 		.enable_reg = 0x03010,
2007*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2008*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2009*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup2_i2c_apps_clk",
2010*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2011*4882a593Smuzhiyun 					&blsp1_qup2_i2c_apps_clk_src.clkr.hw },
2012*4882a593Smuzhiyun 			.num_parents = 1,
2013*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2014*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2015*4882a593Smuzhiyun 		},
2016*4882a593Smuzhiyun 	},
2017*4882a593Smuzhiyun };
2018*4882a593Smuzhiyun 
2019*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
2020*4882a593Smuzhiyun 	.halt_reg = 0x0300c,
2021*4882a593Smuzhiyun 	.clkr = {
2022*4882a593Smuzhiyun 		.enable_reg = 0x0300c,
2023*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2024*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2025*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup2_spi_apps_clk",
2026*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2027*4882a593Smuzhiyun 					&blsp1_qup2_spi_apps_clk_src.clkr.hw },
2028*4882a593Smuzhiyun 			.num_parents = 1,
2029*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2030*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2031*4882a593Smuzhiyun 		},
2032*4882a593Smuzhiyun 	},
2033*4882a593Smuzhiyun };
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
2036*4882a593Smuzhiyun 	.halt_reg = 0x04010,
2037*4882a593Smuzhiyun 	.clkr = {
2038*4882a593Smuzhiyun 		.enable_reg = 0x04010,
2039*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2040*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2041*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup3_i2c_apps_clk",
2042*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2043*4882a593Smuzhiyun 					&blsp1_qup3_i2c_apps_clk_src.clkr.hw },
2044*4882a593Smuzhiyun 			.num_parents = 1,
2045*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2046*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2047*4882a593Smuzhiyun 		},
2048*4882a593Smuzhiyun 	},
2049*4882a593Smuzhiyun };
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
2052*4882a593Smuzhiyun 	.halt_reg = 0x0400c,
2053*4882a593Smuzhiyun 	.clkr = {
2054*4882a593Smuzhiyun 		.enable_reg = 0x0400c,
2055*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2056*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2057*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup3_spi_apps_clk",
2058*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2059*4882a593Smuzhiyun 					&blsp1_qup3_spi_apps_clk_src.clkr.hw },
2060*4882a593Smuzhiyun 			.num_parents = 1,
2061*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2062*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2063*4882a593Smuzhiyun 		},
2064*4882a593Smuzhiyun 	},
2065*4882a593Smuzhiyun };
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
2068*4882a593Smuzhiyun 	.halt_reg = 0x05010,
2069*4882a593Smuzhiyun 	.clkr = {
2070*4882a593Smuzhiyun 		.enable_reg = 0x05010,
2071*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2072*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2073*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup4_i2c_apps_clk",
2074*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2075*4882a593Smuzhiyun 					&blsp1_qup4_i2c_apps_clk_src.clkr.hw },
2076*4882a593Smuzhiyun 			.num_parents = 1,
2077*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2078*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2079*4882a593Smuzhiyun 		},
2080*4882a593Smuzhiyun 	},
2081*4882a593Smuzhiyun };
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
2084*4882a593Smuzhiyun 	.halt_reg = 0x0500c,
2085*4882a593Smuzhiyun 	.clkr = {
2086*4882a593Smuzhiyun 		.enable_reg = 0x0500c,
2087*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2088*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2089*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup4_spi_apps_clk",
2090*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2091*4882a593Smuzhiyun 					&blsp1_qup4_spi_apps_clk_src.clkr.hw },
2092*4882a593Smuzhiyun 			.num_parents = 1,
2093*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2094*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2095*4882a593Smuzhiyun 		},
2096*4882a593Smuzhiyun 	},
2097*4882a593Smuzhiyun };
2098*4882a593Smuzhiyun 
2099*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
2100*4882a593Smuzhiyun 	.halt_reg = 0x06010,
2101*4882a593Smuzhiyun 	.clkr = {
2102*4882a593Smuzhiyun 		.enable_reg = 0x06010,
2103*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2104*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2105*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup5_i2c_apps_clk",
2106*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2107*4882a593Smuzhiyun 					&blsp1_qup5_i2c_apps_clk_src.clkr.hw },
2108*4882a593Smuzhiyun 			.num_parents = 1,
2109*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2110*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2111*4882a593Smuzhiyun 		},
2112*4882a593Smuzhiyun 	},
2113*4882a593Smuzhiyun };
2114*4882a593Smuzhiyun 
2115*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
2116*4882a593Smuzhiyun 	.halt_reg = 0x0600c,
2117*4882a593Smuzhiyun 	.clkr = {
2118*4882a593Smuzhiyun 		.enable_reg = 0x0600c,
2119*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2120*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2121*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup5_spi_apps_clk",
2122*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2123*4882a593Smuzhiyun 					&blsp1_qup5_spi_apps_clk_src.clkr.hw },
2124*4882a593Smuzhiyun 			.num_parents = 1,
2125*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2126*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2127*4882a593Smuzhiyun 		},
2128*4882a593Smuzhiyun 	},
2129*4882a593Smuzhiyun };
2130*4882a593Smuzhiyun 
2131*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
2132*4882a593Smuzhiyun 	.halt_reg = 0x0700c,
2133*4882a593Smuzhiyun 	.clkr = {
2134*4882a593Smuzhiyun 		.enable_reg = 0x0700c,
2135*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2136*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2137*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup6_spi_apps_clk",
2138*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2139*4882a593Smuzhiyun 					&blsp1_qup6_spi_apps_clk_src.clkr.hw },
2140*4882a593Smuzhiyun 			.num_parents = 1,
2141*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2142*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2143*4882a593Smuzhiyun 		},
2144*4882a593Smuzhiyun 	},
2145*4882a593Smuzhiyun };
2146*4882a593Smuzhiyun 
2147*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart1_apps_clk = {
2148*4882a593Smuzhiyun 	.halt_reg = 0x0203c,
2149*4882a593Smuzhiyun 	.clkr = {
2150*4882a593Smuzhiyun 		.enable_reg = 0x0203c,
2151*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2152*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2153*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart1_apps_clk",
2154*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2155*4882a593Smuzhiyun 					&blsp1_uart1_apps_clk_src.clkr.hw },
2156*4882a593Smuzhiyun 			.num_parents = 1,
2157*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2158*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2159*4882a593Smuzhiyun 		},
2160*4882a593Smuzhiyun 	},
2161*4882a593Smuzhiyun };
2162*4882a593Smuzhiyun 
2163*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart2_apps_clk = {
2164*4882a593Smuzhiyun 	.halt_reg = 0x0302c,
2165*4882a593Smuzhiyun 	.clkr = {
2166*4882a593Smuzhiyun 		.enable_reg = 0x0302c,
2167*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2168*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2169*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart2_apps_clk",
2170*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2171*4882a593Smuzhiyun 					&blsp1_uart2_apps_clk_src.clkr.hw },
2172*4882a593Smuzhiyun 			.num_parents = 1,
2173*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2174*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2175*4882a593Smuzhiyun 		},
2176*4882a593Smuzhiyun 	},
2177*4882a593Smuzhiyun };
2178*4882a593Smuzhiyun 
2179*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart3_apps_clk = {
2180*4882a593Smuzhiyun 	.halt_reg = 0x0402c,
2181*4882a593Smuzhiyun 	.clkr = {
2182*4882a593Smuzhiyun 		.enable_reg = 0x0402c,
2183*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2184*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2185*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart3_apps_clk",
2186*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2187*4882a593Smuzhiyun 					&blsp1_uart3_apps_clk_src.clkr.hw },
2188*4882a593Smuzhiyun 			.num_parents = 1,
2189*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2190*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2191*4882a593Smuzhiyun 		},
2192*4882a593Smuzhiyun 	},
2193*4882a593Smuzhiyun };
2194*4882a593Smuzhiyun 
2195*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart4_apps_clk = {
2196*4882a593Smuzhiyun 	.halt_reg = 0x0502c,
2197*4882a593Smuzhiyun 	.clkr = {
2198*4882a593Smuzhiyun 		.enable_reg = 0x0502c,
2199*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2200*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2201*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart4_apps_clk",
2202*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2203*4882a593Smuzhiyun 					&blsp1_uart4_apps_clk_src.clkr.hw },
2204*4882a593Smuzhiyun 			.num_parents = 1,
2205*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2206*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2207*4882a593Smuzhiyun 		},
2208*4882a593Smuzhiyun 	},
2209*4882a593Smuzhiyun };
2210*4882a593Smuzhiyun 
2211*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart5_apps_clk = {
2212*4882a593Smuzhiyun 	.halt_reg = 0x0602c,
2213*4882a593Smuzhiyun 	.clkr = {
2214*4882a593Smuzhiyun 		.enable_reg = 0x0602c,
2215*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2216*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2217*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart5_apps_clk",
2218*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2219*4882a593Smuzhiyun 					&blsp1_uart5_apps_clk_src.clkr.hw },
2220*4882a593Smuzhiyun 			.num_parents = 1,
2221*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2222*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2223*4882a593Smuzhiyun 		},
2224*4882a593Smuzhiyun 	},
2225*4882a593Smuzhiyun };
2226*4882a593Smuzhiyun 
2227*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart6_apps_clk = {
2228*4882a593Smuzhiyun 	.halt_reg = 0x0702c,
2229*4882a593Smuzhiyun 	.clkr = {
2230*4882a593Smuzhiyun 		.enable_reg = 0x0702c,
2231*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2232*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2233*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart6_apps_clk",
2234*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2235*4882a593Smuzhiyun 					&blsp1_uart6_apps_clk_src.clkr.hw },
2236*4882a593Smuzhiyun 			.num_parents = 1,
2237*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2238*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2239*4882a593Smuzhiyun 		},
2240*4882a593Smuzhiyun 	},
2241*4882a593Smuzhiyun };
2242*4882a593Smuzhiyun 
2243*4882a593Smuzhiyun static struct clk_branch gcc_crypto_ahb_clk = {
2244*4882a593Smuzhiyun 	.halt_reg = 0x16024,
2245*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2246*4882a593Smuzhiyun 	.clkr = {
2247*4882a593Smuzhiyun 		.enable_reg = 0x0b004,
2248*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2249*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2250*4882a593Smuzhiyun 			.name = "gcc_crypto_ahb_clk",
2251*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2252*4882a593Smuzhiyun 					&pcnoc_bfdcd_clk_src.clkr.hw },
2253*4882a593Smuzhiyun 			.num_parents = 1,
2254*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2255*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2256*4882a593Smuzhiyun 		},
2257*4882a593Smuzhiyun 	},
2258*4882a593Smuzhiyun };
2259*4882a593Smuzhiyun 
2260*4882a593Smuzhiyun static struct clk_branch gcc_crypto_axi_clk = {
2261*4882a593Smuzhiyun 	.halt_reg = 0x16020,
2262*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2263*4882a593Smuzhiyun 	.clkr = {
2264*4882a593Smuzhiyun 		.enable_reg = 0x0b004,
2265*4882a593Smuzhiyun 		.enable_mask = BIT(1),
2266*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2267*4882a593Smuzhiyun 			.name = "gcc_crypto_axi_clk",
2268*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2269*4882a593Smuzhiyun 					&pcnoc_bfdcd_clk_src.clkr.hw },
2270*4882a593Smuzhiyun 			.num_parents = 1,
2271*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2272*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2273*4882a593Smuzhiyun 		},
2274*4882a593Smuzhiyun 	},
2275*4882a593Smuzhiyun };
2276*4882a593Smuzhiyun 
2277*4882a593Smuzhiyun static struct clk_branch gcc_crypto_clk = {
2278*4882a593Smuzhiyun 	.halt_reg = 0x1601c,
2279*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2280*4882a593Smuzhiyun 	.clkr = {
2281*4882a593Smuzhiyun 		.enable_reg = 0x0b004,
2282*4882a593Smuzhiyun 		.enable_mask = BIT(2),
2283*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2284*4882a593Smuzhiyun 			.name = "gcc_crypto_clk",
2285*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2286*4882a593Smuzhiyun 					&crypto_clk_src.clkr.hw },
2287*4882a593Smuzhiyun 			.num_parents = 1,
2288*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2289*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2290*4882a593Smuzhiyun 		},
2291*4882a593Smuzhiyun 	},
2292*4882a593Smuzhiyun };
2293*4882a593Smuzhiyun 
2294*4882a593Smuzhiyun static struct clk_fixed_factor gpll6_out_main_div2 = {
2295*4882a593Smuzhiyun 	.mult = 1,
2296*4882a593Smuzhiyun 	.div = 2,
2297*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2298*4882a593Smuzhiyun 		.name = "gpll6_out_main_div2",
2299*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]){
2300*4882a593Smuzhiyun 				&gpll6_main.clkr.hw },
2301*4882a593Smuzhiyun 		.num_parents = 1,
2302*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
2303*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2304*4882a593Smuzhiyun 	},
2305*4882a593Smuzhiyun };
2306*4882a593Smuzhiyun 
2307*4882a593Smuzhiyun static struct clk_branch gcc_xo_clk = {
2308*4882a593Smuzhiyun 	.halt_reg = 0x30030,
2309*4882a593Smuzhiyun 	.clkr = {
2310*4882a593Smuzhiyun 		.enable_reg = 0x30030,
2311*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2312*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2313*4882a593Smuzhiyun 			.name = "gcc_xo_clk",
2314*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2315*4882a593Smuzhiyun 					&gcc_xo_clk_src.clkr.hw },
2316*4882a593Smuzhiyun 			.num_parents = 1,
2317*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2318*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2319*4882a593Smuzhiyun 		},
2320*4882a593Smuzhiyun 	},
2321*4882a593Smuzhiyun };
2322*4882a593Smuzhiyun 
2323*4882a593Smuzhiyun static struct clk_branch gcc_gp1_clk = {
2324*4882a593Smuzhiyun 	.halt_reg = 0x08000,
2325*4882a593Smuzhiyun 	.clkr = {
2326*4882a593Smuzhiyun 		.enable_reg = 0x08000,
2327*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2328*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2329*4882a593Smuzhiyun 			.name = "gcc_gp1_clk",
2330*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2331*4882a593Smuzhiyun 					&gp1_clk_src.clkr.hw },
2332*4882a593Smuzhiyun 			.num_parents = 1,
2333*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2334*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2335*4882a593Smuzhiyun 		},
2336*4882a593Smuzhiyun 	},
2337*4882a593Smuzhiyun };
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun static struct clk_branch gcc_gp2_clk = {
2340*4882a593Smuzhiyun 	.halt_reg = 0x09000,
2341*4882a593Smuzhiyun 	.clkr = {
2342*4882a593Smuzhiyun 		.enable_reg = 0x09000,
2343*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2344*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2345*4882a593Smuzhiyun 			.name = "gcc_gp2_clk",
2346*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2347*4882a593Smuzhiyun 					&gp2_clk_src.clkr.hw },
2348*4882a593Smuzhiyun 			.num_parents = 1,
2349*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2350*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2351*4882a593Smuzhiyun 		},
2352*4882a593Smuzhiyun 	},
2353*4882a593Smuzhiyun };
2354*4882a593Smuzhiyun 
2355*4882a593Smuzhiyun static struct clk_branch gcc_gp3_clk = {
2356*4882a593Smuzhiyun 	.halt_reg = 0x0a000,
2357*4882a593Smuzhiyun 	.clkr = {
2358*4882a593Smuzhiyun 		.enable_reg = 0x0a000,
2359*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2360*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2361*4882a593Smuzhiyun 			.name = "gcc_gp3_clk",
2362*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2363*4882a593Smuzhiyun 					&gp3_clk_src.clkr.hw },
2364*4882a593Smuzhiyun 			.num_parents = 1,
2365*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2366*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2367*4882a593Smuzhiyun 		},
2368*4882a593Smuzhiyun 	},
2369*4882a593Smuzhiyun };
2370*4882a593Smuzhiyun 
2371*4882a593Smuzhiyun static struct clk_branch gcc_mdio_ahb_clk = {
2372*4882a593Smuzhiyun 	.halt_reg = 0x58004,
2373*4882a593Smuzhiyun 	.clkr = {
2374*4882a593Smuzhiyun 		.enable_reg = 0x58004,
2375*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2376*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2377*4882a593Smuzhiyun 			.name = "gcc_mdio_ahb_clk",
2378*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2379*4882a593Smuzhiyun 					&pcnoc_bfdcd_clk_src.clkr.hw },
2380*4882a593Smuzhiyun 			.num_parents = 1,
2381*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2382*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2383*4882a593Smuzhiyun 		},
2384*4882a593Smuzhiyun 	},
2385*4882a593Smuzhiyun };
2386*4882a593Smuzhiyun 
2387*4882a593Smuzhiyun static struct clk_branch gcc_crypto_ppe_clk = {
2388*4882a593Smuzhiyun 	.halt_reg = 0x68310,
2389*4882a593Smuzhiyun 	.clkr = {
2390*4882a593Smuzhiyun 		.enable_reg = 0x68310,
2391*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2392*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2393*4882a593Smuzhiyun 			.name = "gcc_crypto_ppe_clk",
2394*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2395*4882a593Smuzhiyun 					&nss_ppe_clk_src.clkr.hw },
2396*4882a593Smuzhiyun 			.num_parents = 1,
2397*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2398*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2399*4882a593Smuzhiyun 		},
2400*4882a593Smuzhiyun 	},
2401*4882a593Smuzhiyun };
2402*4882a593Smuzhiyun 
2403*4882a593Smuzhiyun static struct clk_branch gcc_nss_ce_apb_clk = {
2404*4882a593Smuzhiyun 	.halt_reg = 0x68174,
2405*4882a593Smuzhiyun 	.clkr = {
2406*4882a593Smuzhiyun 		.enable_reg = 0x68174,
2407*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2408*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2409*4882a593Smuzhiyun 			.name = "gcc_nss_ce_apb_clk",
2410*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2411*4882a593Smuzhiyun 					&nss_ce_clk_src.clkr.hw },
2412*4882a593Smuzhiyun 			.num_parents = 1,
2413*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2414*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2415*4882a593Smuzhiyun 		},
2416*4882a593Smuzhiyun 	},
2417*4882a593Smuzhiyun };
2418*4882a593Smuzhiyun 
2419*4882a593Smuzhiyun static struct clk_branch gcc_nss_ce_axi_clk = {
2420*4882a593Smuzhiyun 	.halt_reg = 0x68170,
2421*4882a593Smuzhiyun 	.clkr = {
2422*4882a593Smuzhiyun 		.enable_reg = 0x68170,
2423*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2424*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2425*4882a593Smuzhiyun 			.name = "gcc_nss_ce_axi_clk",
2426*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2427*4882a593Smuzhiyun 					&nss_ce_clk_src.clkr.hw },
2428*4882a593Smuzhiyun 			.num_parents = 1,
2429*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2430*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2431*4882a593Smuzhiyun 		},
2432*4882a593Smuzhiyun 	},
2433*4882a593Smuzhiyun };
2434*4882a593Smuzhiyun 
2435*4882a593Smuzhiyun static struct clk_branch gcc_nss_cfg_clk = {
2436*4882a593Smuzhiyun 	.halt_reg = 0x68160,
2437*4882a593Smuzhiyun 	.clkr = {
2438*4882a593Smuzhiyun 		.enable_reg = 0x68160,
2439*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2440*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2441*4882a593Smuzhiyun 			.name = "gcc_nss_cfg_clk",
2442*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2443*4882a593Smuzhiyun 					&pcnoc_bfdcd_clk_src.clkr.hw },
2444*4882a593Smuzhiyun 			.num_parents = 1,
2445*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2446*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2447*4882a593Smuzhiyun 		},
2448*4882a593Smuzhiyun 	},
2449*4882a593Smuzhiyun };
2450*4882a593Smuzhiyun 
2451*4882a593Smuzhiyun static struct clk_branch gcc_nss_crypto_clk = {
2452*4882a593Smuzhiyun 	.halt_reg = 0x68164,
2453*4882a593Smuzhiyun 	.clkr = {
2454*4882a593Smuzhiyun 		.enable_reg = 0x68164,
2455*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2456*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2457*4882a593Smuzhiyun 			.name = "gcc_nss_crypto_clk",
2458*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2459*4882a593Smuzhiyun 					&nss_crypto_clk_src.clkr.hw },
2460*4882a593Smuzhiyun 			.num_parents = 1,
2461*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2462*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2463*4882a593Smuzhiyun 		},
2464*4882a593Smuzhiyun 	},
2465*4882a593Smuzhiyun };
2466*4882a593Smuzhiyun 
2467*4882a593Smuzhiyun static struct clk_branch gcc_nss_csr_clk = {
2468*4882a593Smuzhiyun 	.halt_reg = 0x68318,
2469*4882a593Smuzhiyun 	.clkr = {
2470*4882a593Smuzhiyun 		.enable_reg = 0x68318,
2471*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2472*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2473*4882a593Smuzhiyun 			.name = "gcc_nss_csr_clk",
2474*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2475*4882a593Smuzhiyun 					&nss_ce_clk_src.clkr.hw },
2476*4882a593Smuzhiyun 			.num_parents = 1,
2477*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2478*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2479*4882a593Smuzhiyun 		},
2480*4882a593Smuzhiyun 	},
2481*4882a593Smuzhiyun };
2482*4882a593Smuzhiyun 
2483*4882a593Smuzhiyun static struct clk_branch gcc_nss_edma_cfg_clk = {
2484*4882a593Smuzhiyun 	.halt_reg = 0x6819C,
2485*4882a593Smuzhiyun 	.clkr = {
2486*4882a593Smuzhiyun 		.enable_reg = 0x6819C,
2487*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2488*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2489*4882a593Smuzhiyun 			.name = "gcc_nss_edma_cfg_clk",
2490*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2491*4882a593Smuzhiyun 					&nss_ppe_clk_src.clkr.hw },
2492*4882a593Smuzhiyun 			.num_parents = 1,
2493*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2494*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2495*4882a593Smuzhiyun 		},
2496*4882a593Smuzhiyun 	},
2497*4882a593Smuzhiyun };
2498*4882a593Smuzhiyun 
2499*4882a593Smuzhiyun static struct clk_branch gcc_nss_edma_clk = {
2500*4882a593Smuzhiyun 	.halt_reg = 0x68198,
2501*4882a593Smuzhiyun 	.clkr = {
2502*4882a593Smuzhiyun 		.enable_reg = 0x68198,
2503*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2504*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2505*4882a593Smuzhiyun 			.name = "gcc_nss_edma_clk",
2506*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2507*4882a593Smuzhiyun 					&nss_ppe_clk_src.clkr.hw },
2508*4882a593Smuzhiyun 			.num_parents = 1,
2509*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2510*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2511*4882a593Smuzhiyun 		},
2512*4882a593Smuzhiyun 	},
2513*4882a593Smuzhiyun };
2514*4882a593Smuzhiyun 
2515*4882a593Smuzhiyun static struct clk_branch gcc_nss_noc_clk = {
2516*4882a593Smuzhiyun 	.halt_reg = 0x68168,
2517*4882a593Smuzhiyun 	.clkr = {
2518*4882a593Smuzhiyun 		.enable_reg = 0x68168,
2519*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2520*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2521*4882a593Smuzhiyun 			.name = "gcc_nss_noc_clk",
2522*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2523*4882a593Smuzhiyun 					&snoc_nssnoc_bfdcd_clk_src.clkr.hw },
2524*4882a593Smuzhiyun 			.num_parents = 1,
2525*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2526*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2527*4882a593Smuzhiyun 		},
2528*4882a593Smuzhiyun 	},
2529*4882a593Smuzhiyun };
2530*4882a593Smuzhiyun 
2531*4882a593Smuzhiyun static struct clk_branch gcc_ubi0_utcm_clk = {
2532*4882a593Smuzhiyun 	.halt_reg = 0x2606c,
2533*4882a593Smuzhiyun 	.clkr = {
2534*4882a593Smuzhiyun 		.enable_reg = 0x2606c,
2535*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2536*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2537*4882a593Smuzhiyun 			.name = "gcc_ubi0_utcm_clk",
2538*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2539*4882a593Smuzhiyun 					&snoc_nssnoc_bfdcd_clk_src.clkr.hw },
2540*4882a593Smuzhiyun 			.num_parents = 1,
2541*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2542*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2543*4882a593Smuzhiyun 		},
2544*4882a593Smuzhiyun 	},
2545*4882a593Smuzhiyun };
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun static struct clk_branch gcc_snoc_nssnoc_clk = {
2548*4882a593Smuzhiyun 	.halt_reg = 0x26070,
2549*4882a593Smuzhiyun 	.clkr = {
2550*4882a593Smuzhiyun 		.enable_reg = 0x26070,
2551*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2552*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2553*4882a593Smuzhiyun 			.name = "gcc_snoc_nssnoc_clk",
2554*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2555*4882a593Smuzhiyun 					&snoc_nssnoc_bfdcd_clk_src.clkr.hw },
2556*4882a593Smuzhiyun 			.num_parents = 1,
2557*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2558*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2559*4882a593Smuzhiyun 		},
2560*4882a593Smuzhiyun 	},
2561*4882a593Smuzhiyun };
2562*4882a593Smuzhiyun 
2563*4882a593Smuzhiyun static const struct freq_tbl ftbl_wcss_ahb_clk_src[] = {
2564*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
2565*4882a593Smuzhiyun 	F(133333333, P_GPLL0, 6, 0, 0),
2566*4882a593Smuzhiyun 	{ }
2567*4882a593Smuzhiyun };
2568*4882a593Smuzhiyun 
2569*4882a593Smuzhiyun static const struct freq_tbl ftbl_q6_axi_clk_src[] = {
2570*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
2571*4882a593Smuzhiyun 	F(400000000, P_GPLL0, 2, 0, 0),
2572*4882a593Smuzhiyun 	{ }
2573*4882a593Smuzhiyun };
2574*4882a593Smuzhiyun 
2575*4882a593Smuzhiyun static struct clk_rcg2 wcss_ahb_clk_src = {
2576*4882a593Smuzhiyun 	.cmd_rcgr = 0x59020,
2577*4882a593Smuzhiyun 	.freq_tbl = ftbl_wcss_ahb_clk_src,
2578*4882a593Smuzhiyun 	.hid_width = 5,
2579*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
2580*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
2581*4882a593Smuzhiyun 		.name = "wcss_ahb_clk_src",
2582*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0,
2583*4882a593Smuzhiyun 		.num_parents = 2,
2584*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
2585*4882a593Smuzhiyun 	},
2586*4882a593Smuzhiyun };
2587*4882a593Smuzhiyun 
2588*4882a593Smuzhiyun static const struct clk_parent_data gcc_xo_gpll0_gpll2_gpll4_gpll6[] = {
2589*4882a593Smuzhiyun 	{ .fw_name = "xo" },
2590*4882a593Smuzhiyun 	{ .hw = &gpll0.clkr.hw },
2591*4882a593Smuzhiyun 	{ .hw = &gpll2.clkr.hw },
2592*4882a593Smuzhiyun 	{ .hw = &gpll4.clkr.hw },
2593*4882a593Smuzhiyun 	{ .hw = &gpll6.clkr.hw },
2594*4882a593Smuzhiyun };
2595*4882a593Smuzhiyun 
2596*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll2_gpll4_gpll6_map[] = {
2597*4882a593Smuzhiyun 	{ P_XO, 0 },
2598*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
2599*4882a593Smuzhiyun 	{ P_GPLL2, 2 },
2600*4882a593Smuzhiyun 	{ P_GPLL4, 3 },
2601*4882a593Smuzhiyun 	{ P_GPLL6, 4 },
2602*4882a593Smuzhiyun };
2603*4882a593Smuzhiyun 
2604*4882a593Smuzhiyun static struct clk_rcg2 q6_axi_clk_src = {
2605*4882a593Smuzhiyun 	.cmd_rcgr = 0x59120,
2606*4882a593Smuzhiyun 	.freq_tbl = ftbl_q6_axi_clk_src,
2607*4882a593Smuzhiyun 	.hid_width = 5,
2608*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll2_gpll4_gpll6_map,
2609*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
2610*4882a593Smuzhiyun 		.name = "q6_axi_clk_src",
2611*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_gpll2_gpll4_gpll6,
2612*4882a593Smuzhiyun 		.num_parents = 5,
2613*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
2614*4882a593Smuzhiyun 	},
2615*4882a593Smuzhiyun };
2616*4882a593Smuzhiyun 
2617*4882a593Smuzhiyun static const struct freq_tbl ftbl_lpass_core_axim_clk_src[] = {
2618*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
2619*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 8, 0, 0),
2620*4882a593Smuzhiyun 	{ }
2621*4882a593Smuzhiyun };
2622*4882a593Smuzhiyun 
2623*4882a593Smuzhiyun static struct clk_rcg2 lpass_core_axim_clk_src = {
2624*4882a593Smuzhiyun 	.cmd_rcgr = 0x1F020,
2625*4882a593Smuzhiyun 	.freq_tbl = ftbl_lpass_core_axim_clk_src,
2626*4882a593Smuzhiyun 	.hid_width = 5,
2627*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
2628*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
2629*4882a593Smuzhiyun 		.name = "lpass_core_axim_clk_src",
2630*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0,
2631*4882a593Smuzhiyun 		.num_parents = 2,
2632*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
2633*4882a593Smuzhiyun 	},
2634*4882a593Smuzhiyun };
2635*4882a593Smuzhiyun 
2636*4882a593Smuzhiyun static const struct freq_tbl ftbl_lpass_snoc_cfg_clk_src[] = {
2637*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
2638*4882a593Smuzhiyun 	F(266666667, P_GPLL0, 3, 0, 0),
2639*4882a593Smuzhiyun 	{ }
2640*4882a593Smuzhiyun };
2641*4882a593Smuzhiyun 
2642*4882a593Smuzhiyun static struct clk_rcg2 lpass_snoc_cfg_clk_src = {
2643*4882a593Smuzhiyun 	.cmd_rcgr = 0x1F040,
2644*4882a593Smuzhiyun 	.freq_tbl = ftbl_lpass_snoc_cfg_clk_src,
2645*4882a593Smuzhiyun 	.hid_width = 5,
2646*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
2647*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
2648*4882a593Smuzhiyun 		.name = "lpass_snoc_cfg_clk_src",
2649*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0,
2650*4882a593Smuzhiyun 		.num_parents = 2,
2651*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
2652*4882a593Smuzhiyun 	},
2653*4882a593Smuzhiyun };
2654*4882a593Smuzhiyun 
2655*4882a593Smuzhiyun static const struct freq_tbl ftbl_lpass_q6_axim_clk_src[] = {
2656*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
2657*4882a593Smuzhiyun 	F(400000000, P_GPLL0, 2, 0, 0),
2658*4882a593Smuzhiyun 	{ }
2659*4882a593Smuzhiyun };
2660*4882a593Smuzhiyun 
2661*4882a593Smuzhiyun static struct clk_rcg2 lpass_q6_axim_clk_src = {
2662*4882a593Smuzhiyun 	.cmd_rcgr = 0x1F008,
2663*4882a593Smuzhiyun 	.freq_tbl = ftbl_lpass_q6_axim_clk_src,
2664*4882a593Smuzhiyun 	.hid_width = 5,
2665*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
2666*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
2667*4882a593Smuzhiyun 		.name = "lpass_q6_axim_clk_src",
2668*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0,
2669*4882a593Smuzhiyun 		.num_parents = 2,
2670*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
2671*4882a593Smuzhiyun 	},
2672*4882a593Smuzhiyun };
2673*4882a593Smuzhiyun 
2674*4882a593Smuzhiyun static struct freq_tbl ftbl_rbcpr_wcss_clk_src[] = {
2675*4882a593Smuzhiyun 	F(24000000, P_XO, 1, 0, 0),
2676*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 16, 0, 0),
2677*4882a593Smuzhiyun 	{ }
2678*4882a593Smuzhiyun };
2679*4882a593Smuzhiyun 
2680*4882a593Smuzhiyun static struct clk_rcg2 rbcpr_wcss_clk_src = {
2681*4882a593Smuzhiyun 	.cmd_rcgr = 0x3a00c,
2682*4882a593Smuzhiyun 	.freq_tbl = ftbl_rbcpr_wcss_clk_src,
2683*4882a593Smuzhiyun 	.hid_width = 5,
2684*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_out_main_div2_gpll0_map,
2685*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
2686*4882a593Smuzhiyun 		.name = "rbcpr_wcss_clk_src",
2687*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0_out_main_div2_gpll0,
2688*4882a593Smuzhiyun 		.num_parents = 3,
2689*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
2690*4882a593Smuzhiyun 	},
2691*4882a593Smuzhiyun };
2692*4882a593Smuzhiyun 
2693*4882a593Smuzhiyun static struct clk_branch gcc_lpass_core_axim_clk = {
2694*4882a593Smuzhiyun 	.halt_reg = 0x1F028,
2695*4882a593Smuzhiyun 	.clkr = {
2696*4882a593Smuzhiyun 		.enable_reg = 0x1F028,
2697*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2698*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2699*4882a593Smuzhiyun 			.name = "gcc_lpass_core_axim_clk",
2700*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2701*4882a593Smuzhiyun 					&lpass_core_axim_clk_src.clkr.hw },
2702*4882a593Smuzhiyun 			.num_parents = 1,
2703*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2704*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2705*4882a593Smuzhiyun 		},
2706*4882a593Smuzhiyun 	},
2707*4882a593Smuzhiyun };
2708*4882a593Smuzhiyun 
2709*4882a593Smuzhiyun static struct clk_branch gcc_lpass_snoc_cfg_clk = {
2710*4882a593Smuzhiyun 	.halt_reg = 0x1F048,
2711*4882a593Smuzhiyun 	.clkr = {
2712*4882a593Smuzhiyun 		.enable_reg = 0x1F048,
2713*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2714*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2715*4882a593Smuzhiyun 			.name = "gcc_lpass_snoc_cfg_clk",
2716*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2717*4882a593Smuzhiyun 					&lpass_snoc_cfg_clk_src.clkr.hw },
2718*4882a593Smuzhiyun 			.num_parents = 1,
2719*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2720*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2721*4882a593Smuzhiyun 		},
2722*4882a593Smuzhiyun 	},
2723*4882a593Smuzhiyun };
2724*4882a593Smuzhiyun 
2725*4882a593Smuzhiyun static struct clk_branch gcc_lpass_q6_axim_clk = {
2726*4882a593Smuzhiyun 	.halt_reg = 0x1F010,
2727*4882a593Smuzhiyun 	.clkr = {
2728*4882a593Smuzhiyun 		.enable_reg = 0x1F010,
2729*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2730*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2731*4882a593Smuzhiyun 			.name = "gcc_lpass_q6_axim_clk",
2732*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2733*4882a593Smuzhiyun 					&lpass_q6_axim_clk_src.clkr.hw },
2734*4882a593Smuzhiyun 			.num_parents = 1,
2735*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2736*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2737*4882a593Smuzhiyun 		},
2738*4882a593Smuzhiyun 	},
2739*4882a593Smuzhiyun };
2740*4882a593Smuzhiyun 
2741*4882a593Smuzhiyun static struct clk_branch gcc_lpass_q6_atbm_at_clk = {
2742*4882a593Smuzhiyun 	.halt_reg = 0x1F018,
2743*4882a593Smuzhiyun 	.clkr = {
2744*4882a593Smuzhiyun 		.enable_reg = 0x1F018,
2745*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2746*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2747*4882a593Smuzhiyun 			.name = "gcc_lpass_q6_atbm_at_clk",
2748*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2749*4882a593Smuzhiyun 					&qdss_at_clk_src.clkr.hw },
2750*4882a593Smuzhiyun 			.num_parents = 1,
2751*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2752*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2753*4882a593Smuzhiyun 		},
2754*4882a593Smuzhiyun 	},
2755*4882a593Smuzhiyun };
2756*4882a593Smuzhiyun 
2757*4882a593Smuzhiyun static struct clk_branch gcc_lpass_q6_pclkdbg_clk = {
2758*4882a593Smuzhiyun 	.halt_reg = 0x1F01C,
2759*4882a593Smuzhiyun 	.clkr = {
2760*4882a593Smuzhiyun 		.enable_reg = 0x1F01C,
2761*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2762*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2763*4882a593Smuzhiyun 			.name = "gcc_lpass_q6_pclkdbg_clk",
2764*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2765*4882a593Smuzhiyun 					&qdss_dap_sync_clk_src.hw },
2766*4882a593Smuzhiyun 			.num_parents = 1,
2767*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2768*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2769*4882a593Smuzhiyun 		},
2770*4882a593Smuzhiyun 	},
2771*4882a593Smuzhiyun };
2772*4882a593Smuzhiyun 
2773*4882a593Smuzhiyun static struct clk_branch gcc_lpass_q6ss_tsctr_1to2_clk = {
2774*4882a593Smuzhiyun 	.halt_reg = 0x1F014,
2775*4882a593Smuzhiyun 	.clkr = {
2776*4882a593Smuzhiyun 		.enable_reg = 0x1F014,
2777*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2778*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2779*4882a593Smuzhiyun 			.name = "gcc_lpass_q6ss_tsctr_1to2_clk",
2780*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2781*4882a593Smuzhiyun 					&qdss_tsctr_div2_clk_src.hw },
2782*4882a593Smuzhiyun 			.num_parents = 1,
2783*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2784*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2785*4882a593Smuzhiyun 		},
2786*4882a593Smuzhiyun 	},
2787*4882a593Smuzhiyun };
2788*4882a593Smuzhiyun 
2789*4882a593Smuzhiyun static struct clk_branch gcc_lpass_q6ss_trig_clk = {
2790*4882a593Smuzhiyun 	.halt_reg = 0x1F038,
2791*4882a593Smuzhiyun 	.clkr = {
2792*4882a593Smuzhiyun 		.enable_reg = 0x1F038,
2793*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2794*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2795*4882a593Smuzhiyun 			.name = "gcc_lpass_q6ss_trig_clk",
2796*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2797*4882a593Smuzhiyun 					&qdss_dap_sync_clk_src.hw },
2798*4882a593Smuzhiyun 			.num_parents = 1,
2799*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2800*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2801*4882a593Smuzhiyun 		},
2802*4882a593Smuzhiyun 	},
2803*4882a593Smuzhiyun };
2804*4882a593Smuzhiyun 
2805*4882a593Smuzhiyun static struct clk_branch gcc_lpass_tbu_clk = {
2806*4882a593Smuzhiyun 	.halt_reg = 0x12094,
2807*4882a593Smuzhiyun 	.clkr = {
2808*4882a593Smuzhiyun 		.enable_reg = 0xb00c,
2809*4882a593Smuzhiyun 		.enable_mask = BIT(10),
2810*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2811*4882a593Smuzhiyun 			.name = "gcc_lpass_tbu_clk",
2812*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2813*4882a593Smuzhiyun 					&lpass_q6_axim_clk_src.clkr.hw },
2814*4882a593Smuzhiyun 			.num_parents = 1,
2815*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2816*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2817*4882a593Smuzhiyun 		},
2818*4882a593Smuzhiyun 	},
2819*4882a593Smuzhiyun };
2820*4882a593Smuzhiyun 
2821*4882a593Smuzhiyun static struct clk_branch gcc_pcnoc_lpass_clk = {
2822*4882a593Smuzhiyun 	.halt_reg = 0x27020,
2823*4882a593Smuzhiyun 	.clkr = {
2824*4882a593Smuzhiyun 		.enable_reg = 0x27020,
2825*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2826*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2827*4882a593Smuzhiyun 			.name = "gcc_pcnoc_lpass_clk",
2828*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2829*4882a593Smuzhiyun 					&lpass_core_axim_clk_src.clkr.hw },
2830*4882a593Smuzhiyun 			.num_parents = 1,
2831*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2832*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2833*4882a593Smuzhiyun 		},
2834*4882a593Smuzhiyun 	},
2835*4882a593Smuzhiyun };
2836*4882a593Smuzhiyun 
2837*4882a593Smuzhiyun static struct clk_branch gcc_mem_noc_lpass_clk = {
2838*4882a593Smuzhiyun 	.halt_reg = 0x1D044,
2839*4882a593Smuzhiyun 	.clkr = {
2840*4882a593Smuzhiyun 		.enable_reg = 0x1D044,
2841*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2842*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2843*4882a593Smuzhiyun 			.name = "gcc_mem_noc_lpass_clk",
2844*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2845*4882a593Smuzhiyun 					&lpass_q6_axim_clk_src.clkr.hw },
2846*4882a593Smuzhiyun 			.num_parents = 1,
2847*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2848*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2849*4882a593Smuzhiyun 		},
2850*4882a593Smuzhiyun 	},
2851*4882a593Smuzhiyun };
2852*4882a593Smuzhiyun 
2853*4882a593Smuzhiyun static struct clk_branch gcc_snoc_lpass_cfg_clk = {
2854*4882a593Smuzhiyun 	.halt_reg = 0x26074,
2855*4882a593Smuzhiyun 	.clkr = {
2856*4882a593Smuzhiyun 		.enable_reg = 0x26074,
2857*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2858*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2859*4882a593Smuzhiyun 			.name = "gcc_snoc_lpass_cfg_clk",
2860*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2861*4882a593Smuzhiyun 					&lpass_snoc_cfg_clk_src.clkr.hw },
2862*4882a593Smuzhiyun 			.num_parents = 1,
2863*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2864*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2865*4882a593Smuzhiyun 		},
2866*4882a593Smuzhiyun 	},
2867*4882a593Smuzhiyun };
2868*4882a593Smuzhiyun 
2869*4882a593Smuzhiyun static struct clk_branch gcc_mem_noc_ubi32_clk = {
2870*4882a593Smuzhiyun 	.halt_reg = 0x1D03C,
2871*4882a593Smuzhiyun 	.clkr = {
2872*4882a593Smuzhiyun 		.enable_reg = 0x1D03C,
2873*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2874*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2875*4882a593Smuzhiyun 			.name = "gcc_mem_noc_ubi32_clk",
2876*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2877*4882a593Smuzhiyun 					&ubi32_mem_noc_bfdcd_clk_src.clkr.hw },
2878*4882a593Smuzhiyun 			.num_parents = 1,
2879*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2880*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2881*4882a593Smuzhiyun 		},
2882*4882a593Smuzhiyun 	},
2883*4882a593Smuzhiyun };
2884*4882a593Smuzhiyun 
2885*4882a593Smuzhiyun static struct clk_branch gcc_nss_port1_rx_clk = {
2886*4882a593Smuzhiyun 	.halt_reg = 0x68240,
2887*4882a593Smuzhiyun 	.clkr = {
2888*4882a593Smuzhiyun 		.enable_reg = 0x68240,
2889*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2890*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2891*4882a593Smuzhiyun 			.name = "gcc_nss_port1_rx_clk",
2892*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2893*4882a593Smuzhiyun 					&nss_port1_rx_div_clk_src.clkr.hw },
2894*4882a593Smuzhiyun 			.num_parents = 1,
2895*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2896*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2897*4882a593Smuzhiyun 		},
2898*4882a593Smuzhiyun 	},
2899*4882a593Smuzhiyun };
2900*4882a593Smuzhiyun 
2901*4882a593Smuzhiyun static struct clk_branch gcc_nss_port1_tx_clk = {
2902*4882a593Smuzhiyun 	.halt_reg = 0x68244,
2903*4882a593Smuzhiyun 	.clkr = {
2904*4882a593Smuzhiyun 		.enable_reg = 0x68244,
2905*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2906*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2907*4882a593Smuzhiyun 			.name = "gcc_nss_port1_tx_clk",
2908*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2909*4882a593Smuzhiyun 					&nss_port1_tx_div_clk_src.clkr.hw },
2910*4882a593Smuzhiyun 			.num_parents = 1,
2911*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2912*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2913*4882a593Smuzhiyun 		},
2914*4882a593Smuzhiyun 	},
2915*4882a593Smuzhiyun };
2916*4882a593Smuzhiyun 
2917*4882a593Smuzhiyun static struct clk_branch gcc_nss_port2_rx_clk = {
2918*4882a593Smuzhiyun 	.halt_reg = 0x68248,
2919*4882a593Smuzhiyun 	.clkr = {
2920*4882a593Smuzhiyun 		.enable_reg = 0x68248,
2921*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2922*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2923*4882a593Smuzhiyun 			.name = "gcc_nss_port2_rx_clk",
2924*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2925*4882a593Smuzhiyun 					&nss_port2_rx_div_clk_src.clkr.hw },
2926*4882a593Smuzhiyun 			.num_parents = 1,
2927*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2928*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2929*4882a593Smuzhiyun 		},
2930*4882a593Smuzhiyun 	},
2931*4882a593Smuzhiyun };
2932*4882a593Smuzhiyun 
2933*4882a593Smuzhiyun static struct clk_branch gcc_nss_port2_tx_clk = {
2934*4882a593Smuzhiyun 	.halt_reg = 0x6824c,
2935*4882a593Smuzhiyun 	.clkr = {
2936*4882a593Smuzhiyun 		.enable_reg = 0x6824c,
2937*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2938*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2939*4882a593Smuzhiyun 			.name = "gcc_nss_port2_tx_clk",
2940*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2941*4882a593Smuzhiyun 					&nss_port2_tx_div_clk_src.clkr.hw },
2942*4882a593Smuzhiyun 			.num_parents = 1,
2943*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2944*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2945*4882a593Smuzhiyun 		},
2946*4882a593Smuzhiyun 	},
2947*4882a593Smuzhiyun };
2948*4882a593Smuzhiyun 
2949*4882a593Smuzhiyun static struct clk_branch gcc_nss_port3_rx_clk = {
2950*4882a593Smuzhiyun 	.halt_reg = 0x68250,
2951*4882a593Smuzhiyun 	.clkr = {
2952*4882a593Smuzhiyun 		.enable_reg = 0x68250,
2953*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2954*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2955*4882a593Smuzhiyun 			.name = "gcc_nss_port3_rx_clk",
2956*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2957*4882a593Smuzhiyun 					&nss_port3_rx_div_clk_src.clkr.hw },
2958*4882a593Smuzhiyun 			.num_parents = 1,
2959*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2960*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2961*4882a593Smuzhiyun 		},
2962*4882a593Smuzhiyun 	},
2963*4882a593Smuzhiyun };
2964*4882a593Smuzhiyun 
2965*4882a593Smuzhiyun static struct clk_branch gcc_nss_port3_tx_clk = {
2966*4882a593Smuzhiyun 	.halt_reg = 0x68254,
2967*4882a593Smuzhiyun 	.clkr = {
2968*4882a593Smuzhiyun 		.enable_reg = 0x68254,
2969*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2970*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2971*4882a593Smuzhiyun 			.name = "gcc_nss_port3_tx_clk",
2972*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2973*4882a593Smuzhiyun 					&nss_port3_tx_div_clk_src.clkr.hw },
2974*4882a593Smuzhiyun 			.num_parents = 1,
2975*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2976*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2977*4882a593Smuzhiyun 		},
2978*4882a593Smuzhiyun 	},
2979*4882a593Smuzhiyun };
2980*4882a593Smuzhiyun 
2981*4882a593Smuzhiyun static struct clk_branch gcc_nss_port4_rx_clk = {
2982*4882a593Smuzhiyun 	.halt_reg = 0x68258,
2983*4882a593Smuzhiyun 	.clkr = {
2984*4882a593Smuzhiyun 		.enable_reg = 0x68258,
2985*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2986*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2987*4882a593Smuzhiyun 			.name = "gcc_nss_port4_rx_clk",
2988*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
2989*4882a593Smuzhiyun 					&nss_port4_rx_div_clk_src.clkr.hw },
2990*4882a593Smuzhiyun 			.num_parents = 1,
2991*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2992*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2993*4882a593Smuzhiyun 		},
2994*4882a593Smuzhiyun 	},
2995*4882a593Smuzhiyun };
2996*4882a593Smuzhiyun 
2997*4882a593Smuzhiyun static struct clk_branch gcc_nss_port4_tx_clk = {
2998*4882a593Smuzhiyun 	.halt_reg = 0x6825c,
2999*4882a593Smuzhiyun 	.clkr = {
3000*4882a593Smuzhiyun 		.enable_reg = 0x6825c,
3001*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3002*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3003*4882a593Smuzhiyun 			.name = "gcc_nss_port4_tx_clk",
3004*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3005*4882a593Smuzhiyun 					&nss_port4_tx_div_clk_src.clkr.hw },
3006*4882a593Smuzhiyun 			.num_parents = 1,
3007*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3008*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3009*4882a593Smuzhiyun 		},
3010*4882a593Smuzhiyun 	},
3011*4882a593Smuzhiyun };
3012*4882a593Smuzhiyun 
3013*4882a593Smuzhiyun static struct clk_branch gcc_nss_port5_rx_clk = {
3014*4882a593Smuzhiyun 	.halt_reg = 0x68260,
3015*4882a593Smuzhiyun 	.clkr = {
3016*4882a593Smuzhiyun 		.enable_reg = 0x68260,
3017*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3018*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3019*4882a593Smuzhiyun 			.name = "gcc_nss_port5_rx_clk",
3020*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3021*4882a593Smuzhiyun 					&nss_port5_rx_div_clk_src.clkr.hw },
3022*4882a593Smuzhiyun 			.num_parents = 1,
3023*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3024*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3025*4882a593Smuzhiyun 		},
3026*4882a593Smuzhiyun 	},
3027*4882a593Smuzhiyun };
3028*4882a593Smuzhiyun 
3029*4882a593Smuzhiyun static struct clk_branch gcc_nss_port5_tx_clk = {
3030*4882a593Smuzhiyun 	.halt_reg = 0x68264,
3031*4882a593Smuzhiyun 	.clkr = {
3032*4882a593Smuzhiyun 		.enable_reg = 0x68264,
3033*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3034*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3035*4882a593Smuzhiyun 			.name = "gcc_nss_port5_tx_clk",
3036*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3037*4882a593Smuzhiyun 					&nss_port5_tx_div_clk_src.clkr.hw },
3038*4882a593Smuzhiyun 			.num_parents = 1,
3039*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3040*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3041*4882a593Smuzhiyun 		},
3042*4882a593Smuzhiyun 	},
3043*4882a593Smuzhiyun };
3044*4882a593Smuzhiyun 
3045*4882a593Smuzhiyun static struct clk_branch gcc_nss_ppe_cfg_clk = {
3046*4882a593Smuzhiyun 	.halt_reg = 0x68194,
3047*4882a593Smuzhiyun 	.clkr = {
3048*4882a593Smuzhiyun 		.enable_reg = 0x68194,
3049*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3050*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3051*4882a593Smuzhiyun 			.name = "gcc_nss_ppe_cfg_clk",
3052*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3053*4882a593Smuzhiyun 					&nss_ppe_clk_src.clkr.hw },
3054*4882a593Smuzhiyun 			.num_parents = 1,
3055*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3056*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3057*4882a593Smuzhiyun 		},
3058*4882a593Smuzhiyun 	},
3059*4882a593Smuzhiyun };
3060*4882a593Smuzhiyun 
3061*4882a593Smuzhiyun static struct clk_branch gcc_nss_ppe_clk = {
3062*4882a593Smuzhiyun 	.halt_reg = 0x68190,
3063*4882a593Smuzhiyun 	.clkr = {
3064*4882a593Smuzhiyun 		.enable_reg = 0x68190,
3065*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3066*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3067*4882a593Smuzhiyun 			.name = "gcc_nss_ppe_clk",
3068*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3069*4882a593Smuzhiyun 					&nss_ppe_clk_src.clkr.hw },
3070*4882a593Smuzhiyun 			.num_parents = 1,
3071*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3072*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3073*4882a593Smuzhiyun 		},
3074*4882a593Smuzhiyun 	},
3075*4882a593Smuzhiyun };
3076*4882a593Smuzhiyun 
3077*4882a593Smuzhiyun static struct clk_branch gcc_nss_ppe_ipe_clk = {
3078*4882a593Smuzhiyun 	.halt_reg = 0x68338,
3079*4882a593Smuzhiyun 	.clkr = {
3080*4882a593Smuzhiyun 		.enable_reg = 0x68338,
3081*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3082*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3083*4882a593Smuzhiyun 			.name = "gcc_nss_ppe_ipe_clk",
3084*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3085*4882a593Smuzhiyun 					&nss_ppe_clk_src.clkr.hw },
3086*4882a593Smuzhiyun 			.num_parents = 1,
3087*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3088*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3089*4882a593Smuzhiyun 		},
3090*4882a593Smuzhiyun 	},
3091*4882a593Smuzhiyun };
3092*4882a593Smuzhiyun 
3093*4882a593Smuzhiyun static struct clk_branch gcc_nss_ptp_ref_clk = {
3094*4882a593Smuzhiyun 	.halt_reg = 0x6816C,
3095*4882a593Smuzhiyun 	.clkr = {
3096*4882a593Smuzhiyun 		.enable_reg = 0x6816C,
3097*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3098*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3099*4882a593Smuzhiyun 			.name = "gcc_nss_ptp_ref_clk",
3100*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3101*4882a593Smuzhiyun 					&nss_ppe_cdiv_clk_src.hw },
3102*4882a593Smuzhiyun 			.num_parents = 1,
3103*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3104*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3105*4882a593Smuzhiyun 		},
3106*4882a593Smuzhiyun 	},
3107*4882a593Smuzhiyun };
3108*4882a593Smuzhiyun 
3109*4882a593Smuzhiyun static struct clk_branch gcc_nssnoc_ce_apb_clk = {
3110*4882a593Smuzhiyun 	.halt_reg = 0x6830C,
3111*4882a593Smuzhiyun 	.clkr = {
3112*4882a593Smuzhiyun 		.enable_reg = 0x6830C,
3113*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3114*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3115*4882a593Smuzhiyun 			.name = "gcc_nssnoc_ce_apb_clk",
3116*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3117*4882a593Smuzhiyun 					&nss_ce_clk_src.clkr.hw },
3118*4882a593Smuzhiyun 			.num_parents = 1,
3119*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3120*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3121*4882a593Smuzhiyun 		},
3122*4882a593Smuzhiyun 	},
3123*4882a593Smuzhiyun };
3124*4882a593Smuzhiyun 
3125*4882a593Smuzhiyun static struct clk_branch gcc_nssnoc_ce_axi_clk = {
3126*4882a593Smuzhiyun 	.halt_reg = 0x68308,
3127*4882a593Smuzhiyun 	.clkr = {
3128*4882a593Smuzhiyun 		.enable_reg = 0x68308,
3129*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3130*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3131*4882a593Smuzhiyun 			.name = "gcc_nssnoc_ce_axi_clk",
3132*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3133*4882a593Smuzhiyun 					&nss_ce_clk_src.clkr.hw },
3134*4882a593Smuzhiyun 			.num_parents = 1,
3135*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3136*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3137*4882a593Smuzhiyun 		},
3138*4882a593Smuzhiyun 	},
3139*4882a593Smuzhiyun };
3140*4882a593Smuzhiyun 
3141*4882a593Smuzhiyun static struct clk_branch gcc_nssnoc_crypto_clk = {
3142*4882a593Smuzhiyun 	.halt_reg = 0x68314,
3143*4882a593Smuzhiyun 	.clkr = {
3144*4882a593Smuzhiyun 		.enable_reg = 0x68314,
3145*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3146*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3147*4882a593Smuzhiyun 			.name = "gcc_nssnoc_crypto_clk",
3148*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3149*4882a593Smuzhiyun 					&nss_crypto_clk_src.clkr.hw },
3150*4882a593Smuzhiyun 			.num_parents = 1,
3151*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3152*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3153*4882a593Smuzhiyun 		},
3154*4882a593Smuzhiyun 	},
3155*4882a593Smuzhiyun };
3156*4882a593Smuzhiyun 
3157*4882a593Smuzhiyun static struct clk_branch gcc_nssnoc_ppe_cfg_clk = {
3158*4882a593Smuzhiyun 	.halt_reg = 0x68304,
3159*4882a593Smuzhiyun 	.clkr = {
3160*4882a593Smuzhiyun 		.enable_reg = 0x68304,
3161*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3162*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3163*4882a593Smuzhiyun 			.name = "gcc_nssnoc_ppe_cfg_clk",
3164*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3165*4882a593Smuzhiyun 					&nss_ppe_clk_src.clkr.hw },
3166*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3167*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3168*4882a593Smuzhiyun 		},
3169*4882a593Smuzhiyun 	},
3170*4882a593Smuzhiyun };
3171*4882a593Smuzhiyun 
3172*4882a593Smuzhiyun static struct clk_branch gcc_nssnoc_ppe_clk = {
3173*4882a593Smuzhiyun 	.halt_reg = 0x68300,
3174*4882a593Smuzhiyun 	.clkr = {
3175*4882a593Smuzhiyun 		.enable_reg = 0x68300,
3176*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3177*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3178*4882a593Smuzhiyun 			.name = "gcc_nssnoc_ppe_clk",
3179*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3180*4882a593Smuzhiyun 					&nss_ppe_clk_src.clkr.hw },
3181*4882a593Smuzhiyun 			.num_parents = 1,
3182*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3183*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3184*4882a593Smuzhiyun 		},
3185*4882a593Smuzhiyun 	},
3186*4882a593Smuzhiyun };
3187*4882a593Smuzhiyun 
3188*4882a593Smuzhiyun static struct clk_branch gcc_nssnoc_qosgen_ref_clk = {
3189*4882a593Smuzhiyun 	.halt_reg = 0x68180,
3190*4882a593Smuzhiyun 	.clkr = {
3191*4882a593Smuzhiyun 		.enable_reg = 0x68180,
3192*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3193*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3194*4882a593Smuzhiyun 			.name = "gcc_nssnoc_qosgen_ref_clk",
3195*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3196*4882a593Smuzhiyun 					&gcc_xo_clk_src.clkr.hw },
3197*4882a593Smuzhiyun 			.num_parents = 1,
3198*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3199*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3200*4882a593Smuzhiyun 		},
3201*4882a593Smuzhiyun 	},
3202*4882a593Smuzhiyun };
3203*4882a593Smuzhiyun 
3204*4882a593Smuzhiyun static struct clk_branch gcc_nssnoc_snoc_clk = {
3205*4882a593Smuzhiyun 	.halt_reg = 0x68188,
3206*4882a593Smuzhiyun 	.clkr = {
3207*4882a593Smuzhiyun 		.enable_reg = 0x68188,
3208*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3209*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3210*4882a593Smuzhiyun 			.name = "gcc_nssnoc_snoc_clk",
3211*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3212*4882a593Smuzhiyun 					&system_noc_bfdcd_clk_src.clkr.hw },
3213*4882a593Smuzhiyun 			.num_parents = 1,
3214*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3215*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3216*4882a593Smuzhiyun 		},
3217*4882a593Smuzhiyun 	},
3218*4882a593Smuzhiyun };
3219*4882a593Smuzhiyun 
3220*4882a593Smuzhiyun static struct clk_branch gcc_nssnoc_timeout_ref_clk = {
3221*4882a593Smuzhiyun 	.halt_reg = 0x68184,
3222*4882a593Smuzhiyun 	.clkr = {
3223*4882a593Smuzhiyun 		.enable_reg = 0x68184,
3224*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3225*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3226*4882a593Smuzhiyun 			.name = "gcc_nssnoc_timeout_ref_clk",
3227*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3228*4882a593Smuzhiyun 					&gcc_xo_div4_clk_src.hw },
3229*4882a593Smuzhiyun 			.num_parents = 1,
3230*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3231*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3232*4882a593Smuzhiyun 		},
3233*4882a593Smuzhiyun 	},
3234*4882a593Smuzhiyun };
3235*4882a593Smuzhiyun 
3236*4882a593Smuzhiyun static struct clk_branch gcc_nssnoc_ubi0_ahb_clk = {
3237*4882a593Smuzhiyun 	.halt_reg = 0x68270,
3238*4882a593Smuzhiyun 	.clkr = {
3239*4882a593Smuzhiyun 		.enable_reg = 0x68270,
3240*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3241*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3242*4882a593Smuzhiyun 			.name = "gcc_nssnoc_ubi0_ahb_clk",
3243*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3244*4882a593Smuzhiyun 					&nss_ce_clk_src.clkr.hw },
3245*4882a593Smuzhiyun 			.num_parents = 1,
3246*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3247*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3248*4882a593Smuzhiyun 		},
3249*4882a593Smuzhiyun 	},
3250*4882a593Smuzhiyun };
3251*4882a593Smuzhiyun 
3252*4882a593Smuzhiyun static struct clk_branch gcc_port1_mac_clk = {
3253*4882a593Smuzhiyun 	.halt_reg = 0x68320,
3254*4882a593Smuzhiyun 	.clkr = {
3255*4882a593Smuzhiyun 		.enable_reg = 0x68320,
3256*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3257*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3258*4882a593Smuzhiyun 			.name = "gcc_port1_mac_clk",
3259*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3260*4882a593Smuzhiyun 					&nss_ppe_clk_src.clkr.hw },
3261*4882a593Smuzhiyun 			.num_parents = 1,
3262*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3263*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3264*4882a593Smuzhiyun 		},
3265*4882a593Smuzhiyun 	},
3266*4882a593Smuzhiyun };
3267*4882a593Smuzhiyun 
3268*4882a593Smuzhiyun static struct clk_branch gcc_port2_mac_clk = {
3269*4882a593Smuzhiyun 	.halt_reg = 0x68324,
3270*4882a593Smuzhiyun 	.clkr = {
3271*4882a593Smuzhiyun 		.enable_reg = 0x68324,
3272*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3273*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3274*4882a593Smuzhiyun 			.name = "gcc_port2_mac_clk",
3275*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3276*4882a593Smuzhiyun 					&nss_ppe_clk_src.clkr.hw },
3277*4882a593Smuzhiyun 			.num_parents = 1,
3278*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3279*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3280*4882a593Smuzhiyun 		},
3281*4882a593Smuzhiyun 	},
3282*4882a593Smuzhiyun };
3283*4882a593Smuzhiyun 
3284*4882a593Smuzhiyun static struct clk_branch gcc_port3_mac_clk = {
3285*4882a593Smuzhiyun 	.halt_reg = 0x68328,
3286*4882a593Smuzhiyun 	.clkr = {
3287*4882a593Smuzhiyun 		.enable_reg = 0x68328,
3288*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3289*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3290*4882a593Smuzhiyun 			.name = "gcc_port3_mac_clk",
3291*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3292*4882a593Smuzhiyun 					&nss_ppe_clk_src.clkr.hw },
3293*4882a593Smuzhiyun 			.num_parents = 1,
3294*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3295*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3296*4882a593Smuzhiyun 		},
3297*4882a593Smuzhiyun 	},
3298*4882a593Smuzhiyun };
3299*4882a593Smuzhiyun 
3300*4882a593Smuzhiyun static struct clk_branch gcc_port4_mac_clk = {
3301*4882a593Smuzhiyun 	.halt_reg = 0x6832c,
3302*4882a593Smuzhiyun 	.clkr = {
3303*4882a593Smuzhiyun 		.enable_reg = 0x6832c,
3304*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3305*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3306*4882a593Smuzhiyun 			.name = "gcc_port4_mac_clk",
3307*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3308*4882a593Smuzhiyun 					&nss_ppe_clk_src.clkr.hw },
3309*4882a593Smuzhiyun 			.num_parents = 1,
3310*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3311*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3312*4882a593Smuzhiyun 		},
3313*4882a593Smuzhiyun 	},
3314*4882a593Smuzhiyun };
3315*4882a593Smuzhiyun 
3316*4882a593Smuzhiyun static struct clk_branch gcc_port5_mac_clk = {
3317*4882a593Smuzhiyun 	.halt_reg = 0x68330,
3318*4882a593Smuzhiyun 	.clkr = {
3319*4882a593Smuzhiyun 		.enable_reg = 0x68330,
3320*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3321*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3322*4882a593Smuzhiyun 			.name = "gcc_port5_mac_clk",
3323*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3324*4882a593Smuzhiyun 					&nss_ppe_clk_src.clkr.hw },
3325*4882a593Smuzhiyun 			.num_parents = 1,
3326*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3327*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3328*4882a593Smuzhiyun 		},
3329*4882a593Smuzhiyun 	},
3330*4882a593Smuzhiyun };
3331*4882a593Smuzhiyun 
3332*4882a593Smuzhiyun static struct clk_branch gcc_ubi0_ahb_clk = {
3333*4882a593Smuzhiyun 	.halt_reg = 0x6820C,
3334*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
3335*4882a593Smuzhiyun 	.clkr = {
3336*4882a593Smuzhiyun 		.enable_reg = 0x6820C,
3337*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3338*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3339*4882a593Smuzhiyun 			.name = "gcc_ubi0_ahb_clk",
3340*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3341*4882a593Smuzhiyun 					&nss_ce_clk_src.clkr.hw },
3342*4882a593Smuzhiyun 			.num_parents = 1,
3343*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3344*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3345*4882a593Smuzhiyun 		},
3346*4882a593Smuzhiyun 	},
3347*4882a593Smuzhiyun };
3348*4882a593Smuzhiyun 
3349*4882a593Smuzhiyun static struct clk_branch gcc_ubi0_axi_clk = {
3350*4882a593Smuzhiyun 	.halt_reg = 0x68200,
3351*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
3352*4882a593Smuzhiyun 	.clkr = {
3353*4882a593Smuzhiyun 		.enable_reg = 0x68200,
3354*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3355*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3356*4882a593Smuzhiyun 			.name = "gcc_ubi0_axi_clk",
3357*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3358*4882a593Smuzhiyun 					&ubi32_mem_noc_bfdcd_clk_src.clkr.hw },
3359*4882a593Smuzhiyun 			.num_parents = 1,
3360*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3361*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3362*4882a593Smuzhiyun 		},
3363*4882a593Smuzhiyun 	},
3364*4882a593Smuzhiyun };
3365*4882a593Smuzhiyun 
3366*4882a593Smuzhiyun static struct clk_branch gcc_ubi0_nc_axi_clk = {
3367*4882a593Smuzhiyun 	.halt_reg = 0x68204,
3368*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
3369*4882a593Smuzhiyun 	.clkr = {
3370*4882a593Smuzhiyun 		.enable_reg = 0x68204,
3371*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3372*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3373*4882a593Smuzhiyun 			.name = "gcc_ubi0_nc_axi_clk",
3374*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3375*4882a593Smuzhiyun 					&snoc_nssnoc_bfdcd_clk_src.clkr.hw },
3376*4882a593Smuzhiyun 			.num_parents = 1,
3377*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3378*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3379*4882a593Smuzhiyun 		},
3380*4882a593Smuzhiyun 	},
3381*4882a593Smuzhiyun };
3382*4882a593Smuzhiyun 
3383*4882a593Smuzhiyun static struct clk_branch gcc_ubi0_core_clk = {
3384*4882a593Smuzhiyun 	.halt_reg = 0x68210,
3385*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
3386*4882a593Smuzhiyun 	.clkr = {
3387*4882a593Smuzhiyun 		.enable_reg = 0x68210,
3388*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3389*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3390*4882a593Smuzhiyun 			.name = "gcc_ubi0_core_clk",
3391*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3392*4882a593Smuzhiyun 					&nss_ubi0_div_clk_src.clkr.hw },
3393*4882a593Smuzhiyun 			.num_parents = 1,
3394*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3395*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3396*4882a593Smuzhiyun 		},
3397*4882a593Smuzhiyun 	},
3398*4882a593Smuzhiyun };
3399*4882a593Smuzhiyun 
3400*4882a593Smuzhiyun static struct clk_branch gcc_pcie0_ahb_clk = {
3401*4882a593Smuzhiyun 	.halt_reg = 0x75010,
3402*4882a593Smuzhiyun 	.clkr = {
3403*4882a593Smuzhiyun 		.enable_reg = 0x75010,
3404*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3405*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3406*4882a593Smuzhiyun 			.name = "gcc_pcie0_ahb_clk",
3407*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3408*4882a593Smuzhiyun 					&pcnoc_bfdcd_clk_src.clkr.hw },
3409*4882a593Smuzhiyun 			.num_parents = 1,
3410*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3411*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3412*4882a593Smuzhiyun 		},
3413*4882a593Smuzhiyun 	},
3414*4882a593Smuzhiyun };
3415*4882a593Smuzhiyun 
3416*4882a593Smuzhiyun static struct clk_branch gcc_pcie0_aux_clk = {
3417*4882a593Smuzhiyun 	.halt_reg = 0x75014,
3418*4882a593Smuzhiyun 	.clkr = {
3419*4882a593Smuzhiyun 		.enable_reg = 0x75014,
3420*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3421*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3422*4882a593Smuzhiyun 			.name = "gcc_pcie0_aux_clk",
3423*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3424*4882a593Smuzhiyun 					&pcie0_aux_clk_src.clkr.hw },
3425*4882a593Smuzhiyun 			.num_parents = 1,
3426*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3427*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3428*4882a593Smuzhiyun 		},
3429*4882a593Smuzhiyun 	},
3430*4882a593Smuzhiyun };
3431*4882a593Smuzhiyun 
3432*4882a593Smuzhiyun static struct clk_branch gcc_pcie0_axi_m_clk = {
3433*4882a593Smuzhiyun 	.halt_reg = 0x75008,
3434*4882a593Smuzhiyun 	.clkr = {
3435*4882a593Smuzhiyun 		.enable_reg = 0x75008,
3436*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3437*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3438*4882a593Smuzhiyun 			.name = "gcc_pcie0_axi_m_clk",
3439*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3440*4882a593Smuzhiyun 					&pcie0_axi_clk_src.clkr.hw },
3441*4882a593Smuzhiyun 			.num_parents = 1,
3442*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3443*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3444*4882a593Smuzhiyun 		},
3445*4882a593Smuzhiyun 	},
3446*4882a593Smuzhiyun };
3447*4882a593Smuzhiyun 
3448*4882a593Smuzhiyun static struct clk_branch gcc_pcie0_axi_s_clk = {
3449*4882a593Smuzhiyun 	.halt_reg = 0x7500c,
3450*4882a593Smuzhiyun 	.clkr = {
3451*4882a593Smuzhiyun 		.enable_reg = 0x7500c,
3452*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3453*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3454*4882a593Smuzhiyun 			.name = "gcc_pcie0_axi_s_clk",
3455*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3456*4882a593Smuzhiyun 					&pcie0_axi_clk_src.clkr.hw },
3457*4882a593Smuzhiyun 			.num_parents = 1,
3458*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3459*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3460*4882a593Smuzhiyun 		},
3461*4882a593Smuzhiyun 	},
3462*4882a593Smuzhiyun };
3463*4882a593Smuzhiyun 
3464*4882a593Smuzhiyun static struct clk_branch gcc_sys_noc_pcie0_axi_clk = {
3465*4882a593Smuzhiyun 	.halt_reg = 0x26048,
3466*4882a593Smuzhiyun 	.clkr = {
3467*4882a593Smuzhiyun 		.enable_reg = 0x26048,
3468*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3469*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3470*4882a593Smuzhiyun 			.name = "gcc_sys_noc_pcie0_axi_clk",
3471*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3472*4882a593Smuzhiyun 					&pcie0_axi_clk_src.clkr.hw },
3473*4882a593Smuzhiyun 			.num_parents = 1,
3474*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3475*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3476*4882a593Smuzhiyun 		},
3477*4882a593Smuzhiyun 	},
3478*4882a593Smuzhiyun };
3479*4882a593Smuzhiyun 
3480*4882a593Smuzhiyun static struct clk_branch gcc_pcie0_pipe_clk = {
3481*4882a593Smuzhiyun 	.halt_reg = 0x75018,
3482*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
3483*4882a593Smuzhiyun 	.clkr = {
3484*4882a593Smuzhiyun 		.enable_reg = 0x75018,
3485*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3486*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3487*4882a593Smuzhiyun 			.name = "gcc_pcie0_pipe_clk",
3488*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3489*4882a593Smuzhiyun 					&pcie0_pipe_clk_src.clkr.hw },
3490*4882a593Smuzhiyun 			.num_parents = 1,
3491*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3492*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3493*4882a593Smuzhiyun 		},
3494*4882a593Smuzhiyun 	},
3495*4882a593Smuzhiyun };
3496*4882a593Smuzhiyun 
3497*4882a593Smuzhiyun static struct clk_branch gcc_prng_ahb_clk = {
3498*4882a593Smuzhiyun 	.halt_reg = 0x13004,
3499*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
3500*4882a593Smuzhiyun 	.clkr = {
3501*4882a593Smuzhiyun 		.enable_reg = 0x0b004,
3502*4882a593Smuzhiyun 		.enable_mask = BIT(8),
3503*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3504*4882a593Smuzhiyun 			.name = "gcc_prng_ahb_clk",
3505*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3506*4882a593Smuzhiyun 					&pcnoc_bfdcd_clk_src.clkr.hw },
3507*4882a593Smuzhiyun 			.num_parents = 1,
3508*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3509*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3510*4882a593Smuzhiyun 		},
3511*4882a593Smuzhiyun 	},
3512*4882a593Smuzhiyun };
3513*4882a593Smuzhiyun 
3514*4882a593Smuzhiyun static struct clk_branch gcc_qdss_dap_clk = {
3515*4882a593Smuzhiyun 	.halt_reg = 0x29084,
3516*4882a593Smuzhiyun 	.clkr = {
3517*4882a593Smuzhiyun 		.enable_reg = 0x29084,
3518*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3519*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3520*4882a593Smuzhiyun 			.name = "gcc_qdss_dap_clk",
3521*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3522*4882a593Smuzhiyun 					&qdss_dap_sync_clk_src.hw },
3523*4882a593Smuzhiyun 			.num_parents = 1,
3524*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3525*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3526*4882a593Smuzhiyun 		},
3527*4882a593Smuzhiyun 	},
3528*4882a593Smuzhiyun };
3529*4882a593Smuzhiyun 
3530*4882a593Smuzhiyun static struct clk_branch gcc_qpic_ahb_clk = {
3531*4882a593Smuzhiyun 	.halt_reg = 0x57024,
3532*4882a593Smuzhiyun 	.clkr = {
3533*4882a593Smuzhiyun 		.enable_reg = 0x57024,
3534*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3535*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3536*4882a593Smuzhiyun 			.name = "gcc_qpic_ahb_clk",
3537*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3538*4882a593Smuzhiyun 					&pcnoc_bfdcd_clk_src.clkr.hw },
3539*4882a593Smuzhiyun 			.num_parents = 1,
3540*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3541*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3542*4882a593Smuzhiyun 		},
3543*4882a593Smuzhiyun 	},
3544*4882a593Smuzhiyun };
3545*4882a593Smuzhiyun 
3546*4882a593Smuzhiyun static struct clk_branch gcc_qpic_clk = {
3547*4882a593Smuzhiyun 	.halt_reg = 0x57020,
3548*4882a593Smuzhiyun 	.clkr = {
3549*4882a593Smuzhiyun 		.enable_reg = 0x57020,
3550*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3551*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3552*4882a593Smuzhiyun 			.name = "gcc_qpic_clk",
3553*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3554*4882a593Smuzhiyun 					&pcnoc_bfdcd_clk_src.clkr.hw },
3555*4882a593Smuzhiyun 			.num_parents = 1,
3556*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3557*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3558*4882a593Smuzhiyun 		},
3559*4882a593Smuzhiyun 	},
3560*4882a593Smuzhiyun };
3561*4882a593Smuzhiyun 
3562*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_ahb_clk = {
3563*4882a593Smuzhiyun 	.halt_reg = 0x4201c,
3564*4882a593Smuzhiyun 	.clkr = {
3565*4882a593Smuzhiyun 		.enable_reg = 0x4201c,
3566*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3567*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3568*4882a593Smuzhiyun 			.name = "gcc_sdcc1_ahb_clk",
3569*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3570*4882a593Smuzhiyun 					&pcnoc_bfdcd_clk_src.clkr.hw },
3571*4882a593Smuzhiyun 			.num_parents = 1,
3572*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3573*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3574*4882a593Smuzhiyun 		},
3575*4882a593Smuzhiyun 	},
3576*4882a593Smuzhiyun };
3577*4882a593Smuzhiyun 
3578*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_apps_clk = {
3579*4882a593Smuzhiyun 	.halt_reg = 0x42018,
3580*4882a593Smuzhiyun 	.clkr = {
3581*4882a593Smuzhiyun 		.enable_reg = 0x42018,
3582*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3583*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3584*4882a593Smuzhiyun 			.name = "gcc_sdcc1_apps_clk",
3585*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3586*4882a593Smuzhiyun 					&sdcc1_apps_clk_src.clkr.hw },
3587*4882a593Smuzhiyun 			.num_parents = 1,
3588*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3589*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3590*4882a593Smuzhiyun 		},
3591*4882a593Smuzhiyun 	},
3592*4882a593Smuzhiyun };
3593*4882a593Smuzhiyun 
3594*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_ahb_clk = {
3595*4882a593Smuzhiyun 	.halt_reg = 0x56008,
3596*4882a593Smuzhiyun 	.clkr = {
3597*4882a593Smuzhiyun 		.enable_reg = 0x56008,
3598*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3599*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3600*4882a593Smuzhiyun 			.name = "gcc_uniphy0_ahb_clk",
3601*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3602*4882a593Smuzhiyun 					&pcnoc_bfdcd_clk_src.clkr.hw },
3603*4882a593Smuzhiyun 			.num_parents = 1,
3604*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3605*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3606*4882a593Smuzhiyun 		},
3607*4882a593Smuzhiyun 	},
3608*4882a593Smuzhiyun };
3609*4882a593Smuzhiyun 
3610*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_port1_rx_clk = {
3611*4882a593Smuzhiyun 	.halt_reg = 0x56010,
3612*4882a593Smuzhiyun 	.clkr = {
3613*4882a593Smuzhiyun 		.enable_reg = 0x56010,
3614*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3615*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3616*4882a593Smuzhiyun 			.name = "gcc_uniphy0_port1_rx_clk",
3617*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3618*4882a593Smuzhiyun 					&nss_port1_rx_div_clk_src.clkr.hw },
3619*4882a593Smuzhiyun 			.num_parents = 1,
3620*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3621*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3622*4882a593Smuzhiyun 		},
3623*4882a593Smuzhiyun 	},
3624*4882a593Smuzhiyun };
3625*4882a593Smuzhiyun 
3626*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_port1_tx_clk = {
3627*4882a593Smuzhiyun 	.halt_reg = 0x56014,
3628*4882a593Smuzhiyun 	.clkr = {
3629*4882a593Smuzhiyun 		.enable_reg = 0x56014,
3630*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3631*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3632*4882a593Smuzhiyun 			.name = "gcc_uniphy0_port1_tx_clk",
3633*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3634*4882a593Smuzhiyun 					&nss_port1_tx_div_clk_src.clkr.hw },
3635*4882a593Smuzhiyun 			.num_parents = 1,
3636*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3637*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3638*4882a593Smuzhiyun 		},
3639*4882a593Smuzhiyun 	},
3640*4882a593Smuzhiyun };
3641*4882a593Smuzhiyun 
3642*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_port2_rx_clk = {
3643*4882a593Smuzhiyun 	.halt_reg = 0x56018,
3644*4882a593Smuzhiyun 	.clkr = {
3645*4882a593Smuzhiyun 		.enable_reg = 0x56018,
3646*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3647*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3648*4882a593Smuzhiyun 			.name = "gcc_uniphy0_port2_rx_clk",
3649*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3650*4882a593Smuzhiyun 					&nss_port2_rx_div_clk_src.clkr.hw },
3651*4882a593Smuzhiyun 			.num_parents = 1,
3652*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3653*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3654*4882a593Smuzhiyun 		},
3655*4882a593Smuzhiyun 	},
3656*4882a593Smuzhiyun };
3657*4882a593Smuzhiyun 
3658*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_port2_tx_clk = {
3659*4882a593Smuzhiyun 	.halt_reg = 0x5601c,
3660*4882a593Smuzhiyun 	.clkr = {
3661*4882a593Smuzhiyun 		.enable_reg = 0x5601c,
3662*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3663*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3664*4882a593Smuzhiyun 			.name = "gcc_uniphy0_port2_tx_clk",
3665*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3666*4882a593Smuzhiyun 					&nss_port2_tx_div_clk_src.clkr.hw },
3667*4882a593Smuzhiyun 			.num_parents = 1,
3668*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3669*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3670*4882a593Smuzhiyun 		},
3671*4882a593Smuzhiyun 	},
3672*4882a593Smuzhiyun };
3673*4882a593Smuzhiyun 
3674*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_port3_rx_clk = {
3675*4882a593Smuzhiyun 	.halt_reg = 0x56020,
3676*4882a593Smuzhiyun 	.clkr = {
3677*4882a593Smuzhiyun 		.enable_reg = 0x56020,
3678*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3679*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3680*4882a593Smuzhiyun 			.name = "gcc_uniphy0_port3_rx_clk",
3681*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3682*4882a593Smuzhiyun 					&nss_port3_rx_div_clk_src.clkr.hw },
3683*4882a593Smuzhiyun 			.num_parents = 1,
3684*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3685*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3686*4882a593Smuzhiyun 		},
3687*4882a593Smuzhiyun 	},
3688*4882a593Smuzhiyun };
3689*4882a593Smuzhiyun 
3690*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_port3_tx_clk = {
3691*4882a593Smuzhiyun 	.halt_reg = 0x56024,
3692*4882a593Smuzhiyun 	.clkr = {
3693*4882a593Smuzhiyun 		.enable_reg = 0x56024,
3694*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3695*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3696*4882a593Smuzhiyun 			.name = "gcc_uniphy0_port3_tx_clk",
3697*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3698*4882a593Smuzhiyun 					&nss_port3_tx_div_clk_src.clkr.hw },
3699*4882a593Smuzhiyun 			.num_parents = 1,
3700*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3701*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3702*4882a593Smuzhiyun 		},
3703*4882a593Smuzhiyun 	},
3704*4882a593Smuzhiyun };
3705*4882a593Smuzhiyun 
3706*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_port4_rx_clk = {
3707*4882a593Smuzhiyun 	.halt_reg = 0x56028,
3708*4882a593Smuzhiyun 	.clkr = {
3709*4882a593Smuzhiyun 		.enable_reg = 0x56028,
3710*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3711*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3712*4882a593Smuzhiyun 			.name = "gcc_uniphy0_port4_rx_clk",
3713*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3714*4882a593Smuzhiyun 					&nss_port4_rx_div_clk_src.clkr.hw },
3715*4882a593Smuzhiyun 			.num_parents = 1,
3716*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3717*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3718*4882a593Smuzhiyun 		},
3719*4882a593Smuzhiyun 	},
3720*4882a593Smuzhiyun };
3721*4882a593Smuzhiyun 
3722*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_port4_tx_clk = {
3723*4882a593Smuzhiyun 	.halt_reg = 0x5602c,
3724*4882a593Smuzhiyun 	.clkr = {
3725*4882a593Smuzhiyun 		.enable_reg = 0x5602c,
3726*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3727*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3728*4882a593Smuzhiyun 			.name = "gcc_uniphy0_port4_tx_clk",
3729*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3730*4882a593Smuzhiyun 					&nss_port4_tx_div_clk_src.clkr.hw },
3731*4882a593Smuzhiyun 			.num_parents = 1,
3732*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3733*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3734*4882a593Smuzhiyun 		},
3735*4882a593Smuzhiyun 	},
3736*4882a593Smuzhiyun };
3737*4882a593Smuzhiyun 
3738*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_port5_rx_clk = {
3739*4882a593Smuzhiyun 	.halt_reg = 0x56030,
3740*4882a593Smuzhiyun 	.clkr = {
3741*4882a593Smuzhiyun 		.enable_reg = 0x56030,
3742*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3743*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3744*4882a593Smuzhiyun 			.name = "gcc_uniphy0_port5_rx_clk",
3745*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3746*4882a593Smuzhiyun 					&nss_port5_rx_div_clk_src.clkr.hw },
3747*4882a593Smuzhiyun 			.num_parents = 1,
3748*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3749*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3750*4882a593Smuzhiyun 		},
3751*4882a593Smuzhiyun 	},
3752*4882a593Smuzhiyun };
3753*4882a593Smuzhiyun 
3754*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_port5_tx_clk = {
3755*4882a593Smuzhiyun 	.halt_reg = 0x56034,
3756*4882a593Smuzhiyun 	.clkr = {
3757*4882a593Smuzhiyun 		.enable_reg = 0x56034,
3758*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3759*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3760*4882a593Smuzhiyun 			.name = "gcc_uniphy0_port5_tx_clk",
3761*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3762*4882a593Smuzhiyun 					&nss_port5_tx_div_clk_src.clkr.hw },
3763*4882a593Smuzhiyun 			.num_parents = 1,
3764*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3765*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3766*4882a593Smuzhiyun 		},
3767*4882a593Smuzhiyun 	},
3768*4882a593Smuzhiyun };
3769*4882a593Smuzhiyun 
3770*4882a593Smuzhiyun static struct clk_branch gcc_uniphy0_sys_clk = {
3771*4882a593Smuzhiyun 	.halt_reg = 0x5600C,
3772*4882a593Smuzhiyun 	.clkr = {
3773*4882a593Smuzhiyun 		.enable_reg = 0x5600C,
3774*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3775*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3776*4882a593Smuzhiyun 			.name = "gcc_uniphy0_sys_clk",
3777*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3778*4882a593Smuzhiyun 					&gcc_xo_clk_src.clkr.hw },
3779*4882a593Smuzhiyun 			.num_parents = 1,
3780*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3781*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3782*4882a593Smuzhiyun 		},
3783*4882a593Smuzhiyun 	},
3784*4882a593Smuzhiyun };
3785*4882a593Smuzhiyun 
3786*4882a593Smuzhiyun static struct clk_branch gcc_uniphy1_ahb_clk = {
3787*4882a593Smuzhiyun 	.halt_reg = 0x56108,
3788*4882a593Smuzhiyun 	.clkr = {
3789*4882a593Smuzhiyun 		.enable_reg = 0x56108,
3790*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3791*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3792*4882a593Smuzhiyun 			.name = "gcc_uniphy1_ahb_clk",
3793*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3794*4882a593Smuzhiyun 					&pcnoc_bfdcd_clk_src.clkr.hw },
3795*4882a593Smuzhiyun 			.num_parents = 1,
3796*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3797*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3798*4882a593Smuzhiyun 		},
3799*4882a593Smuzhiyun 	},
3800*4882a593Smuzhiyun };
3801*4882a593Smuzhiyun 
3802*4882a593Smuzhiyun static struct clk_branch gcc_uniphy1_port5_rx_clk = {
3803*4882a593Smuzhiyun 	.halt_reg = 0x56110,
3804*4882a593Smuzhiyun 	.clkr = {
3805*4882a593Smuzhiyun 		.enable_reg = 0x56110,
3806*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3807*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3808*4882a593Smuzhiyun 			.name = "gcc_uniphy1_port5_rx_clk",
3809*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3810*4882a593Smuzhiyun 					&nss_port5_rx_div_clk_src.clkr.hw },
3811*4882a593Smuzhiyun 			.num_parents = 1,
3812*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3813*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3814*4882a593Smuzhiyun 		},
3815*4882a593Smuzhiyun 	},
3816*4882a593Smuzhiyun };
3817*4882a593Smuzhiyun 
3818*4882a593Smuzhiyun static struct clk_branch gcc_uniphy1_port5_tx_clk = {
3819*4882a593Smuzhiyun 	.halt_reg = 0x56114,
3820*4882a593Smuzhiyun 	.clkr = {
3821*4882a593Smuzhiyun 		.enable_reg = 0x56114,
3822*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3823*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3824*4882a593Smuzhiyun 			.name = "gcc_uniphy1_port5_tx_clk",
3825*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3826*4882a593Smuzhiyun 					&nss_port5_tx_div_clk_src.clkr.hw },
3827*4882a593Smuzhiyun 			.num_parents = 1,
3828*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3829*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3830*4882a593Smuzhiyun 		},
3831*4882a593Smuzhiyun 	},
3832*4882a593Smuzhiyun };
3833*4882a593Smuzhiyun 
3834*4882a593Smuzhiyun static struct clk_branch gcc_uniphy1_sys_clk = {
3835*4882a593Smuzhiyun 	.halt_reg = 0x5610C,
3836*4882a593Smuzhiyun 	.clkr = {
3837*4882a593Smuzhiyun 		.enable_reg = 0x5610C,
3838*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3839*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3840*4882a593Smuzhiyun 			.name = "gcc_uniphy1_sys_clk",
3841*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3842*4882a593Smuzhiyun 					&gcc_xo_clk_src.clkr.hw },
3843*4882a593Smuzhiyun 			.num_parents = 1,
3844*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3845*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3846*4882a593Smuzhiyun 		},
3847*4882a593Smuzhiyun 	},
3848*4882a593Smuzhiyun };
3849*4882a593Smuzhiyun 
3850*4882a593Smuzhiyun static struct clk_branch gcc_usb0_aux_clk = {
3851*4882a593Smuzhiyun 	.halt_reg = 0x3e044,
3852*4882a593Smuzhiyun 	.clkr = {
3853*4882a593Smuzhiyun 		.enable_reg = 0x3e044,
3854*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3855*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3856*4882a593Smuzhiyun 			.name = "gcc_usb0_aux_clk",
3857*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3858*4882a593Smuzhiyun 					&usb0_aux_clk_src.clkr.hw },
3859*4882a593Smuzhiyun 			.num_parents = 1,
3860*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3861*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3862*4882a593Smuzhiyun 		},
3863*4882a593Smuzhiyun 	},
3864*4882a593Smuzhiyun };
3865*4882a593Smuzhiyun 
3866*4882a593Smuzhiyun static struct clk_branch gcc_usb0_master_clk = {
3867*4882a593Smuzhiyun 	.halt_reg = 0x3e000,
3868*4882a593Smuzhiyun 	.clkr = {
3869*4882a593Smuzhiyun 		.enable_reg = 0x3e000,
3870*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3871*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3872*4882a593Smuzhiyun 			.name = "gcc_usb0_master_clk",
3873*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3874*4882a593Smuzhiyun 					&usb0_master_clk_src.clkr.hw },
3875*4882a593Smuzhiyun 			.num_parents = 1,
3876*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3877*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3878*4882a593Smuzhiyun 		},
3879*4882a593Smuzhiyun 	},
3880*4882a593Smuzhiyun };
3881*4882a593Smuzhiyun 
3882*4882a593Smuzhiyun static struct clk_branch gcc_snoc_bus_timeout2_ahb_clk = {
3883*4882a593Smuzhiyun 	.halt_reg = 0x47014,
3884*4882a593Smuzhiyun 	.clkr = {
3885*4882a593Smuzhiyun 		.enable_reg = 0x47014,
3886*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3887*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3888*4882a593Smuzhiyun 			.name = "gcc_snoc_bus_timeout2_ahb_clk",
3889*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3890*4882a593Smuzhiyun 					&usb0_master_clk_src.clkr.hw },
3891*4882a593Smuzhiyun 			.num_parents = 1,
3892*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3893*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3894*4882a593Smuzhiyun 		},
3895*4882a593Smuzhiyun 	},
3896*4882a593Smuzhiyun };
3897*4882a593Smuzhiyun 
3898*4882a593Smuzhiyun static struct clk_rcg2 pcie0_rchng_clk_src = {
3899*4882a593Smuzhiyun 	.cmd_rcgr = 0x75070,
3900*4882a593Smuzhiyun 	.freq_tbl = ftbl_pcie_rchng_clk_src,
3901*4882a593Smuzhiyun 	.hid_width = 5,
3902*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
3903*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
3904*4882a593Smuzhiyun 		.name = "pcie0_rchng_clk_src",
3905*4882a593Smuzhiyun 		.parent_data = gcc_xo_gpll0,
3906*4882a593Smuzhiyun 		.num_parents = 2,
3907*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
3908*4882a593Smuzhiyun 	},
3909*4882a593Smuzhiyun };
3910*4882a593Smuzhiyun 
3911*4882a593Smuzhiyun static struct clk_branch gcc_pcie0_rchng_clk = {
3912*4882a593Smuzhiyun 	.halt_reg = 0x75070,
3913*4882a593Smuzhiyun 	.clkr = {
3914*4882a593Smuzhiyun 		.enable_reg = 0x75070,
3915*4882a593Smuzhiyun 		.enable_mask = BIT(1),
3916*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3917*4882a593Smuzhiyun 			.name = "gcc_pcie0_rchng_clk",
3918*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3919*4882a593Smuzhiyun 					&pcie0_rchng_clk_src.clkr.hw },
3920*4882a593Smuzhiyun 			.num_parents = 1,
3921*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3922*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3923*4882a593Smuzhiyun 		},
3924*4882a593Smuzhiyun 	},
3925*4882a593Smuzhiyun };
3926*4882a593Smuzhiyun 
3927*4882a593Smuzhiyun static struct clk_branch gcc_pcie0_axi_s_bridge_clk = {
3928*4882a593Smuzhiyun 	.halt_reg = 0x75048,
3929*4882a593Smuzhiyun 	.clkr = {
3930*4882a593Smuzhiyun 		.enable_reg = 0x75048,
3931*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3932*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3933*4882a593Smuzhiyun 			.name = "gcc_pcie0_axi_s_bridge_clk",
3934*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3935*4882a593Smuzhiyun 					&pcie0_axi_clk_src.clkr.hw },
3936*4882a593Smuzhiyun 			.num_parents = 1,
3937*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3938*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3939*4882a593Smuzhiyun 		},
3940*4882a593Smuzhiyun 	},
3941*4882a593Smuzhiyun };
3942*4882a593Smuzhiyun 
3943*4882a593Smuzhiyun static struct clk_branch gcc_sys_noc_usb0_axi_clk = {
3944*4882a593Smuzhiyun 	.halt_reg = 0x26040,
3945*4882a593Smuzhiyun 	.clkr = {
3946*4882a593Smuzhiyun 		.enable_reg = 0x26040,
3947*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3948*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3949*4882a593Smuzhiyun 			.name = "gcc_sys_noc_usb0_axi_clk",
3950*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3951*4882a593Smuzhiyun 					&usb0_master_clk_src.clkr.hw },
3952*4882a593Smuzhiyun 			.num_parents = 1,
3953*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3954*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3955*4882a593Smuzhiyun 		},
3956*4882a593Smuzhiyun 	},
3957*4882a593Smuzhiyun };
3958*4882a593Smuzhiyun 
3959*4882a593Smuzhiyun static struct clk_branch gcc_usb0_mock_utmi_clk = {
3960*4882a593Smuzhiyun 	.halt_reg = 0x3e008,
3961*4882a593Smuzhiyun 	.clkr = {
3962*4882a593Smuzhiyun 		.enable_reg = 0x3e008,
3963*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3964*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3965*4882a593Smuzhiyun 			.name = "gcc_usb0_mock_utmi_clk",
3966*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3967*4882a593Smuzhiyun 					&usb0_mock_utmi_clk_src.clkr.hw },
3968*4882a593Smuzhiyun 			.num_parents = 1,
3969*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3970*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3971*4882a593Smuzhiyun 		},
3972*4882a593Smuzhiyun 	},
3973*4882a593Smuzhiyun };
3974*4882a593Smuzhiyun 
3975*4882a593Smuzhiyun static struct clk_branch gcc_usb0_phy_cfg_ahb_clk = {
3976*4882a593Smuzhiyun 	.halt_reg = 0x3e080,
3977*4882a593Smuzhiyun 	.clkr = {
3978*4882a593Smuzhiyun 		.enable_reg = 0x3e080,
3979*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3980*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3981*4882a593Smuzhiyun 			.name = "gcc_usb0_phy_cfg_ahb_clk",
3982*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
3983*4882a593Smuzhiyun 					&pcnoc_bfdcd_clk_src.clkr.hw },
3984*4882a593Smuzhiyun 			.num_parents = 1,
3985*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3986*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3987*4882a593Smuzhiyun 		},
3988*4882a593Smuzhiyun 	},
3989*4882a593Smuzhiyun };
3990*4882a593Smuzhiyun 
3991*4882a593Smuzhiyun static struct clk_branch gcc_usb0_pipe_clk = {
3992*4882a593Smuzhiyun 	.halt_reg = 0x3e040,
3993*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_DELAY,
3994*4882a593Smuzhiyun 	.clkr = {
3995*4882a593Smuzhiyun 		.enable_reg = 0x3e040,
3996*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3997*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3998*4882a593Smuzhiyun 			.name = "gcc_usb0_pipe_clk",
3999*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
4000*4882a593Smuzhiyun 					&usb0_pipe_clk_src.clkr.hw },
4001*4882a593Smuzhiyun 			.num_parents = 1,
4002*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4003*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4004*4882a593Smuzhiyun 		},
4005*4882a593Smuzhiyun 	},
4006*4882a593Smuzhiyun };
4007*4882a593Smuzhiyun 
4008*4882a593Smuzhiyun static struct clk_branch gcc_usb0_sleep_clk = {
4009*4882a593Smuzhiyun 	.halt_reg = 0x3e004,
4010*4882a593Smuzhiyun 	.clkr = {
4011*4882a593Smuzhiyun 		.enable_reg = 0x3e004,
4012*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4013*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4014*4882a593Smuzhiyun 			.name = "gcc_usb0_sleep_clk",
4015*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
4016*4882a593Smuzhiyun 					&gcc_sleep_clk_src.clkr.hw },
4017*4882a593Smuzhiyun 			.num_parents = 1,
4018*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4019*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4020*4882a593Smuzhiyun 		},
4021*4882a593Smuzhiyun 	},
4022*4882a593Smuzhiyun };
4023*4882a593Smuzhiyun 
4024*4882a593Smuzhiyun static struct clk_branch gcc_usb1_master_clk = {
4025*4882a593Smuzhiyun 	.halt_reg = 0x3f000,
4026*4882a593Smuzhiyun 	.clkr = {
4027*4882a593Smuzhiyun 		.enable_reg = 0x3f000,
4028*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4029*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4030*4882a593Smuzhiyun 			.name = "gcc_usb1_master_clk",
4031*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
4032*4882a593Smuzhiyun 					&pcnoc_bfdcd_clk_src.clkr.hw },
4033*4882a593Smuzhiyun 			.num_parents = 1,
4034*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4035*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4036*4882a593Smuzhiyun 		},
4037*4882a593Smuzhiyun 	},
4038*4882a593Smuzhiyun };
4039*4882a593Smuzhiyun 
4040*4882a593Smuzhiyun static struct clk_branch gcc_usb1_mock_utmi_clk = {
4041*4882a593Smuzhiyun 	.halt_reg = 0x3f008,
4042*4882a593Smuzhiyun 	.clkr = {
4043*4882a593Smuzhiyun 		.enable_reg = 0x3f008,
4044*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4045*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4046*4882a593Smuzhiyun 			.name = "gcc_usb1_mock_utmi_clk",
4047*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
4048*4882a593Smuzhiyun 					&usb1_mock_utmi_clk_src.clkr.hw },
4049*4882a593Smuzhiyun 			.num_parents = 1,
4050*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4051*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4052*4882a593Smuzhiyun 		},
4053*4882a593Smuzhiyun 	},
4054*4882a593Smuzhiyun };
4055*4882a593Smuzhiyun 
4056*4882a593Smuzhiyun static struct clk_branch gcc_usb1_phy_cfg_ahb_clk = {
4057*4882a593Smuzhiyun 	.halt_reg = 0x3f080,
4058*4882a593Smuzhiyun 	.clkr = {
4059*4882a593Smuzhiyun 		.enable_reg = 0x3f080,
4060*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4061*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4062*4882a593Smuzhiyun 			.name = "gcc_usb1_phy_cfg_ahb_clk",
4063*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
4064*4882a593Smuzhiyun 					&pcnoc_bfdcd_clk_src.clkr.hw },
4065*4882a593Smuzhiyun 			.num_parents = 1,
4066*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4067*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4068*4882a593Smuzhiyun 		},
4069*4882a593Smuzhiyun 	},
4070*4882a593Smuzhiyun };
4071*4882a593Smuzhiyun 
4072*4882a593Smuzhiyun static struct clk_branch gcc_usb1_sleep_clk = {
4073*4882a593Smuzhiyun 	.halt_reg = 0x3f004,
4074*4882a593Smuzhiyun 	.clkr = {
4075*4882a593Smuzhiyun 		.enable_reg = 0x3f004,
4076*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4077*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4078*4882a593Smuzhiyun 			.name = "gcc_usb1_sleep_clk",
4079*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
4080*4882a593Smuzhiyun 					&gcc_sleep_clk_src.clkr.hw },
4081*4882a593Smuzhiyun 			.num_parents = 1,
4082*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4083*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4084*4882a593Smuzhiyun 		},
4085*4882a593Smuzhiyun 	},
4086*4882a593Smuzhiyun };
4087*4882a593Smuzhiyun 
4088*4882a593Smuzhiyun static struct clk_branch gcc_cmn_12gpll_ahb_clk = {
4089*4882a593Smuzhiyun 	.halt_reg = 0x56308,
4090*4882a593Smuzhiyun 	.clkr = {
4091*4882a593Smuzhiyun 		.enable_reg = 0x56308,
4092*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4093*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4094*4882a593Smuzhiyun 			.name = "gcc_cmn_12gpll_ahb_clk",
4095*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
4096*4882a593Smuzhiyun 					&pcnoc_bfdcd_clk_src.clkr.hw },
4097*4882a593Smuzhiyun 			.num_parents = 1,
4098*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4099*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4100*4882a593Smuzhiyun 		},
4101*4882a593Smuzhiyun 	},
4102*4882a593Smuzhiyun };
4103*4882a593Smuzhiyun 
4104*4882a593Smuzhiyun static struct clk_branch gcc_cmn_12gpll_sys_clk = {
4105*4882a593Smuzhiyun 	.halt_reg = 0x5630c,
4106*4882a593Smuzhiyun 	.clkr = {
4107*4882a593Smuzhiyun 		.enable_reg = 0x5630c,
4108*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4109*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4110*4882a593Smuzhiyun 			.name = "gcc_cmn_12gpll_sys_clk",
4111*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
4112*4882a593Smuzhiyun 					&gcc_xo_clk_src.clkr.hw },
4113*4882a593Smuzhiyun 			.num_parents = 1,
4114*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4115*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4116*4882a593Smuzhiyun 		},
4117*4882a593Smuzhiyun 	},
4118*4882a593Smuzhiyun };
4119*4882a593Smuzhiyun 
4120*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_ice_core_clk = {
4121*4882a593Smuzhiyun 	.halt_reg = 0x5d014,
4122*4882a593Smuzhiyun 	.clkr = {
4123*4882a593Smuzhiyun 		.enable_reg = 0x5d014,
4124*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4125*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4126*4882a593Smuzhiyun 			.name = "gcc_sdcc1_ice_core_clk",
4127*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
4128*4882a593Smuzhiyun 					&sdcc1_ice_core_clk_src.clkr.hw },
4129*4882a593Smuzhiyun 			.num_parents = 1,
4130*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4131*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4132*4882a593Smuzhiyun 		},
4133*4882a593Smuzhiyun 	},
4134*4882a593Smuzhiyun };
4135*4882a593Smuzhiyun 
4136*4882a593Smuzhiyun static struct clk_branch gcc_dcc_clk = {
4137*4882a593Smuzhiyun 	.halt_reg = 0x77004,
4138*4882a593Smuzhiyun 	.clkr = {
4139*4882a593Smuzhiyun 		.enable_reg = 0x77004,
4140*4882a593Smuzhiyun 		.enable_mask = BIT(0),
4141*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
4142*4882a593Smuzhiyun 			.name = "gcc_dcc_clk",
4143*4882a593Smuzhiyun 			.parent_hws = (const struct clk_hw *[]){
4144*4882a593Smuzhiyun 					&pcnoc_bfdcd_clk_src.clkr.hw },
4145*4882a593Smuzhiyun 			.num_parents = 1,
4146*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
4147*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
4148*4882a593Smuzhiyun 		},
4149*4882a593Smuzhiyun 	},
4150*4882a593Smuzhiyun };
4151*4882a593Smuzhiyun 
4152*4882a593Smuzhiyun static const struct alpha_pll_config ubi32_pll_config = {
4153*4882a593Smuzhiyun 	.l = 0x3e,
4154*4882a593Smuzhiyun 	.alpha = 0x57,
4155*4882a593Smuzhiyun 	.config_ctl_val = 0x240d6aa8,
4156*4882a593Smuzhiyun 	.config_ctl_hi_val = 0x3c2,
4157*4882a593Smuzhiyun 	.main_output_mask = BIT(0),
4158*4882a593Smuzhiyun 	.aux_output_mask = BIT(1),
4159*4882a593Smuzhiyun 	.pre_div_val = 0x0,
4160*4882a593Smuzhiyun 	.pre_div_mask = BIT(12),
4161*4882a593Smuzhiyun 	.post_div_val = 0x0,
4162*4882a593Smuzhiyun 	.post_div_mask = GENMASK(9, 8),
4163*4882a593Smuzhiyun };
4164*4882a593Smuzhiyun 
4165*4882a593Smuzhiyun static const struct alpha_pll_config nss_crypto_pll_config = {
4166*4882a593Smuzhiyun 	.l = 0x32,
4167*4882a593Smuzhiyun 	.alpha = 0x0,
4168*4882a593Smuzhiyun 	.alpha_hi = 0x0,
4169*4882a593Smuzhiyun 	.config_ctl_val = 0x4001055b,
4170*4882a593Smuzhiyun 	.main_output_mask = BIT(0),
4171*4882a593Smuzhiyun 	.pre_div_val = 0x0,
4172*4882a593Smuzhiyun 	.pre_div_mask = GENMASK(14, 12),
4173*4882a593Smuzhiyun 	.post_div_val = 0x1 << 8,
4174*4882a593Smuzhiyun 	.post_div_mask = GENMASK(11, 8),
4175*4882a593Smuzhiyun 	.vco_mask = GENMASK(21, 20),
4176*4882a593Smuzhiyun 	.vco_val = 0x0,
4177*4882a593Smuzhiyun 	.alpha_en_mask = BIT(24),
4178*4882a593Smuzhiyun };
4179*4882a593Smuzhiyun 
4180*4882a593Smuzhiyun static struct clk_hw *gcc_ipq6018_hws[] = {
4181*4882a593Smuzhiyun 	&gpll0_out_main_div2.hw,
4182*4882a593Smuzhiyun 	&gcc_xo_div4_clk_src.hw,
4183*4882a593Smuzhiyun 	&nss_ppe_cdiv_clk_src.hw,
4184*4882a593Smuzhiyun 	&gpll6_out_main_div2.hw,
4185*4882a593Smuzhiyun 	&qdss_dap_sync_clk_src.hw,
4186*4882a593Smuzhiyun 	&qdss_tsctr_div2_clk_src.hw,
4187*4882a593Smuzhiyun };
4188*4882a593Smuzhiyun 
4189*4882a593Smuzhiyun static struct clk_regmap *gcc_ipq6018_clks[] = {
4190*4882a593Smuzhiyun 	[GPLL0_MAIN] = &gpll0_main.clkr,
4191*4882a593Smuzhiyun 	[GPLL0] = &gpll0.clkr,
4192*4882a593Smuzhiyun 	[UBI32_PLL_MAIN] = &ubi32_pll_main.clkr,
4193*4882a593Smuzhiyun 	[UBI32_PLL] = &ubi32_pll.clkr,
4194*4882a593Smuzhiyun 	[GPLL6_MAIN] = &gpll6_main.clkr,
4195*4882a593Smuzhiyun 	[GPLL6] = &gpll6.clkr,
4196*4882a593Smuzhiyun 	[GPLL4_MAIN] = &gpll4_main.clkr,
4197*4882a593Smuzhiyun 	[GPLL4] = &gpll4.clkr,
4198*4882a593Smuzhiyun 	[PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
4199*4882a593Smuzhiyun 	[GPLL2_MAIN] = &gpll2_main.clkr,
4200*4882a593Smuzhiyun 	[GPLL2] = &gpll2.clkr,
4201*4882a593Smuzhiyun 	[NSS_CRYPTO_PLL_MAIN] = &nss_crypto_pll_main.clkr,
4202*4882a593Smuzhiyun 	[NSS_CRYPTO_PLL] = &nss_crypto_pll.clkr,
4203*4882a593Smuzhiyun 	[QDSS_TSCTR_CLK_SRC] = &qdss_tsctr_clk_src.clkr,
4204*4882a593Smuzhiyun 	[QDSS_AT_CLK_SRC] = &qdss_at_clk_src.clkr,
4205*4882a593Smuzhiyun 	[NSS_PPE_CLK_SRC] = &nss_ppe_clk_src.clkr,
4206*4882a593Smuzhiyun 	[GCC_XO_CLK_SRC] = &gcc_xo_clk_src.clkr,
4207*4882a593Smuzhiyun 	[SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
4208*4882a593Smuzhiyun 	[SNOC_NSSNOC_BFDCD_CLK_SRC] = &snoc_nssnoc_bfdcd_clk_src.clkr,
4209*4882a593Smuzhiyun 	[NSS_CE_CLK_SRC] = &nss_ce_clk_src.clkr,
4210*4882a593Smuzhiyun 	[GCC_SLEEP_CLK_SRC] = &gcc_sleep_clk_src.clkr,
4211*4882a593Smuzhiyun 	[APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
4212*4882a593Smuzhiyun 	[NSS_PORT5_RX_CLK_SRC] = &nss_port5_rx_clk_src.clkr,
4213*4882a593Smuzhiyun 	[NSS_PORT5_TX_CLK_SRC] = &nss_port5_tx_clk_src.clkr,
4214*4882a593Smuzhiyun 	[UBI32_MEM_NOC_BFDCD_CLK_SRC] = &ubi32_mem_noc_bfdcd_clk_src.clkr,
4215*4882a593Smuzhiyun 	[PCIE0_AXI_CLK_SRC] = &pcie0_axi_clk_src.clkr,
4216*4882a593Smuzhiyun 	[USB0_MASTER_CLK_SRC] = &usb0_master_clk_src.clkr,
4217*4882a593Smuzhiyun 	[APSS_AHB_POSTDIV_CLK_SRC] = &apss_ahb_postdiv_clk_src.clkr,
4218*4882a593Smuzhiyun 	[NSS_PORT1_RX_CLK_SRC] = &nss_port1_rx_clk_src.clkr,
4219*4882a593Smuzhiyun 	[NSS_PORT1_TX_CLK_SRC] = &nss_port1_tx_clk_src.clkr,
4220*4882a593Smuzhiyun 	[NSS_PORT2_RX_CLK_SRC] = &nss_port2_rx_clk_src.clkr,
4221*4882a593Smuzhiyun 	[NSS_PORT2_TX_CLK_SRC] = &nss_port2_tx_clk_src.clkr,
4222*4882a593Smuzhiyun 	[NSS_PORT3_RX_CLK_SRC] = &nss_port3_rx_clk_src.clkr,
4223*4882a593Smuzhiyun 	[NSS_PORT3_TX_CLK_SRC] = &nss_port3_tx_clk_src.clkr,
4224*4882a593Smuzhiyun 	[NSS_PORT4_RX_CLK_SRC] = &nss_port4_rx_clk_src.clkr,
4225*4882a593Smuzhiyun 	[NSS_PORT4_TX_CLK_SRC] = &nss_port4_tx_clk_src.clkr,
4226*4882a593Smuzhiyun 	[NSS_PORT5_RX_DIV_CLK_SRC] = &nss_port5_rx_div_clk_src.clkr,
4227*4882a593Smuzhiyun 	[NSS_PORT5_TX_DIV_CLK_SRC] = &nss_port5_tx_div_clk_src.clkr,
4228*4882a593Smuzhiyun 	[APSS_AXI_CLK_SRC] = &apss_axi_clk_src.clkr,
4229*4882a593Smuzhiyun 	[NSS_CRYPTO_CLK_SRC] = &nss_crypto_clk_src.clkr,
4230*4882a593Smuzhiyun 	[NSS_PORT1_RX_DIV_CLK_SRC] = &nss_port1_rx_div_clk_src.clkr,
4231*4882a593Smuzhiyun 	[NSS_PORT1_TX_DIV_CLK_SRC] = &nss_port1_tx_div_clk_src.clkr,
4232*4882a593Smuzhiyun 	[NSS_PORT2_RX_DIV_CLK_SRC] = &nss_port2_rx_div_clk_src.clkr,
4233*4882a593Smuzhiyun 	[NSS_PORT2_TX_DIV_CLK_SRC] = &nss_port2_tx_div_clk_src.clkr,
4234*4882a593Smuzhiyun 	[NSS_PORT3_RX_DIV_CLK_SRC] = &nss_port3_rx_div_clk_src.clkr,
4235*4882a593Smuzhiyun 	[NSS_PORT3_TX_DIV_CLK_SRC] = &nss_port3_tx_div_clk_src.clkr,
4236*4882a593Smuzhiyun 	[NSS_PORT4_RX_DIV_CLK_SRC] = &nss_port4_rx_div_clk_src.clkr,
4237*4882a593Smuzhiyun 	[NSS_PORT4_TX_DIV_CLK_SRC] = &nss_port4_tx_div_clk_src.clkr,
4238*4882a593Smuzhiyun 	[NSS_UBI0_CLK_SRC] = &nss_ubi0_clk_src.clkr,
4239*4882a593Smuzhiyun 	[ADSS_PWM_CLK_SRC] = &adss_pwm_clk_src.clkr,
4240*4882a593Smuzhiyun 	[BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
4241*4882a593Smuzhiyun 	[BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
4242*4882a593Smuzhiyun 	[BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
4243*4882a593Smuzhiyun 	[BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
4244*4882a593Smuzhiyun 	[BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
4245*4882a593Smuzhiyun 	[BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
4246*4882a593Smuzhiyun 	[BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
4247*4882a593Smuzhiyun 	[BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
4248*4882a593Smuzhiyun 	[BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
4249*4882a593Smuzhiyun 	[BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
4250*4882a593Smuzhiyun 	[BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
4251*4882a593Smuzhiyun 	[BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
4252*4882a593Smuzhiyun 	[BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
4253*4882a593Smuzhiyun 	[BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
4254*4882a593Smuzhiyun 	[BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
4255*4882a593Smuzhiyun 	[BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
4256*4882a593Smuzhiyun 	[BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
4257*4882a593Smuzhiyun 	[BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
4258*4882a593Smuzhiyun 	[CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
4259*4882a593Smuzhiyun 	[GP1_CLK_SRC] = &gp1_clk_src.clkr,
4260*4882a593Smuzhiyun 	[GP2_CLK_SRC] = &gp2_clk_src.clkr,
4261*4882a593Smuzhiyun 	[GP3_CLK_SRC] = &gp3_clk_src.clkr,
4262*4882a593Smuzhiyun 	[NSS_UBI0_DIV_CLK_SRC] = &nss_ubi0_div_clk_src.clkr,
4263*4882a593Smuzhiyun 	[PCIE0_AUX_CLK_SRC] = &pcie0_aux_clk_src.clkr,
4264*4882a593Smuzhiyun 	[PCIE0_PIPE_CLK_SRC] = &pcie0_pipe_clk_src.clkr,
4265*4882a593Smuzhiyun 	[SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
4266*4882a593Smuzhiyun 	[USB0_AUX_CLK_SRC] = &usb0_aux_clk_src.clkr,
4267*4882a593Smuzhiyun 	[USB0_MOCK_UTMI_CLK_SRC] = &usb0_mock_utmi_clk_src.clkr,
4268*4882a593Smuzhiyun 	[USB0_PIPE_CLK_SRC] = &usb0_pipe_clk_src.clkr,
4269*4882a593Smuzhiyun 	[USB1_MOCK_UTMI_CLK_SRC] = &usb1_mock_utmi_clk_src.clkr,
4270*4882a593Smuzhiyun 	[GCC_ADSS_PWM_CLK] = &gcc_adss_pwm_clk.clkr,
4271*4882a593Smuzhiyun 	[GCC_APSS_AHB_CLK] = &gcc_apss_ahb_clk.clkr,
4272*4882a593Smuzhiyun 	[GCC_APSS_AXI_CLK] = &gcc_apss_axi_clk.clkr,
4273*4882a593Smuzhiyun 	[GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
4274*4882a593Smuzhiyun 	[GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
4275*4882a593Smuzhiyun 	[GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
4276*4882a593Smuzhiyun 	[GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
4277*4882a593Smuzhiyun 	[GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
4278*4882a593Smuzhiyun 	[GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
4279*4882a593Smuzhiyun 	[GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
4280*4882a593Smuzhiyun 	[GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
4281*4882a593Smuzhiyun 	[GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
4282*4882a593Smuzhiyun 	[GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
4283*4882a593Smuzhiyun 	[GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
4284*4882a593Smuzhiyun 	[GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
4285*4882a593Smuzhiyun 	[GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
4286*4882a593Smuzhiyun 	[GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
4287*4882a593Smuzhiyun 	[GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
4288*4882a593Smuzhiyun 	[GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
4289*4882a593Smuzhiyun 	[GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
4290*4882a593Smuzhiyun 	[GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
4291*4882a593Smuzhiyun 	[GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
4292*4882a593Smuzhiyun 	[GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
4293*4882a593Smuzhiyun 	[GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
4294*4882a593Smuzhiyun 	[GCC_XO_CLK] = &gcc_xo_clk.clkr,
4295*4882a593Smuzhiyun 	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
4296*4882a593Smuzhiyun 	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
4297*4882a593Smuzhiyun 	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
4298*4882a593Smuzhiyun 	[GCC_MDIO_AHB_CLK] = &gcc_mdio_ahb_clk.clkr,
4299*4882a593Smuzhiyun 	[GCC_CRYPTO_PPE_CLK] = &gcc_crypto_ppe_clk.clkr,
4300*4882a593Smuzhiyun 	[GCC_NSS_CE_APB_CLK] = &gcc_nss_ce_apb_clk.clkr,
4301*4882a593Smuzhiyun 	[GCC_NSS_CE_AXI_CLK] = &gcc_nss_ce_axi_clk.clkr,
4302*4882a593Smuzhiyun 	[GCC_NSS_CFG_CLK] = &gcc_nss_cfg_clk.clkr,
4303*4882a593Smuzhiyun 	[GCC_NSS_CRYPTO_CLK] = &gcc_nss_crypto_clk.clkr,
4304*4882a593Smuzhiyun 	[GCC_NSS_CSR_CLK] = &gcc_nss_csr_clk.clkr,
4305*4882a593Smuzhiyun 	[GCC_NSS_EDMA_CFG_CLK] = &gcc_nss_edma_cfg_clk.clkr,
4306*4882a593Smuzhiyun 	[GCC_NSS_EDMA_CLK] = &gcc_nss_edma_clk.clkr,
4307*4882a593Smuzhiyun 	[GCC_NSS_NOC_CLK] = &gcc_nss_noc_clk.clkr,
4308*4882a593Smuzhiyun 	[GCC_UBI0_UTCM_CLK] = &gcc_ubi0_utcm_clk.clkr,
4309*4882a593Smuzhiyun 	[GCC_SNOC_NSSNOC_CLK] = &gcc_snoc_nssnoc_clk.clkr,
4310*4882a593Smuzhiyun 	[GCC_NSS_PORT1_RX_CLK] = &gcc_nss_port1_rx_clk.clkr,
4311*4882a593Smuzhiyun 	[GCC_NSS_PORT1_TX_CLK] = &gcc_nss_port1_tx_clk.clkr,
4312*4882a593Smuzhiyun 	[GCC_NSS_PORT2_RX_CLK] = &gcc_nss_port2_rx_clk.clkr,
4313*4882a593Smuzhiyun 	[GCC_NSS_PORT2_TX_CLK] = &gcc_nss_port2_tx_clk.clkr,
4314*4882a593Smuzhiyun 	[GCC_NSS_PORT3_RX_CLK] = &gcc_nss_port3_rx_clk.clkr,
4315*4882a593Smuzhiyun 	[GCC_NSS_PORT3_TX_CLK] = &gcc_nss_port3_tx_clk.clkr,
4316*4882a593Smuzhiyun 	[GCC_NSS_PORT4_RX_CLK] = &gcc_nss_port4_rx_clk.clkr,
4317*4882a593Smuzhiyun 	[GCC_NSS_PORT4_TX_CLK] = &gcc_nss_port4_tx_clk.clkr,
4318*4882a593Smuzhiyun 	[GCC_NSS_PORT5_RX_CLK] = &gcc_nss_port5_rx_clk.clkr,
4319*4882a593Smuzhiyun 	[GCC_NSS_PORT5_TX_CLK] = &gcc_nss_port5_tx_clk.clkr,
4320*4882a593Smuzhiyun 	[GCC_NSS_PPE_CFG_CLK] = &gcc_nss_ppe_cfg_clk.clkr,
4321*4882a593Smuzhiyun 	[GCC_NSS_PPE_CLK] = &gcc_nss_ppe_clk.clkr,
4322*4882a593Smuzhiyun 	[GCC_NSS_PPE_IPE_CLK] = &gcc_nss_ppe_ipe_clk.clkr,
4323*4882a593Smuzhiyun 	[GCC_NSS_PTP_REF_CLK] = &gcc_nss_ptp_ref_clk.clkr,
4324*4882a593Smuzhiyun 	[GCC_NSSNOC_CE_APB_CLK] = &gcc_nssnoc_ce_apb_clk.clkr,
4325*4882a593Smuzhiyun 	[GCC_NSSNOC_CE_AXI_CLK] = &gcc_nssnoc_ce_axi_clk.clkr,
4326*4882a593Smuzhiyun 	[GCC_NSSNOC_CRYPTO_CLK] = &gcc_nssnoc_crypto_clk.clkr,
4327*4882a593Smuzhiyun 	[GCC_NSSNOC_PPE_CFG_CLK] = &gcc_nssnoc_ppe_cfg_clk.clkr,
4328*4882a593Smuzhiyun 	[GCC_NSSNOC_PPE_CLK] = &gcc_nssnoc_ppe_clk.clkr,
4329*4882a593Smuzhiyun 	[GCC_NSSNOC_QOSGEN_REF_CLK] = &gcc_nssnoc_qosgen_ref_clk.clkr,
4330*4882a593Smuzhiyun 	[GCC_NSSNOC_SNOC_CLK] = &gcc_nssnoc_snoc_clk.clkr,
4331*4882a593Smuzhiyun 	[GCC_NSSNOC_TIMEOUT_REF_CLK] = &gcc_nssnoc_timeout_ref_clk.clkr,
4332*4882a593Smuzhiyun 	[GCC_NSSNOC_UBI0_AHB_CLK] = &gcc_nssnoc_ubi0_ahb_clk.clkr,
4333*4882a593Smuzhiyun 	[GCC_PORT1_MAC_CLK] = &gcc_port1_mac_clk.clkr,
4334*4882a593Smuzhiyun 	[GCC_PORT2_MAC_CLK] = &gcc_port2_mac_clk.clkr,
4335*4882a593Smuzhiyun 	[GCC_PORT3_MAC_CLK] = &gcc_port3_mac_clk.clkr,
4336*4882a593Smuzhiyun 	[GCC_PORT4_MAC_CLK] = &gcc_port4_mac_clk.clkr,
4337*4882a593Smuzhiyun 	[GCC_PORT5_MAC_CLK] = &gcc_port5_mac_clk.clkr,
4338*4882a593Smuzhiyun 	[GCC_UBI0_AHB_CLK] = &gcc_ubi0_ahb_clk.clkr,
4339*4882a593Smuzhiyun 	[GCC_UBI0_AXI_CLK] = &gcc_ubi0_axi_clk.clkr,
4340*4882a593Smuzhiyun 	[GCC_UBI0_NC_AXI_CLK] = &gcc_ubi0_nc_axi_clk.clkr,
4341*4882a593Smuzhiyun 	[GCC_UBI0_CORE_CLK] = &gcc_ubi0_core_clk.clkr,
4342*4882a593Smuzhiyun 	[GCC_PCIE0_AHB_CLK] = &gcc_pcie0_ahb_clk.clkr,
4343*4882a593Smuzhiyun 	[GCC_PCIE0_AUX_CLK] = &gcc_pcie0_aux_clk.clkr,
4344*4882a593Smuzhiyun 	[GCC_PCIE0_AXI_M_CLK] = &gcc_pcie0_axi_m_clk.clkr,
4345*4882a593Smuzhiyun 	[GCC_PCIE0_AXI_S_CLK] = &gcc_pcie0_axi_s_clk.clkr,
4346*4882a593Smuzhiyun 	[GCC_SYS_NOC_PCIE0_AXI_CLK] = &gcc_sys_noc_pcie0_axi_clk.clkr,
4347*4882a593Smuzhiyun 	[GCC_PCIE0_PIPE_CLK] = &gcc_pcie0_pipe_clk.clkr,
4348*4882a593Smuzhiyun 	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
4349*4882a593Smuzhiyun 	[GCC_QDSS_DAP_CLK] = &gcc_qdss_dap_clk.clkr,
4350*4882a593Smuzhiyun 	[GCC_QPIC_AHB_CLK] = &gcc_qpic_ahb_clk.clkr,
4351*4882a593Smuzhiyun 	[GCC_QPIC_CLK] = &gcc_qpic_clk.clkr,
4352*4882a593Smuzhiyun 	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
4353*4882a593Smuzhiyun 	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
4354*4882a593Smuzhiyun 	[GCC_UNIPHY0_AHB_CLK] = &gcc_uniphy0_ahb_clk.clkr,
4355*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT1_RX_CLK] = &gcc_uniphy0_port1_rx_clk.clkr,
4356*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT1_TX_CLK] = &gcc_uniphy0_port1_tx_clk.clkr,
4357*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT2_RX_CLK] = &gcc_uniphy0_port2_rx_clk.clkr,
4358*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT2_TX_CLK] = &gcc_uniphy0_port2_tx_clk.clkr,
4359*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT3_RX_CLK] = &gcc_uniphy0_port3_rx_clk.clkr,
4360*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT3_TX_CLK] = &gcc_uniphy0_port3_tx_clk.clkr,
4361*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT4_RX_CLK] = &gcc_uniphy0_port4_rx_clk.clkr,
4362*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT4_TX_CLK] = &gcc_uniphy0_port4_tx_clk.clkr,
4363*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT5_RX_CLK] = &gcc_uniphy0_port5_rx_clk.clkr,
4364*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT5_TX_CLK] = &gcc_uniphy0_port5_tx_clk.clkr,
4365*4882a593Smuzhiyun 	[GCC_UNIPHY0_SYS_CLK] = &gcc_uniphy0_sys_clk.clkr,
4366*4882a593Smuzhiyun 	[GCC_UNIPHY1_AHB_CLK] = &gcc_uniphy1_ahb_clk.clkr,
4367*4882a593Smuzhiyun 	[GCC_UNIPHY1_PORT5_RX_CLK] = &gcc_uniphy1_port5_rx_clk.clkr,
4368*4882a593Smuzhiyun 	[GCC_UNIPHY1_PORT5_TX_CLK] = &gcc_uniphy1_port5_tx_clk.clkr,
4369*4882a593Smuzhiyun 	[GCC_UNIPHY1_SYS_CLK] = &gcc_uniphy1_sys_clk.clkr,
4370*4882a593Smuzhiyun 	[GCC_USB0_AUX_CLK] = &gcc_usb0_aux_clk.clkr,
4371*4882a593Smuzhiyun 	[GCC_SYS_NOC_USB0_AXI_CLK] = &gcc_sys_noc_usb0_axi_clk.clkr,
4372*4882a593Smuzhiyun 	[GCC_SNOC_BUS_TIMEOUT2_AHB_CLK] = &gcc_snoc_bus_timeout2_ahb_clk.clkr,
4373*4882a593Smuzhiyun 	[GCC_USB0_MASTER_CLK] = &gcc_usb0_master_clk.clkr,
4374*4882a593Smuzhiyun 	[GCC_USB0_MOCK_UTMI_CLK] = &gcc_usb0_mock_utmi_clk.clkr,
4375*4882a593Smuzhiyun 	[GCC_USB0_PHY_CFG_AHB_CLK] = &gcc_usb0_phy_cfg_ahb_clk.clkr,
4376*4882a593Smuzhiyun 	[GCC_USB0_PIPE_CLK] = &gcc_usb0_pipe_clk.clkr,
4377*4882a593Smuzhiyun 	[GCC_USB0_SLEEP_CLK] = &gcc_usb0_sleep_clk.clkr,
4378*4882a593Smuzhiyun 	[GCC_USB1_MASTER_CLK] = &gcc_usb1_master_clk.clkr,
4379*4882a593Smuzhiyun 	[GCC_USB1_MOCK_UTMI_CLK] = &gcc_usb1_mock_utmi_clk.clkr,
4380*4882a593Smuzhiyun 	[GCC_USB1_PHY_CFG_AHB_CLK] = &gcc_usb1_phy_cfg_ahb_clk.clkr,
4381*4882a593Smuzhiyun 	[GCC_USB1_SLEEP_CLK] = &gcc_usb1_sleep_clk.clkr,
4382*4882a593Smuzhiyun 	[GCC_CMN_12GPLL_AHB_CLK] = &gcc_cmn_12gpll_ahb_clk.clkr,
4383*4882a593Smuzhiyun 	[GCC_CMN_12GPLL_SYS_CLK] = &gcc_cmn_12gpll_sys_clk.clkr,
4384*4882a593Smuzhiyun 	[GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
4385*4882a593Smuzhiyun 	[SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
4386*4882a593Smuzhiyun 	[GCC_DCC_CLK] = &gcc_dcc_clk.clkr,
4387*4882a593Smuzhiyun 	[PCIE0_RCHNG_CLK_SRC] = &pcie0_rchng_clk_src.clkr,
4388*4882a593Smuzhiyun 	[GCC_PCIE0_AXI_S_BRIDGE_CLK] = &gcc_pcie0_axi_s_bridge_clk.clkr,
4389*4882a593Smuzhiyun 	[PCIE0_RCHNG_CLK] = &gcc_pcie0_rchng_clk.clkr,
4390*4882a593Smuzhiyun 	[WCSS_AHB_CLK_SRC] = &wcss_ahb_clk_src.clkr,
4391*4882a593Smuzhiyun 	[Q6_AXI_CLK_SRC] = &q6_axi_clk_src.clkr,
4392*4882a593Smuzhiyun 	[RBCPR_WCSS_CLK_SRC] = &rbcpr_wcss_clk_src.clkr,
4393*4882a593Smuzhiyun 	[GCC_LPASS_CORE_AXIM_CLK] = &gcc_lpass_core_axim_clk.clkr,
4394*4882a593Smuzhiyun 	[LPASS_CORE_AXIM_CLK_SRC] = &lpass_core_axim_clk_src.clkr,
4395*4882a593Smuzhiyun 	[GCC_LPASS_SNOC_CFG_CLK] = &gcc_lpass_snoc_cfg_clk.clkr,
4396*4882a593Smuzhiyun 	[LPASS_SNOC_CFG_CLK_SRC] = &lpass_snoc_cfg_clk_src.clkr,
4397*4882a593Smuzhiyun 	[GCC_LPASS_Q6_AXIM_CLK] = &gcc_lpass_q6_axim_clk.clkr,
4398*4882a593Smuzhiyun 	[LPASS_Q6_AXIM_CLK_SRC] = &lpass_q6_axim_clk_src.clkr,
4399*4882a593Smuzhiyun 	[GCC_LPASS_Q6_ATBM_AT_CLK] = &gcc_lpass_q6_atbm_at_clk.clkr,
4400*4882a593Smuzhiyun 	[GCC_LPASS_Q6_PCLKDBG_CLK] = &gcc_lpass_q6_pclkdbg_clk.clkr,
4401*4882a593Smuzhiyun 	[GCC_LPASS_Q6SS_TSCTR_1TO2_CLK] = &gcc_lpass_q6ss_tsctr_1to2_clk.clkr,
4402*4882a593Smuzhiyun 	[GCC_LPASS_Q6SS_TRIG_CLK] = &gcc_lpass_q6ss_trig_clk.clkr,
4403*4882a593Smuzhiyun 	[GCC_LPASS_TBU_CLK] = &gcc_lpass_tbu_clk.clkr,
4404*4882a593Smuzhiyun 	[GCC_PCNOC_LPASS_CLK] = &gcc_pcnoc_lpass_clk.clkr,
4405*4882a593Smuzhiyun 	[GCC_MEM_NOC_UBI32_CLK] = &gcc_mem_noc_ubi32_clk.clkr,
4406*4882a593Smuzhiyun 	[GCC_MEM_NOC_LPASS_CLK] = &gcc_mem_noc_lpass_clk.clkr,
4407*4882a593Smuzhiyun 	[GCC_SNOC_LPASS_CFG_CLK] = &gcc_snoc_lpass_cfg_clk.clkr,
4408*4882a593Smuzhiyun 	[QDSS_STM_CLK_SRC] = &qdss_stm_clk_src.clkr,
4409*4882a593Smuzhiyun 	[QDSS_TRACECLKIN_CLK_SRC] = &qdss_traceclkin_clk_src.clkr,
4410*4882a593Smuzhiyun };
4411*4882a593Smuzhiyun 
4412*4882a593Smuzhiyun static const struct qcom_reset_map gcc_ipq6018_resets[] = {
4413*4882a593Smuzhiyun 	[GCC_BLSP1_BCR] = { 0x01000, 0 },
4414*4882a593Smuzhiyun 	[GCC_BLSP1_QUP1_BCR] = { 0x02000, 0 },
4415*4882a593Smuzhiyun 	[GCC_BLSP1_UART1_BCR] = { 0x02038, 0 },
4416*4882a593Smuzhiyun 	[GCC_BLSP1_QUP2_BCR] = { 0x03008, 0 },
4417*4882a593Smuzhiyun 	[GCC_BLSP1_UART2_BCR] = { 0x03028, 0 },
4418*4882a593Smuzhiyun 	[GCC_BLSP1_QUP3_BCR] = { 0x04008, 0 },
4419*4882a593Smuzhiyun 	[GCC_BLSP1_UART3_BCR] = { 0x04028, 0 },
4420*4882a593Smuzhiyun 	[GCC_BLSP1_QUP4_BCR] = { 0x05008, 0 },
4421*4882a593Smuzhiyun 	[GCC_BLSP1_UART4_BCR] = { 0x05028, 0 },
4422*4882a593Smuzhiyun 	[GCC_BLSP1_QUP5_BCR] = { 0x06008, 0 },
4423*4882a593Smuzhiyun 	[GCC_BLSP1_UART5_BCR] = { 0x06028, 0 },
4424*4882a593Smuzhiyun 	[GCC_BLSP1_QUP6_BCR] = { 0x07008, 0 },
4425*4882a593Smuzhiyun 	[GCC_BLSP1_UART6_BCR] = { 0x07028, 0 },
4426*4882a593Smuzhiyun 	[GCC_IMEM_BCR] = { 0x0e000, 0 },
4427*4882a593Smuzhiyun 	[GCC_SMMU_BCR] = { 0x12000, 0 },
4428*4882a593Smuzhiyun 	[GCC_APSS_TCU_BCR] = { 0x12050, 0 },
4429*4882a593Smuzhiyun 	[GCC_SMMU_XPU_BCR] = { 0x12054, 0 },
4430*4882a593Smuzhiyun 	[GCC_PCNOC_TBU_BCR] = { 0x12058, 0 },
4431*4882a593Smuzhiyun 	[GCC_SMMU_CFG_BCR] = { 0x1208c, 0 },
4432*4882a593Smuzhiyun 	[GCC_PRNG_BCR] = { 0x13000, 0 },
4433*4882a593Smuzhiyun 	[GCC_BOOT_ROM_BCR] = { 0x13008, 0 },
4434*4882a593Smuzhiyun 	[GCC_CRYPTO_BCR] = { 0x16000, 0 },
4435*4882a593Smuzhiyun 	[GCC_WCSS_BCR] = { 0x18000, 0 },
4436*4882a593Smuzhiyun 	[GCC_WCSS_Q6_BCR] = { 0x18100, 0 },
4437*4882a593Smuzhiyun 	[GCC_NSS_BCR] = { 0x19000, 0 },
4438*4882a593Smuzhiyun 	[GCC_SEC_CTRL_BCR] = { 0x1a000, 0 },
4439*4882a593Smuzhiyun 	[GCC_ADSS_BCR] = { 0x1c000, 0 },
4440*4882a593Smuzhiyun 	[GCC_DDRSS_BCR] = { 0x1e000, 0 },
4441*4882a593Smuzhiyun 	[GCC_SYSTEM_NOC_BCR] = { 0x26000, 0 },
4442*4882a593Smuzhiyun 	[GCC_PCNOC_BCR] = { 0x27018, 0 },
4443*4882a593Smuzhiyun 	[GCC_TCSR_BCR] = { 0x28000, 0 },
4444*4882a593Smuzhiyun 	[GCC_QDSS_BCR] = { 0x29000, 0 },
4445*4882a593Smuzhiyun 	[GCC_DCD_BCR] = { 0x2a000, 0 },
4446*4882a593Smuzhiyun 	[GCC_MSG_RAM_BCR] = { 0x2b000, 0 },
4447*4882a593Smuzhiyun 	[GCC_MPM_BCR] = { 0x2c000, 0 },
4448*4882a593Smuzhiyun 	[GCC_SPDM_BCR] = { 0x2f000, 0 },
4449*4882a593Smuzhiyun 	[GCC_RBCPR_BCR] = { 0x33000, 0 },
4450*4882a593Smuzhiyun 	[GCC_RBCPR_MX_BCR] = { 0x33014, 0 },
4451*4882a593Smuzhiyun 	[GCC_TLMM_BCR] = { 0x34000, 0 },
4452*4882a593Smuzhiyun 	[GCC_RBCPR_WCSS_BCR] = { 0x3a000, 0 },
4453*4882a593Smuzhiyun 	[GCC_USB0_PHY_BCR] = { 0x3e034, 0 },
4454*4882a593Smuzhiyun 	[GCC_USB3PHY_0_PHY_BCR] = { 0x3e03c, 0 },
4455*4882a593Smuzhiyun 	[GCC_USB0_BCR] = { 0x3e070, 0 },
4456*4882a593Smuzhiyun 	[GCC_USB1_BCR] = { 0x3f070, 0 },
4457*4882a593Smuzhiyun 	[GCC_QUSB2_0_PHY_BCR] = { 0x4103c, 0 },
4458*4882a593Smuzhiyun 	[GCC_QUSB2_1_PHY_BCR] = { 0x41040, 0 },
4459*4882a593Smuzhiyun 	[GCC_SDCC1_BCR] = { 0x42000, 0 },
4460*4882a593Smuzhiyun 	[GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000, 0 },
4461*4882a593Smuzhiyun 	[GCC_SNOC_BUS_TIMEOUT1_BCR] = { 0x47008, 0 },
4462*4882a593Smuzhiyun 	[GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x47010, 0 },
4463*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000, 0 },
4464*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008, 0 },
4465*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010, 0 },
4466*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018, 0 },
4467*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020, 0 },
4468*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028, 0 },
4469*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030, 0 },
4470*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038, 0 },
4471*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040, 0 },
4472*4882a593Smuzhiyun 	[GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048, 0 },
4473*4882a593Smuzhiyun 	[GCC_UNIPHY0_BCR] = { 0x56000, 0 },
4474*4882a593Smuzhiyun 	[GCC_UNIPHY1_BCR] = { 0x56100, 0 },
4475*4882a593Smuzhiyun 	[GCC_CMN_12GPLL_BCR] = { 0x56300, 0 },
4476*4882a593Smuzhiyun 	[GCC_QPIC_BCR] = { 0x57018, 0 },
4477*4882a593Smuzhiyun 	[GCC_MDIO_BCR] = { 0x58000, 0 },
4478*4882a593Smuzhiyun 	[GCC_WCSS_CORE_TBU_BCR] = { 0x66000, 0 },
4479*4882a593Smuzhiyun 	[GCC_WCSS_Q6_TBU_BCR] = { 0x67000, 0 },
4480*4882a593Smuzhiyun 	[GCC_USB0_TBU_BCR] = { 0x6a000, 0 },
4481*4882a593Smuzhiyun 	[GCC_PCIE0_TBU_BCR] = { 0x6b000, 0 },
4482*4882a593Smuzhiyun 	[GCC_NSS_NOC_TBU_BCR] = { 0x6e000, 0 },
4483*4882a593Smuzhiyun 	[GCC_PCIE0_BCR] = { 0x75004, 0 },
4484*4882a593Smuzhiyun 	[GCC_PCIE0_PHY_BCR] = { 0x75038, 0 },
4485*4882a593Smuzhiyun 	[GCC_PCIE0PHY_PHY_BCR] = { 0x7503c, 0 },
4486*4882a593Smuzhiyun 	[GCC_PCIE0_LINK_DOWN_BCR] = { 0x75044, 0 },
4487*4882a593Smuzhiyun 	[GCC_DCC_BCR] = { 0x77000, 0 },
4488*4882a593Smuzhiyun 	[GCC_APC0_VOLTAGE_DROOP_DETECTOR_BCR] = { 0x78000, 0 },
4489*4882a593Smuzhiyun 	[GCC_SMMU_CATS_BCR] = { 0x7c000, 0 },
4490*4882a593Smuzhiyun 	[GCC_UBI0_AXI_ARES] = { 0x68010, 0 },
4491*4882a593Smuzhiyun 	[GCC_UBI0_AHB_ARES] = { 0x68010, 1 },
4492*4882a593Smuzhiyun 	[GCC_UBI0_NC_AXI_ARES] = { 0x68010, 2 },
4493*4882a593Smuzhiyun 	[GCC_UBI0_DBG_ARES] = { 0x68010, 3 },
4494*4882a593Smuzhiyun 	[GCC_UBI0_CORE_CLAMP_ENABLE] = { 0x68010, 4 },
4495*4882a593Smuzhiyun 	[GCC_UBI0_CLKRST_CLAMP_ENABLE] = { 0x68010, 5 },
4496*4882a593Smuzhiyun 	[GCC_UBI0_UTCM_ARES] = { 0x68010, 6 },
4497*4882a593Smuzhiyun 	[GCC_UBI0_CORE_ARES] = { 0x68010, 7 },
4498*4882a593Smuzhiyun 	[GCC_NSS_CFG_ARES] = { 0x68010, 16 },
4499*4882a593Smuzhiyun 	[GCC_NSS_NOC_ARES] = { 0x68010, 18 },
4500*4882a593Smuzhiyun 	[GCC_NSS_CRYPTO_ARES] = { 0x68010, 19 },
4501*4882a593Smuzhiyun 	[GCC_NSS_CSR_ARES] = { 0x68010, 20 },
4502*4882a593Smuzhiyun 	[GCC_NSS_CE_APB_ARES] = { 0x68010, 21 },
4503*4882a593Smuzhiyun 	[GCC_NSS_CE_AXI_ARES] = { 0x68010, 22 },
4504*4882a593Smuzhiyun 	[GCC_NSSNOC_CE_APB_ARES] = { 0x68010, 23 },
4505*4882a593Smuzhiyun 	[GCC_NSSNOC_CE_AXI_ARES] = { 0x68010, 24 },
4506*4882a593Smuzhiyun 	[GCC_NSSNOC_UBI0_AHB_ARES] = { 0x68010, 25 },
4507*4882a593Smuzhiyun 	[GCC_NSSNOC_SNOC_ARES] = { 0x68010, 27 },
4508*4882a593Smuzhiyun 	[GCC_NSSNOC_CRYPTO_ARES] = { 0x68010, 28 },
4509*4882a593Smuzhiyun 	[GCC_NSSNOC_ATB_ARES] = { 0x68010, 29 },
4510*4882a593Smuzhiyun 	[GCC_NSSNOC_QOSGEN_REF_ARES] = { 0x68010, 30 },
4511*4882a593Smuzhiyun 	[GCC_NSSNOC_TIMEOUT_REF_ARES] = { 0x68010, 31 },
4512*4882a593Smuzhiyun 	[GCC_PCIE0_PIPE_ARES] = { 0x75040, 0 },
4513*4882a593Smuzhiyun 	[GCC_PCIE0_SLEEP_ARES] = { 0x75040, 1 },
4514*4882a593Smuzhiyun 	[GCC_PCIE0_CORE_STICKY_ARES] = { 0x75040, 2 },
4515*4882a593Smuzhiyun 	[GCC_PCIE0_AXI_MASTER_ARES] = { 0x75040, 3 },
4516*4882a593Smuzhiyun 	[GCC_PCIE0_AXI_SLAVE_ARES] = { 0x75040, 4 },
4517*4882a593Smuzhiyun 	[GCC_PCIE0_AHB_ARES] = { 0x75040, 5 },
4518*4882a593Smuzhiyun 	[GCC_PCIE0_AXI_MASTER_STICKY_ARES] = { 0x75040, 6 },
4519*4882a593Smuzhiyun 	[GCC_PCIE0_AXI_SLAVE_STICKY_ARES] = { 0x75040, 7 },
4520*4882a593Smuzhiyun 	[GCC_PPE_FULL_RESET] = { 0x68014, 0 },
4521*4882a593Smuzhiyun 	[GCC_UNIPHY0_SOFT_RESET] = { 0x56004, 0 },
4522*4882a593Smuzhiyun 	[GCC_UNIPHY0_XPCS_RESET] = { 0x56004, 2 },
4523*4882a593Smuzhiyun 	[GCC_UNIPHY1_SOFT_RESET] = { 0x56104, 0 },
4524*4882a593Smuzhiyun 	[GCC_UNIPHY1_XPCS_RESET] = { 0x56104, 2 },
4525*4882a593Smuzhiyun 	[GCC_EDMA_HW_RESET] = { 0x68014, 0 },
4526*4882a593Smuzhiyun 	[GCC_NSSPORT1_RESET] = { 0x68014, 0 },
4527*4882a593Smuzhiyun 	[GCC_NSSPORT2_RESET] = { 0x68014, 0 },
4528*4882a593Smuzhiyun 	[GCC_NSSPORT3_RESET] = { 0x68014, 0 },
4529*4882a593Smuzhiyun 	[GCC_NSSPORT4_RESET] = { 0x68014, 0 },
4530*4882a593Smuzhiyun 	[GCC_NSSPORT5_RESET] = { 0x68014, 0 },
4531*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT1_ARES] = { 0x56004, 0 },
4532*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT2_ARES] = { 0x56004, 0 },
4533*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT3_ARES] = { 0x56004, 0 },
4534*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT4_ARES] = { 0x56004, 0 },
4535*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT5_ARES] = { 0x56004, 0 },
4536*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT_4_5_RESET] = { 0x56004, 0 },
4537*4882a593Smuzhiyun 	[GCC_UNIPHY0_PORT_4_RESET] = { 0x56004, 0 },
4538*4882a593Smuzhiyun 	[GCC_LPASS_BCR] = {0x1F000, 0},
4539*4882a593Smuzhiyun 	[GCC_UBI32_TBU_BCR] = {0x65000, 0},
4540*4882a593Smuzhiyun 	[GCC_LPASS_TBU_BCR] = {0x6C000, 0},
4541*4882a593Smuzhiyun 	[GCC_WCSSAON_RESET] = {0x59010, 0},
4542*4882a593Smuzhiyun 	[GCC_LPASS_Q6_AXIM_ARES] = {0x1F004, 0},
4543*4882a593Smuzhiyun 	[GCC_LPASS_Q6SS_TSCTR_1TO2_ARES] = {0x1F004, 1},
4544*4882a593Smuzhiyun 	[GCC_LPASS_Q6SS_TRIG_ARES] = {0x1F004, 2},
4545*4882a593Smuzhiyun 	[GCC_LPASS_Q6_ATBM_AT_ARES] = {0x1F004, 3},
4546*4882a593Smuzhiyun 	[GCC_LPASS_Q6_PCLKDBG_ARES] = {0x1F004, 4},
4547*4882a593Smuzhiyun 	[GCC_LPASS_CORE_AXIM_ARES] = {0x1F004, 5},
4548*4882a593Smuzhiyun 	[GCC_LPASS_SNOC_CFG_ARES] = {0x1F004, 6},
4549*4882a593Smuzhiyun 	[GCC_WCSS_DBG_ARES] = {0x59008, 0},
4550*4882a593Smuzhiyun 	[GCC_WCSS_ECAHB_ARES] = {0x59008, 1},
4551*4882a593Smuzhiyun 	[GCC_WCSS_ACMT_ARES] = {0x59008, 2},
4552*4882a593Smuzhiyun 	[GCC_WCSS_DBG_BDG_ARES] = {0x59008, 3},
4553*4882a593Smuzhiyun 	[GCC_WCSS_AHB_S_ARES] = {0x59008, 4},
4554*4882a593Smuzhiyun 	[GCC_WCSS_AXI_M_ARES] = {0x59008, 5},
4555*4882a593Smuzhiyun 	[GCC_Q6SS_DBG_ARES] = {0x59110, 0},
4556*4882a593Smuzhiyun 	[GCC_Q6_AHB_S_ARES] = {0x59110, 1},
4557*4882a593Smuzhiyun 	[GCC_Q6_AHB_ARES] = {0x59110, 2},
4558*4882a593Smuzhiyun 	[GCC_Q6_AXIM2_ARES] = {0x59110, 3},
4559*4882a593Smuzhiyun 	[GCC_Q6_AXIM_ARES] = {0x59110, 4},
4560*4882a593Smuzhiyun };
4561*4882a593Smuzhiyun 
4562*4882a593Smuzhiyun static const struct of_device_id gcc_ipq6018_match_table[] = {
4563*4882a593Smuzhiyun 	{ .compatible = "qcom,gcc-ipq6018" },
4564*4882a593Smuzhiyun 	{ }
4565*4882a593Smuzhiyun };
4566*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gcc_ipq6018_match_table);
4567*4882a593Smuzhiyun 
4568*4882a593Smuzhiyun static const struct regmap_config gcc_ipq6018_regmap_config = {
4569*4882a593Smuzhiyun 	.reg_bits       = 32,
4570*4882a593Smuzhiyun 	.reg_stride     = 4,
4571*4882a593Smuzhiyun 	.val_bits       = 32,
4572*4882a593Smuzhiyun 	.max_register   = 0x7fffc,
4573*4882a593Smuzhiyun 	.fast_io	= true,
4574*4882a593Smuzhiyun };
4575*4882a593Smuzhiyun 
4576*4882a593Smuzhiyun static const struct qcom_cc_desc gcc_ipq6018_desc = {
4577*4882a593Smuzhiyun 	.config = &gcc_ipq6018_regmap_config,
4578*4882a593Smuzhiyun 	.clks = gcc_ipq6018_clks,
4579*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(gcc_ipq6018_clks),
4580*4882a593Smuzhiyun 	.resets = gcc_ipq6018_resets,
4581*4882a593Smuzhiyun 	.num_resets = ARRAY_SIZE(gcc_ipq6018_resets),
4582*4882a593Smuzhiyun 	.clk_hws = gcc_ipq6018_hws,
4583*4882a593Smuzhiyun 	.num_clk_hws = ARRAY_SIZE(gcc_ipq6018_hws),
4584*4882a593Smuzhiyun };
4585*4882a593Smuzhiyun 
gcc_ipq6018_probe(struct platform_device * pdev)4586*4882a593Smuzhiyun static int gcc_ipq6018_probe(struct platform_device *pdev)
4587*4882a593Smuzhiyun {
4588*4882a593Smuzhiyun 	struct regmap *regmap;
4589*4882a593Smuzhiyun 
4590*4882a593Smuzhiyun 	regmap = qcom_cc_map(pdev, &gcc_ipq6018_desc);
4591*4882a593Smuzhiyun 	if (IS_ERR(regmap))
4592*4882a593Smuzhiyun 		return PTR_ERR(regmap);
4593*4882a593Smuzhiyun 
4594*4882a593Smuzhiyun 	/* Disable SW_COLLAPSE for USB0 GDSCR */
4595*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x3e078, BIT(0), 0x0);
4596*4882a593Smuzhiyun 	/* Enable SW_OVERRIDE for USB0 GDSCR */
4597*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x3e078, BIT(2), BIT(2));
4598*4882a593Smuzhiyun 	/* Disable SW_COLLAPSE for USB1 GDSCR */
4599*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x3f078, BIT(0), 0x0);
4600*4882a593Smuzhiyun 	/* Enable SW_OVERRIDE for USB1 GDSCR */
4601*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x3f078, BIT(2), BIT(2));
4602*4882a593Smuzhiyun 
4603*4882a593Smuzhiyun 	/* SW Workaround for UBI Huyara PLL */
4604*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x2501c, BIT(26), BIT(26));
4605*4882a593Smuzhiyun 
4606*4882a593Smuzhiyun 	clk_alpha_pll_configure(&ubi32_pll_main, regmap, &ubi32_pll_config);
4607*4882a593Smuzhiyun 
4608*4882a593Smuzhiyun 	clk_alpha_pll_configure(&nss_crypto_pll_main, regmap,
4609*4882a593Smuzhiyun 				&nss_crypto_pll_config);
4610*4882a593Smuzhiyun 
4611*4882a593Smuzhiyun 	return qcom_cc_really_probe(pdev, &gcc_ipq6018_desc, regmap);
4612*4882a593Smuzhiyun }
4613*4882a593Smuzhiyun 
4614*4882a593Smuzhiyun static struct platform_driver gcc_ipq6018_driver = {
4615*4882a593Smuzhiyun 	.probe = gcc_ipq6018_probe,
4616*4882a593Smuzhiyun 	.driver = {
4617*4882a593Smuzhiyun 		.name   = "qcom,gcc-ipq6018",
4618*4882a593Smuzhiyun 		.of_match_table = gcc_ipq6018_match_table,
4619*4882a593Smuzhiyun 	},
4620*4882a593Smuzhiyun };
4621*4882a593Smuzhiyun 
gcc_ipq6018_init(void)4622*4882a593Smuzhiyun static int __init gcc_ipq6018_init(void)
4623*4882a593Smuzhiyun {
4624*4882a593Smuzhiyun 	return platform_driver_register(&gcc_ipq6018_driver);
4625*4882a593Smuzhiyun }
4626*4882a593Smuzhiyun core_initcall(gcc_ipq6018_init);
4627*4882a593Smuzhiyun 
gcc_ipq6018_exit(void)4628*4882a593Smuzhiyun static void __exit gcc_ipq6018_exit(void)
4629*4882a593Smuzhiyun {
4630*4882a593Smuzhiyun 	platform_driver_unregister(&gcc_ipq6018_driver);
4631*4882a593Smuzhiyun }
4632*4882a593Smuzhiyun module_exit(gcc_ipq6018_exit);
4633*4882a593Smuzhiyun 
4634*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm Technologies, Inc. GCC IPQ6018 Driver");
4635*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
4636