xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/gcc-apq8084.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/clk-provider.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/reset-controller.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,gcc-apq8084.h>
18*4882a593Smuzhiyun #include <dt-bindings/reset/qcom,gcc-apq8084.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "common.h"
21*4882a593Smuzhiyun #include "clk-regmap.h"
22*4882a593Smuzhiyun #include "clk-pll.h"
23*4882a593Smuzhiyun #include "clk-rcg.h"
24*4882a593Smuzhiyun #include "clk-branch.h"
25*4882a593Smuzhiyun #include "reset.h"
26*4882a593Smuzhiyun #include "gdsc.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun enum {
29*4882a593Smuzhiyun 	P_XO,
30*4882a593Smuzhiyun 	P_GPLL0,
31*4882a593Smuzhiyun 	P_GPLL1,
32*4882a593Smuzhiyun 	P_GPLL4,
33*4882a593Smuzhiyun 	P_PCIE_0_1_PIPE_CLK,
34*4882a593Smuzhiyun 	P_SATA_ASIC0_CLK,
35*4882a593Smuzhiyun 	P_SATA_RX_CLK,
36*4882a593Smuzhiyun 	P_SLEEP_CLK,
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_map[] = {
40*4882a593Smuzhiyun 	{ P_XO, 0 },
41*4882a593Smuzhiyun 	{ P_GPLL0, 1 }
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun static const char * const gcc_xo_gpll0[] = {
45*4882a593Smuzhiyun 	"xo",
46*4882a593Smuzhiyun 	"gpll0_vote",
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
50*4882a593Smuzhiyun 	{ P_XO, 0 },
51*4882a593Smuzhiyun 	{ P_GPLL0, 1 },
52*4882a593Smuzhiyun 	{ P_GPLL4, 5 }
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun static const char * const gcc_xo_gpll0_gpll4[] = {
56*4882a593Smuzhiyun 	"xo",
57*4882a593Smuzhiyun 	"gpll0_vote",
58*4882a593Smuzhiyun 	"gpll4_vote",
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun static const struct parent_map gcc_xo_sata_asic0_map[] = {
62*4882a593Smuzhiyun 	{ P_XO, 0 },
63*4882a593Smuzhiyun 	{ P_SATA_ASIC0_CLK, 2 }
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun static const char * const gcc_xo_sata_asic0[] = {
67*4882a593Smuzhiyun 	"xo",
68*4882a593Smuzhiyun 	"sata_asic0_clk",
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun static const struct parent_map gcc_xo_sata_rx_map[] = {
72*4882a593Smuzhiyun 	{ P_XO, 0 },
73*4882a593Smuzhiyun 	{ P_SATA_RX_CLK, 2}
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun static const char * const gcc_xo_sata_rx[] = {
77*4882a593Smuzhiyun 	"xo",
78*4882a593Smuzhiyun 	"sata_rx_clk",
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun static const struct parent_map gcc_xo_pcie_map[] = {
82*4882a593Smuzhiyun 	{ P_XO, 0 },
83*4882a593Smuzhiyun 	{ P_PCIE_0_1_PIPE_CLK, 2 }
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static const char * const gcc_xo_pcie[] = {
87*4882a593Smuzhiyun 	"xo",
88*4882a593Smuzhiyun 	"pcie_pipe",
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun static const struct parent_map gcc_xo_pcie_sleep_map[] = {
92*4882a593Smuzhiyun 	{ P_XO, 0 },
93*4882a593Smuzhiyun 	{ P_SLEEP_CLK, 6 }
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun static const char * const gcc_xo_pcie_sleep[] = {
97*4882a593Smuzhiyun 	"xo",
98*4882a593Smuzhiyun 	"sleep_clk_src",
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun static struct clk_pll gpll0 = {
102*4882a593Smuzhiyun 	.l_reg = 0x0004,
103*4882a593Smuzhiyun 	.m_reg = 0x0008,
104*4882a593Smuzhiyun 	.n_reg = 0x000c,
105*4882a593Smuzhiyun 	.config_reg = 0x0014,
106*4882a593Smuzhiyun 	.mode_reg = 0x0000,
107*4882a593Smuzhiyun 	.status_reg = 0x001c,
108*4882a593Smuzhiyun 	.status_bit = 17,
109*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
110*4882a593Smuzhiyun 		.name = "gpll0",
111*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "xo" },
112*4882a593Smuzhiyun 		.num_parents = 1,
113*4882a593Smuzhiyun 		.ops = &clk_pll_ops,
114*4882a593Smuzhiyun 	},
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun static struct clk_regmap gpll0_vote = {
118*4882a593Smuzhiyun 	.enable_reg = 0x1480,
119*4882a593Smuzhiyun 	.enable_mask = BIT(0),
120*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
121*4882a593Smuzhiyun 		.name = "gpll0_vote",
122*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll0" },
123*4882a593Smuzhiyun 		.num_parents = 1,
124*4882a593Smuzhiyun 		.ops = &clk_pll_vote_ops,
125*4882a593Smuzhiyun 	},
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun static struct clk_rcg2 config_noc_clk_src = {
129*4882a593Smuzhiyun 	.cmd_rcgr = 0x0150,
130*4882a593Smuzhiyun 	.hid_width = 5,
131*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
132*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
133*4882a593Smuzhiyun 		.name = "config_noc_clk_src",
134*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
135*4882a593Smuzhiyun 		.num_parents = 2,
136*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
137*4882a593Smuzhiyun 	},
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static struct clk_rcg2 periph_noc_clk_src = {
141*4882a593Smuzhiyun 	.cmd_rcgr = 0x0190,
142*4882a593Smuzhiyun 	.hid_width = 5,
143*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
144*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
145*4882a593Smuzhiyun 		.name = "periph_noc_clk_src",
146*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
147*4882a593Smuzhiyun 		.num_parents = 2,
148*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
149*4882a593Smuzhiyun 	},
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun static struct clk_rcg2 system_noc_clk_src = {
153*4882a593Smuzhiyun 	.cmd_rcgr = 0x0120,
154*4882a593Smuzhiyun 	.hid_width = 5,
155*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
156*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
157*4882a593Smuzhiyun 		.name = "system_noc_clk_src",
158*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
159*4882a593Smuzhiyun 		.num_parents = 2,
160*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
161*4882a593Smuzhiyun 	},
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun static struct clk_pll gpll1 = {
165*4882a593Smuzhiyun 	.l_reg = 0x0044,
166*4882a593Smuzhiyun 	.m_reg = 0x0048,
167*4882a593Smuzhiyun 	.n_reg = 0x004c,
168*4882a593Smuzhiyun 	.config_reg = 0x0054,
169*4882a593Smuzhiyun 	.mode_reg = 0x0040,
170*4882a593Smuzhiyun 	.status_reg = 0x005c,
171*4882a593Smuzhiyun 	.status_bit = 17,
172*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
173*4882a593Smuzhiyun 		.name = "gpll1",
174*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "xo" },
175*4882a593Smuzhiyun 		.num_parents = 1,
176*4882a593Smuzhiyun 		.ops = &clk_pll_ops,
177*4882a593Smuzhiyun 	},
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun static struct clk_regmap gpll1_vote = {
181*4882a593Smuzhiyun 	.enable_reg = 0x1480,
182*4882a593Smuzhiyun 	.enable_mask = BIT(1),
183*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
184*4882a593Smuzhiyun 		.name = "gpll1_vote",
185*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll1" },
186*4882a593Smuzhiyun 		.num_parents = 1,
187*4882a593Smuzhiyun 		.ops = &clk_pll_vote_ops,
188*4882a593Smuzhiyun 	},
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun static struct clk_pll gpll4 = {
192*4882a593Smuzhiyun 	.l_reg = 0x1dc4,
193*4882a593Smuzhiyun 	.m_reg = 0x1dc8,
194*4882a593Smuzhiyun 	.n_reg = 0x1dcc,
195*4882a593Smuzhiyun 	.config_reg = 0x1dd4,
196*4882a593Smuzhiyun 	.mode_reg = 0x1dc0,
197*4882a593Smuzhiyun 	.status_reg = 0x1ddc,
198*4882a593Smuzhiyun 	.status_bit = 17,
199*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
200*4882a593Smuzhiyun 		.name = "gpll4",
201*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "xo" },
202*4882a593Smuzhiyun 		.num_parents = 1,
203*4882a593Smuzhiyun 		.ops = &clk_pll_ops,
204*4882a593Smuzhiyun 	},
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun static struct clk_regmap gpll4_vote = {
208*4882a593Smuzhiyun 	.enable_reg = 0x1480,
209*4882a593Smuzhiyun 	.enable_mask = BIT(4),
210*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
211*4882a593Smuzhiyun 		.name = "gpll4_vote",
212*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "gpll4" },
213*4882a593Smuzhiyun 		.num_parents = 1,
214*4882a593Smuzhiyun 		.ops = &clk_pll_vote_ops,
215*4882a593Smuzhiyun 	},
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ufs_axi_clk[] = {
219*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 6, 0, 0),
220*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 3, 0, 0),
221*4882a593Smuzhiyun 	F(240000000, P_GPLL0, 2.5, 0, 0),
222*4882a593Smuzhiyun 	{ }
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun static struct clk_rcg2 ufs_axi_clk_src = {
226*4882a593Smuzhiyun 	.cmd_rcgr = 0x1d64,
227*4882a593Smuzhiyun 	.mnd_width = 8,
228*4882a593Smuzhiyun 	.hid_width = 5,
229*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
230*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ufs_axi_clk,
231*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
232*4882a593Smuzhiyun 		.name = "ufs_axi_clk_src",
233*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
234*4882a593Smuzhiyun 		.num_parents = 2,
235*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
236*4882a593Smuzhiyun 	},
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb30_master_clk[] = {
240*4882a593Smuzhiyun 	F(125000000, P_GPLL0, 1, 5, 24),
241*4882a593Smuzhiyun 	{ }
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun static struct clk_rcg2 usb30_master_clk_src = {
245*4882a593Smuzhiyun 	.cmd_rcgr = 0x03d4,
246*4882a593Smuzhiyun 	.mnd_width = 8,
247*4882a593Smuzhiyun 	.hid_width = 5,
248*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
249*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_usb30_master_clk,
250*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
251*4882a593Smuzhiyun 		.name = "usb30_master_clk_src",
252*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
253*4882a593Smuzhiyun 		.num_parents = 2,
254*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
255*4882a593Smuzhiyun 	},
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb30_sec_master_clk[] = {
259*4882a593Smuzhiyun 	F(125000000, P_GPLL0, 1, 5, 24),
260*4882a593Smuzhiyun 	{ }
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun static struct clk_rcg2 usb30_sec_master_clk_src = {
264*4882a593Smuzhiyun 	.cmd_rcgr = 0x1bd4,
265*4882a593Smuzhiyun 	.mnd_width = 8,
266*4882a593Smuzhiyun 	.hid_width = 5,
267*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
268*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_usb30_sec_master_clk,
269*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
270*4882a593Smuzhiyun 		.name = "usb30_sec_master_clk_src",
271*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
272*4882a593Smuzhiyun 		.num_parents = 2,
273*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
274*4882a593Smuzhiyun 	},
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun static struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
278*4882a593Smuzhiyun 	.halt_reg = 0x1bd0,
279*4882a593Smuzhiyun 	.clkr = {
280*4882a593Smuzhiyun 		.enable_reg = 0x1bd0,
281*4882a593Smuzhiyun 		.enable_mask = BIT(0),
282*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
283*4882a593Smuzhiyun 			.name = "gcc_usb30_sec_mock_utmi_clk",
284*4882a593Smuzhiyun 			.parent_names = (const char *[]){
285*4882a593Smuzhiyun 				"usb30_sec_mock_utmi_clk_src",
286*4882a593Smuzhiyun 			},
287*4882a593Smuzhiyun 			.num_parents = 1,
288*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
289*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
290*4882a593Smuzhiyun 		},
291*4882a593Smuzhiyun 	},
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun static struct clk_branch gcc_usb30_sec_sleep_clk = {
295*4882a593Smuzhiyun 	.halt_reg = 0x1bcc,
296*4882a593Smuzhiyun 	.clkr = {
297*4882a593Smuzhiyun 		.enable_reg = 0x1bcc,
298*4882a593Smuzhiyun 		.enable_mask = BIT(0),
299*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
300*4882a593Smuzhiyun 			.name = "gcc_usb30_sec_sleep_clk",
301*4882a593Smuzhiyun 			.parent_names = (const char *[]){
302*4882a593Smuzhiyun 				"sleep_clk_src",
303*4882a593Smuzhiyun 			},
304*4882a593Smuzhiyun 			.num_parents = 1,
305*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
306*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
307*4882a593Smuzhiyun 		},
308*4882a593Smuzhiyun 	},
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk[] = {
312*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
313*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 12, 0, 0),
314*4882a593Smuzhiyun 	{ }
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
318*4882a593Smuzhiyun 	.cmd_rcgr = 0x0660,
319*4882a593Smuzhiyun 	.hid_width = 5,
320*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
321*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
322*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
323*4882a593Smuzhiyun 		.name = "blsp1_qup1_i2c_apps_clk_src",
324*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
325*4882a593Smuzhiyun 		.num_parents = 2,
326*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
327*4882a593Smuzhiyun 	},
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
331*4882a593Smuzhiyun 	F(960000, P_XO, 10, 1, 2),
332*4882a593Smuzhiyun 	F(4800000, P_XO, 4, 0, 0),
333*4882a593Smuzhiyun 	F(9600000, P_XO, 2, 0, 0),
334*4882a593Smuzhiyun 	F(15000000, P_GPLL0, 10, 1, 4),
335*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
336*4882a593Smuzhiyun 	F(25000000, P_GPLL0, 12, 1, 2),
337*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 12, 0, 0),
338*4882a593Smuzhiyun 	{ }
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
342*4882a593Smuzhiyun 	.cmd_rcgr = 0x064c,
343*4882a593Smuzhiyun 	.mnd_width = 8,
344*4882a593Smuzhiyun 	.hid_width = 5,
345*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
346*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
347*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
348*4882a593Smuzhiyun 		.name = "blsp1_qup1_spi_apps_clk_src",
349*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
350*4882a593Smuzhiyun 		.num_parents = 2,
351*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
352*4882a593Smuzhiyun 	},
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
356*4882a593Smuzhiyun 	.cmd_rcgr = 0x06e0,
357*4882a593Smuzhiyun 	.hid_width = 5,
358*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
359*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
360*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
361*4882a593Smuzhiyun 		.name = "blsp1_qup2_i2c_apps_clk_src",
362*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
363*4882a593Smuzhiyun 		.num_parents = 2,
364*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
365*4882a593Smuzhiyun 	},
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
369*4882a593Smuzhiyun 	.cmd_rcgr = 0x06cc,
370*4882a593Smuzhiyun 	.mnd_width = 8,
371*4882a593Smuzhiyun 	.hid_width = 5,
372*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
373*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
374*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
375*4882a593Smuzhiyun 		.name = "blsp1_qup2_spi_apps_clk_src",
376*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
377*4882a593Smuzhiyun 		.num_parents = 2,
378*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
379*4882a593Smuzhiyun 	},
380*4882a593Smuzhiyun };
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
383*4882a593Smuzhiyun 	.cmd_rcgr = 0x0760,
384*4882a593Smuzhiyun 	.hid_width = 5,
385*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
386*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
387*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
388*4882a593Smuzhiyun 		.name = "blsp1_qup3_i2c_apps_clk_src",
389*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
390*4882a593Smuzhiyun 		.num_parents = 2,
391*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
392*4882a593Smuzhiyun 	},
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
396*4882a593Smuzhiyun 	.cmd_rcgr = 0x074c,
397*4882a593Smuzhiyun 	.mnd_width = 8,
398*4882a593Smuzhiyun 	.hid_width = 5,
399*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
400*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
401*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
402*4882a593Smuzhiyun 		.name = "blsp1_qup3_spi_apps_clk_src",
403*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
404*4882a593Smuzhiyun 		.num_parents = 2,
405*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
406*4882a593Smuzhiyun 	},
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
410*4882a593Smuzhiyun 	.cmd_rcgr = 0x07e0,
411*4882a593Smuzhiyun 	.hid_width = 5,
412*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
413*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
414*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
415*4882a593Smuzhiyun 		.name = "blsp1_qup4_i2c_apps_clk_src",
416*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
417*4882a593Smuzhiyun 		.num_parents = 2,
418*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
419*4882a593Smuzhiyun 	},
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
423*4882a593Smuzhiyun 	.cmd_rcgr = 0x07cc,
424*4882a593Smuzhiyun 	.mnd_width = 8,
425*4882a593Smuzhiyun 	.hid_width = 5,
426*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
427*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
428*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
429*4882a593Smuzhiyun 		.name = "blsp1_qup4_spi_apps_clk_src",
430*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
431*4882a593Smuzhiyun 		.num_parents = 2,
432*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
433*4882a593Smuzhiyun 	},
434*4882a593Smuzhiyun };
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
437*4882a593Smuzhiyun 	.cmd_rcgr = 0x0860,
438*4882a593Smuzhiyun 	.hid_width = 5,
439*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
440*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
441*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
442*4882a593Smuzhiyun 		.name = "blsp1_qup5_i2c_apps_clk_src",
443*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
444*4882a593Smuzhiyun 		.num_parents = 2,
445*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
446*4882a593Smuzhiyun 	},
447*4882a593Smuzhiyun };
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
450*4882a593Smuzhiyun 	.cmd_rcgr = 0x084c,
451*4882a593Smuzhiyun 	.mnd_width = 8,
452*4882a593Smuzhiyun 	.hid_width = 5,
453*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
454*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
455*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
456*4882a593Smuzhiyun 		.name = "blsp1_qup5_spi_apps_clk_src",
457*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
458*4882a593Smuzhiyun 		.num_parents = 2,
459*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
460*4882a593Smuzhiyun 	},
461*4882a593Smuzhiyun };
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
464*4882a593Smuzhiyun 	.cmd_rcgr = 0x08e0,
465*4882a593Smuzhiyun 	.hid_width = 5,
466*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
467*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
468*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
469*4882a593Smuzhiyun 		.name = "blsp1_qup6_i2c_apps_clk_src",
470*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
471*4882a593Smuzhiyun 		.num_parents = 2,
472*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
473*4882a593Smuzhiyun 	},
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
477*4882a593Smuzhiyun 	.cmd_rcgr = 0x08cc,
478*4882a593Smuzhiyun 	.mnd_width = 8,
479*4882a593Smuzhiyun 	.hid_width = 5,
480*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
481*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
482*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
483*4882a593Smuzhiyun 		.name = "blsp1_qup6_spi_apps_clk_src",
484*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
485*4882a593Smuzhiyun 		.num_parents = 2,
486*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
487*4882a593Smuzhiyun 	},
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
491*4882a593Smuzhiyun 	F(3686400, P_GPLL0, 1, 96, 15625),
492*4882a593Smuzhiyun 	F(7372800, P_GPLL0, 1, 192, 15625),
493*4882a593Smuzhiyun 	F(14745600, P_GPLL0, 1, 384, 15625),
494*4882a593Smuzhiyun 	F(16000000, P_GPLL0, 5, 2, 15),
495*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
496*4882a593Smuzhiyun 	F(24000000, P_GPLL0, 5, 1, 5),
497*4882a593Smuzhiyun 	F(32000000, P_GPLL0, 1, 4, 75),
498*4882a593Smuzhiyun 	F(40000000, P_GPLL0, 15, 0, 0),
499*4882a593Smuzhiyun 	F(46400000, P_GPLL0, 1, 29, 375),
500*4882a593Smuzhiyun 	F(48000000, P_GPLL0, 12.5, 0, 0),
501*4882a593Smuzhiyun 	F(51200000, P_GPLL0, 1, 32, 375),
502*4882a593Smuzhiyun 	F(56000000, P_GPLL0, 1, 7, 75),
503*4882a593Smuzhiyun 	F(58982400, P_GPLL0, 1, 1536, 15625),
504*4882a593Smuzhiyun 	F(60000000, P_GPLL0, 10, 0, 0),
505*4882a593Smuzhiyun 	F(63160000, P_GPLL0, 9.5, 0, 0),
506*4882a593Smuzhiyun 	{ }
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
510*4882a593Smuzhiyun 	.cmd_rcgr = 0x068c,
511*4882a593Smuzhiyun 	.mnd_width = 16,
512*4882a593Smuzhiyun 	.hid_width = 5,
513*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
514*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
515*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
516*4882a593Smuzhiyun 		.name = "blsp1_uart1_apps_clk_src",
517*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
518*4882a593Smuzhiyun 		.num_parents = 2,
519*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
520*4882a593Smuzhiyun 	},
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
524*4882a593Smuzhiyun 	.cmd_rcgr = 0x070c,
525*4882a593Smuzhiyun 	.mnd_width = 16,
526*4882a593Smuzhiyun 	.hid_width = 5,
527*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
528*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
529*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
530*4882a593Smuzhiyun 		.name = "blsp1_uart2_apps_clk_src",
531*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
532*4882a593Smuzhiyun 		.num_parents = 2,
533*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
534*4882a593Smuzhiyun 	},
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
538*4882a593Smuzhiyun 	.cmd_rcgr = 0x078c,
539*4882a593Smuzhiyun 	.mnd_width = 16,
540*4882a593Smuzhiyun 	.hid_width = 5,
541*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
542*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
543*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
544*4882a593Smuzhiyun 		.name = "blsp1_uart3_apps_clk_src",
545*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
546*4882a593Smuzhiyun 		.num_parents = 2,
547*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
548*4882a593Smuzhiyun 	},
549*4882a593Smuzhiyun };
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
552*4882a593Smuzhiyun 	.cmd_rcgr = 0x080c,
553*4882a593Smuzhiyun 	.mnd_width = 16,
554*4882a593Smuzhiyun 	.hid_width = 5,
555*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
556*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
557*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
558*4882a593Smuzhiyun 		.name = "blsp1_uart4_apps_clk_src",
559*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
560*4882a593Smuzhiyun 		.num_parents = 2,
561*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
562*4882a593Smuzhiyun 	},
563*4882a593Smuzhiyun };
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
566*4882a593Smuzhiyun 	.cmd_rcgr = 0x088c,
567*4882a593Smuzhiyun 	.mnd_width = 16,
568*4882a593Smuzhiyun 	.hid_width = 5,
569*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
570*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
571*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
572*4882a593Smuzhiyun 		.name = "blsp1_uart5_apps_clk_src",
573*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
574*4882a593Smuzhiyun 		.num_parents = 2,
575*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
576*4882a593Smuzhiyun 	},
577*4882a593Smuzhiyun };
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
580*4882a593Smuzhiyun 	.cmd_rcgr = 0x090c,
581*4882a593Smuzhiyun 	.mnd_width = 16,
582*4882a593Smuzhiyun 	.hid_width = 5,
583*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
584*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
585*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
586*4882a593Smuzhiyun 		.name = "blsp1_uart6_apps_clk_src",
587*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
588*4882a593Smuzhiyun 		.num_parents = 2,
589*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
590*4882a593Smuzhiyun 	},
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
594*4882a593Smuzhiyun 	.cmd_rcgr = 0x09a0,
595*4882a593Smuzhiyun 	.hid_width = 5,
596*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
597*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
598*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
599*4882a593Smuzhiyun 		.name = "blsp2_qup1_i2c_apps_clk_src",
600*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
601*4882a593Smuzhiyun 		.num_parents = 2,
602*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
603*4882a593Smuzhiyun 	},
604*4882a593Smuzhiyun };
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
607*4882a593Smuzhiyun 	.cmd_rcgr = 0x098c,
608*4882a593Smuzhiyun 	.mnd_width = 8,
609*4882a593Smuzhiyun 	.hid_width = 5,
610*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
611*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
612*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
613*4882a593Smuzhiyun 		.name = "blsp2_qup1_spi_apps_clk_src",
614*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
615*4882a593Smuzhiyun 		.num_parents = 2,
616*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
617*4882a593Smuzhiyun 	},
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
621*4882a593Smuzhiyun 	.cmd_rcgr = 0x0a20,
622*4882a593Smuzhiyun 	.hid_width = 5,
623*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
624*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
625*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
626*4882a593Smuzhiyun 		.name = "blsp2_qup2_i2c_apps_clk_src",
627*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
628*4882a593Smuzhiyun 		.num_parents = 2,
629*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
630*4882a593Smuzhiyun 	},
631*4882a593Smuzhiyun };
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
634*4882a593Smuzhiyun 	.cmd_rcgr = 0x0a0c,
635*4882a593Smuzhiyun 	.mnd_width = 8,
636*4882a593Smuzhiyun 	.hid_width = 5,
637*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
638*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
639*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
640*4882a593Smuzhiyun 		.name = "blsp2_qup2_spi_apps_clk_src",
641*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
642*4882a593Smuzhiyun 		.num_parents = 2,
643*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
644*4882a593Smuzhiyun 	},
645*4882a593Smuzhiyun };
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
648*4882a593Smuzhiyun 	.cmd_rcgr = 0x0aa0,
649*4882a593Smuzhiyun 	.hid_width = 5,
650*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
651*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
652*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
653*4882a593Smuzhiyun 		.name = "blsp2_qup3_i2c_apps_clk_src",
654*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
655*4882a593Smuzhiyun 		.num_parents = 2,
656*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
657*4882a593Smuzhiyun 	},
658*4882a593Smuzhiyun };
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
661*4882a593Smuzhiyun 	.cmd_rcgr = 0x0a8c,
662*4882a593Smuzhiyun 	.mnd_width = 8,
663*4882a593Smuzhiyun 	.hid_width = 5,
664*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
665*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
666*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
667*4882a593Smuzhiyun 		.name = "blsp2_qup3_spi_apps_clk_src",
668*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
669*4882a593Smuzhiyun 		.num_parents = 2,
670*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
671*4882a593Smuzhiyun 	},
672*4882a593Smuzhiyun };
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
675*4882a593Smuzhiyun 	.cmd_rcgr = 0x0b20,
676*4882a593Smuzhiyun 	.hid_width = 5,
677*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
678*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
679*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
680*4882a593Smuzhiyun 		.name = "blsp2_qup4_i2c_apps_clk_src",
681*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
682*4882a593Smuzhiyun 		.num_parents = 2,
683*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
684*4882a593Smuzhiyun 	},
685*4882a593Smuzhiyun };
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
688*4882a593Smuzhiyun 	.cmd_rcgr = 0x0b0c,
689*4882a593Smuzhiyun 	.mnd_width = 8,
690*4882a593Smuzhiyun 	.hid_width = 5,
691*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
692*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
693*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
694*4882a593Smuzhiyun 		.name = "blsp2_qup4_spi_apps_clk_src",
695*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
696*4882a593Smuzhiyun 		.num_parents = 2,
697*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
698*4882a593Smuzhiyun 	},
699*4882a593Smuzhiyun };
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
702*4882a593Smuzhiyun 	.cmd_rcgr = 0x0ba0,
703*4882a593Smuzhiyun 	.hid_width = 5,
704*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
705*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
706*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
707*4882a593Smuzhiyun 		.name = "blsp2_qup5_i2c_apps_clk_src",
708*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
709*4882a593Smuzhiyun 		.num_parents = 2,
710*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
711*4882a593Smuzhiyun 	},
712*4882a593Smuzhiyun };
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
715*4882a593Smuzhiyun 	.cmd_rcgr = 0x0b8c,
716*4882a593Smuzhiyun 	.mnd_width = 8,
717*4882a593Smuzhiyun 	.hid_width = 5,
718*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
719*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
720*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
721*4882a593Smuzhiyun 		.name = "blsp2_qup5_spi_apps_clk_src",
722*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
723*4882a593Smuzhiyun 		.num_parents = 2,
724*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
725*4882a593Smuzhiyun 	},
726*4882a593Smuzhiyun };
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
729*4882a593Smuzhiyun 	.cmd_rcgr = 0x0c20,
730*4882a593Smuzhiyun 	.hid_width = 5,
731*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
732*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_i2c_apps_clk,
733*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
734*4882a593Smuzhiyun 		.name = "blsp2_qup6_i2c_apps_clk_src",
735*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
736*4882a593Smuzhiyun 		.num_parents = 2,
737*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
738*4882a593Smuzhiyun 	},
739*4882a593Smuzhiyun };
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
742*4882a593Smuzhiyun 	.cmd_rcgr = 0x0c0c,
743*4882a593Smuzhiyun 	.mnd_width = 8,
744*4882a593Smuzhiyun 	.hid_width = 5,
745*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
746*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
747*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
748*4882a593Smuzhiyun 		.name = "blsp2_qup6_spi_apps_clk_src",
749*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
750*4882a593Smuzhiyun 		.num_parents = 2,
751*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
752*4882a593Smuzhiyun 	},
753*4882a593Smuzhiyun };
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
756*4882a593Smuzhiyun 	.cmd_rcgr = 0x09cc,
757*4882a593Smuzhiyun 	.mnd_width = 16,
758*4882a593Smuzhiyun 	.hid_width = 5,
759*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
760*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
761*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
762*4882a593Smuzhiyun 		.name = "blsp2_uart1_apps_clk_src",
763*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
764*4882a593Smuzhiyun 		.num_parents = 2,
765*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
766*4882a593Smuzhiyun 	},
767*4882a593Smuzhiyun };
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
770*4882a593Smuzhiyun 	.cmd_rcgr = 0x0a4c,
771*4882a593Smuzhiyun 	.mnd_width = 16,
772*4882a593Smuzhiyun 	.hid_width = 5,
773*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
774*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
775*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
776*4882a593Smuzhiyun 		.name = "blsp2_uart2_apps_clk_src",
777*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
778*4882a593Smuzhiyun 		.num_parents = 2,
779*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
780*4882a593Smuzhiyun 	},
781*4882a593Smuzhiyun };
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
784*4882a593Smuzhiyun 	.cmd_rcgr = 0x0acc,
785*4882a593Smuzhiyun 	.mnd_width = 16,
786*4882a593Smuzhiyun 	.hid_width = 5,
787*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
788*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
789*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
790*4882a593Smuzhiyun 		.name = "blsp2_uart3_apps_clk_src",
791*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
792*4882a593Smuzhiyun 		.num_parents = 2,
793*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
794*4882a593Smuzhiyun 	},
795*4882a593Smuzhiyun };
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
798*4882a593Smuzhiyun 	.cmd_rcgr = 0x0b4c,
799*4882a593Smuzhiyun 	.mnd_width = 16,
800*4882a593Smuzhiyun 	.hid_width = 5,
801*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
802*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
803*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
804*4882a593Smuzhiyun 		.name = "blsp2_uart4_apps_clk_src",
805*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
806*4882a593Smuzhiyun 		.num_parents = 2,
807*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
808*4882a593Smuzhiyun 	},
809*4882a593Smuzhiyun };
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
812*4882a593Smuzhiyun 	.cmd_rcgr = 0x0bcc,
813*4882a593Smuzhiyun 	.mnd_width = 16,
814*4882a593Smuzhiyun 	.hid_width = 5,
815*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
816*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
817*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
818*4882a593Smuzhiyun 		.name = "blsp2_uart5_apps_clk_src",
819*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
820*4882a593Smuzhiyun 		.num_parents = 2,
821*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
822*4882a593Smuzhiyun 	},
823*4882a593Smuzhiyun };
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
826*4882a593Smuzhiyun 	.cmd_rcgr = 0x0c4c,
827*4882a593Smuzhiyun 	.mnd_width = 16,
828*4882a593Smuzhiyun 	.hid_width = 5,
829*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
830*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
831*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
832*4882a593Smuzhiyun 		.name = "blsp2_uart6_apps_clk_src",
833*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
834*4882a593Smuzhiyun 		.num_parents = 2,
835*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
836*4882a593Smuzhiyun 	},
837*4882a593Smuzhiyun };
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ce1_clk[] = {
840*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 12, 0, 0),
841*4882a593Smuzhiyun 	F(85710000, P_GPLL0, 7, 0, 0),
842*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 6, 0, 0),
843*4882a593Smuzhiyun 	F(171430000, P_GPLL0, 3.5, 0, 0),
844*4882a593Smuzhiyun 	{ }
845*4882a593Smuzhiyun };
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun static struct clk_rcg2 ce1_clk_src = {
848*4882a593Smuzhiyun 	.cmd_rcgr = 0x1050,
849*4882a593Smuzhiyun 	.hid_width = 5,
850*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
851*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ce1_clk,
852*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
853*4882a593Smuzhiyun 		.name = "ce1_clk_src",
854*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
855*4882a593Smuzhiyun 		.num_parents = 2,
856*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
857*4882a593Smuzhiyun 	},
858*4882a593Smuzhiyun };
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ce2_clk[] = {
861*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 12, 0, 0),
862*4882a593Smuzhiyun 	F(85710000, P_GPLL0, 7, 0, 0),
863*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 6, 0, 0),
864*4882a593Smuzhiyun 	F(171430000, P_GPLL0, 3.5, 0, 0),
865*4882a593Smuzhiyun 	{ }
866*4882a593Smuzhiyun };
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun static struct clk_rcg2 ce2_clk_src = {
869*4882a593Smuzhiyun 	.cmd_rcgr = 0x1090,
870*4882a593Smuzhiyun 	.hid_width = 5,
871*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
872*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ce2_clk,
873*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
874*4882a593Smuzhiyun 		.name = "ce2_clk_src",
875*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
876*4882a593Smuzhiyun 		.num_parents = 2,
877*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
878*4882a593Smuzhiyun 	},
879*4882a593Smuzhiyun };
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_ce3_clk[] = {
882*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 12, 0, 0),
883*4882a593Smuzhiyun 	F(85710000, P_GPLL0, 7, 0, 0),
884*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 6, 0, 0),
885*4882a593Smuzhiyun 	F(171430000, P_GPLL0, 3.5, 0, 0),
886*4882a593Smuzhiyun 	{ }
887*4882a593Smuzhiyun };
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun static struct clk_rcg2 ce3_clk_src = {
890*4882a593Smuzhiyun 	.cmd_rcgr = 0x1d10,
891*4882a593Smuzhiyun 	.hid_width = 5,
892*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
893*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_ce3_clk,
894*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
895*4882a593Smuzhiyun 		.name = "ce3_clk_src",
896*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
897*4882a593Smuzhiyun 		.num_parents = 2,
898*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
899*4882a593Smuzhiyun 	},
900*4882a593Smuzhiyun };
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_gp_clk[] = {
903*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
904*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 6, 0, 0),
905*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 3, 0, 0),
906*4882a593Smuzhiyun 	{ }
907*4882a593Smuzhiyun };
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun static struct clk_rcg2 gp1_clk_src = {
910*4882a593Smuzhiyun 	.cmd_rcgr = 0x1904,
911*4882a593Smuzhiyun 	.mnd_width = 8,
912*4882a593Smuzhiyun 	.hid_width = 5,
913*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
914*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_gp_clk,
915*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
916*4882a593Smuzhiyun 		.name = "gp1_clk_src",
917*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
918*4882a593Smuzhiyun 		.num_parents = 2,
919*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
920*4882a593Smuzhiyun 	},
921*4882a593Smuzhiyun };
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun static struct clk_rcg2 gp2_clk_src = {
924*4882a593Smuzhiyun 	.cmd_rcgr = 0x1944,
925*4882a593Smuzhiyun 	.mnd_width = 8,
926*4882a593Smuzhiyun 	.hid_width = 5,
927*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
928*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_gp_clk,
929*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
930*4882a593Smuzhiyun 		.name = "gp2_clk_src",
931*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
932*4882a593Smuzhiyun 		.num_parents = 2,
933*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
934*4882a593Smuzhiyun 	},
935*4882a593Smuzhiyun };
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun static struct clk_rcg2 gp3_clk_src = {
938*4882a593Smuzhiyun 	.cmd_rcgr = 0x1984,
939*4882a593Smuzhiyun 	.mnd_width = 8,
940*4882a593Smuzhiyun 	.hid_width = 5,
941*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
942*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_gp_clk,
943*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
944*4882a593Smuzhiyun 		.name = "gp3_clk_src",
945*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
946*4882a593Smuzhiyun 		.num_parents = 2,
947*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
948*4882a593Smuzhiyun 	},
949*4882a593Smuzhiyun };
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_pcie_0_1_aux_clk[] = {
952*4882a593Smuzhiyun 	F(1010000, P_XO, 1, 1, 19),
953*4882a593Smuzhiyun 	{ }
954*4882a593Smuzhiyun };
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun static struct clk_rcg2 pcie_0_aux_clk_src = {
957*4882a593Smuzhiyun 	.cmd_rcgr = 0x1b2c,
958*4882a593Smuzhiyun 	.mnd_width = 16,
959*4882a593Smuzhiyun 	.hid_width = 5,
960*4882a593Smuzhiyun 	.parent_map = gcc_xo_pcie_sleep_map,
961*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_pcie_0_1_aux_clk,
962*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
963*4882a593Smuzhiyun 		.name = "pcie_0_aux_clk_src",
964*4882a593Smuzhiyun 		.parent_names = gcc_xo_pcie_sleep,
965*4882a593Smuzhiyun 		.num_parents = 2,
966*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
967*4882a593Smuzhiyun 	},
968*4882a593Smuzhiyun };
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun static struct clk_rcg2 pcie_1_aux_clk_src = {
971*4882a593Smuzhiyun 	.cmd_rcgr = 0x1bac,
972*4882a593Smuzhiyun 	.mnd_width = 16,
973*4882a593Smuzhiyun 	.hid_width = 5,
974*4882a593Smuzhiyun 	.parent_map = gcc_xo_pcie_sleep_map,
975*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_pcie_0_1_aux_clk,
976*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
977*4882a593Smuzhiyun 		.name = "pcie_1_aux_clk_src",
978*4882a593Smuzhiyun 		.parent_names = gcc_xo_pcie_sleep,
979*4882a593Smuzhiyun 		.num_parents = 2,
980*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
981*4882a593Smuzhiyun 	},
982*4882a593Smuzhiyun };
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_pcie_0_1_pipe_clk[] = {
985*4882a593Smuzhiyun 	F(125000000, P_PCIE_0_1_PIPE_CLK, 1, 0, 0),
986*4882a593Smuzhiyun 	F(250000000, P_PCIE_0_1_PIPE_CLK, 1, 0, 0),
987*4882a593Smuzhiyun 	{ }
988*4882a593Smuzhiyun };
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun static struct clk_rcg2 pcie_0_pipe_clk_src = {
991*4882a593Smuzhiyun 	.cmd_rcgr = 0x1b18,
992*4882a593Smuzhiyun 	.hid_width = 5,
993*4882a593Smuzhiyun 	.parent_map = gcc_xo_pcie_map,
994*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_pcie_0_1_pipe_clk,
995*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
996*4882a593Smuzhiyun 		.name = "pcie_0_pipe_clk_src",
997*4882a593Smuzhiyun 		.parent_names = gcc_xo_pcie,
998*4882a593Smuzhiyun 		.num_parents = 2,
999*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1000*4882a593Smuzhiyun 	},
1001*4882a593Smuzhiyun };
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun static struct clk_rcg2 pcie_1_pipe_clk_src = {
1004*4882a593Smuzhiyun 	.cmd_rcgr = 0x1b98,
1005*4882a593Smuzhiyun 	.hid_width = 5,
1006*4882a593Smuzhiyun 	.parent_map = gcc_xo_pcie_map,
1007*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_pcie_0_1_pipe_clk,
1008*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1009*4882a593Smuzhiyun 		.name = "pcie_1_pipe_clk_src",
1010*4882a593Smuzhiyun 		.parent_names = gcc_xo_pcie,
1011*4882a593Smuzhiyun 		.num_parents = 2,
1012*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1013*4882a593Smuzhiyun 	},
1014*4882a593Smuzhiyun };
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
1017*4882a593Smuzhiyun 	F(60000000, P_GPLL0, 10, 0, 0),
1018*4882a593Smuzhiyun 	{ }
1019*4882a593Smuzhiyun };
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun static struct clk_rcg2 pdm2_clk_src = {
1022*4882a593Smuzhiyun 	.cmd_rcgr = 0x0cd0,
1023*4882a593Smuzhiyun 	.hid_width = 5,
1024*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1025*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_pdm2_clk,
1026*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1027*4882a593Smuzhiyun 		.name = "pdm2_clk_src",
1028*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
1029*4882a593Smuzhiyun 		.num_parents = 2,
1030*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1031*4882a593Smuzhiyun 	},
1032*4882a593Smuzhiyun };
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_sata_asic0_clk[] = {
1035*4882a593Smuzhiyun 	F(75000000, P_SATA_ASIC0_CLK, 1, 0, 0),
1036*4882a593Smuzhiyun 	F(150000000, P_SATA_ASIC0_CLK, 1, 0, 0),
1037*4882a593Smuzhiyun 	F(300000000, P_SATA_ASIC0_CLK, 1, 0, 0),
1038*4882a593Smuzhiyun 	{ }
1039*4882a593Smuzhiyun };
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun static struct clk_rcg2 sata_asic0_clk_src = {
1042*4882a593Smuzhiyun 	.cmd_rcgr = 0x1c94,
1043*4882a593Smuzhiyun 	.hid_width = 5,
1044*4882a593Smuzhiyun 	.parent_map = gcc_xo_sata_asic0_map,
1045*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_sata_asic0_clk,
1046*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1047*4882a593Smuzhiyun 		.name = "sata_asic0_clk_src",
1048*4882a593Smuzhiyun 		.parent_names = gcc_xo_sata_asic0,
1049*4882a593Smuzhiyun 		.num_parents = 2,
1050*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1051*4882a593Smuzhiyun 	},
1052*4882a593Smuzhiyun };
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_sata_pmalive_clk[] = {
1055*4882a593Smuzhiyun 	F(19200000, P_XO, 1, 0, 0),
1056*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 12, 0, 0),
1057*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 6, 0, 0),
1058*4882a593Smuzhiyun 	{ }
1059*4882a593Smuzhiyun };
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun static struct clk_rcg2 sata_pmalive_clk_src = {
1062*4882a593Smuzhiyun 	.cmd_rcgr = 0x1c80,
1063*4882a593Smuzhiyun 	.hid_width = 5,
1064*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1065*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_sata_pmalive_clk,
1066*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1067*4882a593Smuzhiyun 		.name = "sata_pmalive_clk_src",
1068*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
1069*4882a593Smuzhiyun 		.num_parents = 2,
1070*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1071*4882a593Smuzhiyun 	},
1072*4882a593Smuzhiyun };
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_sata_rx_clk[] = {
1075*4882a593Smuzhiyun 	F(75000000, P_SATA_RX_CLK, 1, 0, 0),
1076*4882a593Smuzhiyun 	F(150000000, P_SATA_RX_CLK, 1, 0, 0),
1077*4882a593Smuzhiyun 	F(300000000, P_SATA_RX_CLK, 1, 0, 0),
1078*4882a593Smuzhiyun 	{ }
1079*4882a593Smuzhiyun };
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun static struct clk_rcg2 sata_rx_clk_src = {
1082*4882a593Smuzhiyun 	.cmd_rcgr = 0x1ca8,
1083*4882a593Smuzhiyun 	.hid_width = 5,
1084*4882a593Smuzhiyun 	.parent_map = gcc_xo_sata_rx_map,
1085*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_sata_rx_clk,
1086*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1087*4882a593Smuzhiyun 		.name = "sata_rx_clk_src",
1088*4882a593Smuzhiyun 		.parent_names = gcc_xo_sata_rx,
1089*4882a593Smuzhiyun 		.num_parents = 2,
1090*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1091*4882a593Smuzhiyun 	},
1092*4882a593Smuzhiyun };
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_sata_rx_oob_clk[] = {
1095*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 6, 0, 0),
1096*4882a593Smuzhiyun 	{ }
1097*4882a593Smuzhiyun };
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun static struct clk_rcg2 sata_rx_oob_clk_src = {
1100*4882a593Smuzhiyun 	.cmd_rcgr = 0x1c5c,
1101*4882a593Smuzhiyun 	.hid_width = 5,
1102*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1103*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_sata_rx_oob_clk,
1104*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1105*4882a593Smuzhiyun 		.name = "sata_rx_oob_clk_src",
1106*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
1107*4882a593Smuzhiyun 		.num_parents = 2,
1108*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1109*4882a593Smuzhiyun 	},
1110*4882a593Smuzhiyun };
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_sdcc1_4_apps_clk[] = {
1113*4882a593Smuzhiyun 	F(144000, P_XO, 16, 3, 25),
1114*4882a593Smuzhiyun 	F(400000, P_XO, 12, 1, 4),
1115*4882a593Smuzhiyun 	F(20000000, P_GPLL0, 15, 1, 2),
1116*4882a593Smuzhiyun 	F(25000000, P_GPLL0, 12, 1, 2),
1117*4882a593Smuzhiyun 	F(50000000, P_GPLL0, 12, 0, 0),
1118*4882a593Smuzhiyun 	F(100000000, P_GPLL0, 6, 0, 0),
1119*4882a593Smuzhiyun 	F(192000000, P_GPLL4, 4, 0, 0),
1120*4882a593Smuzhiyun 	F(200000000, P_GPLL0, 3, 0, 0),
1121*4882a593Smuzhiyun 	F(384000000, P_GPLL4, 2, 0, 0),
1122*4882a593Smuzhiyun 	{ }
1123*4882a593Smuzhiyun };
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun static struct clk_rcg2 sdcc1_apps_clk_src = {
1126*4882a593Smuzhiyun 	.cmd_rcgr = 0x04d0,
1127*4882a593Smuzhiyun 	.mnd_width = 8,
1128*4882a593Smuzhiyun 	.hid_width = 5,
1129*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_gpll4_map,
1130*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
1131*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1132*4882a593Smuzhiyun 		.name = "sdcc1_apps_clk_src",
1133*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0_gpll4,
1134*4882a593Smuzhiyun 		.num_parents = 3,
1135*4882a593Smuzhiyun 		.ops = &clk_rcg2_floor_ops,
1136*4882a593Smuzhiyun 	},
1137*4882a593Smuzhiyun };
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun static struct clk_rcg2 sdcc2_apps_clk_src = {
1140*4882a593Smuzhiyun 	.cmd_rcgr = 0x0510,
1141*4882a593Smuzhiyun 	.mnd_width = 8,
1142*4882a593Smuzhiyun 	.hid_width = 5,
1143*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1144*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
1145*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1146*4882a593Smuzhiyun 		.name = "sdcc2_apps_clk_src",
1147*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
1148*4882a593Smuzhiyun 		.num_parents = 2,
1149*4882a593Smuzhiyun 		.ops = &clk_rcg2_floor_ops,
1150*4882a593Smuzhiyun 	},
1151*4882a593Smuzhiyun };
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun static struct clk_rcg2 sdcc3_apps_clk_src = {
1154*4882a593Smuzhiyun 	.cmd_rcgr = 0x0550,
1155*4882a593Smuzhiyun 	.mnd_width = 8,
1156*4882a593Smuzhiyun 	.hid_width = 5,
1157*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1158*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
1159*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1160*4882a593Smuzhiyun 		.name = "sdcc3_apps_clk_src",
1161*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
1162*4882a593Smuzhiyun 		.num_parents = 2,
1163*4882a593Smuzhiyun 		.ops = &clk_rcg2_floor_ops,
1164*4882a593Smuzhiyun 	},
1165*4882a593Smuzhiyun };
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun static struct clk_rcg2 sdcc4_apps_clk_src = {
1168*4882a593Smuzhiyun 	.cmd_rcgr = 0x0590,
1169*4882a593Smuzhiyun 	.mnd_width = 8,
1170*4882a593Smuzhiyun 	.hid_width = 5,
1171*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1172*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_sdcc1_4_apps_clk,
1173*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1174*4882a593Smuzhiyun 		.name = "sdcc4_apps_clk_src",
1175*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
1176*4882a593Smuzhiyun 		.num_parents = 2,
1177*4882a593Smuzhiyun 		.ops = &clk_rcg2_floor_ops,
1178*4882a593Smuzhiyun 	},
1179*4882a593Smuzhiyun };
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1182*4882a593Smuzhiyun 	F(105000, P_XO, 2, 1, 91),
1183*4882a593Smuzhiyun 	{ }
1184*4882a593Smuzhiyun };
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun static struct clk_rcg2 tsif_ref_clk_src = {
1187*4882a593Smuzhiyun 	.cmd_rcgr = 0x0d90,
1188*4882a593Smuzhiyun 	.mnd_width = 8,
1189*4882a593Smuzhiyun 	.hid_width = 5,
1190*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1191*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_tsif_ref_clk,
1192*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1193*4882a593Smuzhiyun 		.name = "tsif_ref_clk_src",
1194*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
1195*4882a593Smuzhiyun 		.num_parents = 2,
1196*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1197*4882a593Smuzhiyun 	},
1198*4882a593Smuzhiyun };
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1201*4882a593Smuzhiyun 	F(60000000, P_GPLL0, 10, 0, 0),
1202*4882a593Smuzhiyun 	{ }
1203*4882a593Smuzhiyun };
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun static struct clk_rcg2 usb30_mock_utmi_clk_src = {
1206*4882a593Smuzhiyun 	.cmd_rcgr = 0x03e8,
1207*4882a593Smuzhiyun 	.hid_width = 5,
1208*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1209*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1210*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1211*4882a593Smuzhiyun 		.name = "usb30_mock_utmi_clk_src",
1212*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
1213*4882a593Smuzhiyun 		.num_parents = 2,
1214*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1215*4882a593Smuzhiyun 	},
1216*4882a593Smuzhiyun };
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb30_sec_mock_utmi_clk[] = {
1219*4882a593Smuzhiyun 	F(125000000, P_GPLL0, 1, 5, 24),
1220*4882a593Smuzhiyun 	{ }
1221*4882a593Smuzhiyun };
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun static struct clk_rcg2 usb30_sec_mock_utmi_clk_src = {
1224*4882a593Smuzhiyun 	.cmd_rcgr = 0x1be8,
1225*4882a593Smuzhiyun 	.hid_width = 5,
1226*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1227*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_usb30_sec_mock_utmi_clk,
1228*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1229*4882a593Smuzhiyun 		.name = "usb30_sec_mock_utmi_clk_src",
1230*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
1231*4882a593Smuzhiyun 		.num_parents = 2,
1232*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1233*4882a593Smuzhiyun 	},
1234*4882a593Smuzhiyun };
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1237*4882a593Smuzhiyun 	F(75000000, P_GPLL0, 8, 0, 0),
1238*4882a593Smuzhiyun 	{ }
1239*4882a593Smuzhiyun };
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun static struct clk_rcg2 usb_hs_system_clk_src = {
1242*4882a593Smuzhiyun 	.cmd_rcgr = 0x0490,
1243*4882a593Smuzhiyun 	.hid_width = 5,
1244*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1245*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_usb_hs_system_clk,
1246*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1247*4882a593Smuzhiyun 		.name = "usb_hs_system_clk_src",
1248*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
1249*4882a593Smuzhiyun 		.num_parents = 2,
1250*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1251*4882a593Smuzhiyun 	},
1252*4882a593Smuzhiyun };
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1255*4882a593Smuzhiyun 	F(480000000, P_GPLL1, 1, 0, 0),
1256*4882a593Smuzhiyun 	{ }
1257*4882a593Smuzhiyun };
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun static const struct parent_map usb_hsic_clk_src_map[] = {
1260*4882a593Smuzhiyun 	{ P_XO, 0 },
1261*4882a593Smuzhiyun 	{ P_GPLL1, 4 }
1262*4882a593Smuzhiyun };
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun static struct clk_rcg2 usb_hsic_clk_src = {
1265*4882a593Smuzhiyun 	.cmd_rcgr = 0x0440,
1266*4882a593Smuzhiyun 	.hid_width = 5,
1267*4882a593Smuzhiyun 	.parent_map = usb_hsic_clk_src_map,
1268*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_usb_hsic_clk,
1269*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1270*4882a593Smuzhiyun 		.name = "usb_hsic_clk_src",
1271*4882a593Smuzhiyun 		.parent_names = (const char *[]){
1272*4882a593Smuzhiyun 			"xo",
1273*4882a593Smuzhiyun 			"gpll1_vote",
1274*4882a593Smuzhiyun 		},
1275*4882a593Smuzhiyun 		.num_parents = 2,
1276*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1277*4882a593Smuzhiyun 	},
1278*4882a593Smuzhiyun };
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb_hsic_ahb_clk_src[] = {
1281*4882a593Smuzhiyun 	F(60000000, P_GPLL1, 8, 0, 0),
1282*4882a593Smuzhiyun 	{ }
1283*4882a593Smuzhiyun };
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun static struct clk_rcg2 usb_hsic_ahb_clk_src = {
1286*4882a593Smuzhiyun 	.cmd_rcgr = 0x046c,
1287*4882a593Smuzhiyun 	.mnd_width = 8,
1288*4882a593Smuzhiyun 	.hid_width = 5,
1289*4882a593Smuzhiyun 	.parent_map = usb_hsic_clk_src_map,
1290*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_usb_hsic_ahb_clk_src,
1291*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1292*4882a593Smuzhiyun 		.name = "usb_hsic_ahb_clk_src",
1293*4882a593Smuzhiyun 		.parent_names = (const char *[]){
1294*4882a593Smuzhiyun 			"xo",
1295*4882a593Smuzhiyun 			"gpll1_vote",
1296*4882a593Smuzhiyun 		},
1297*4882a593Smuzhiyun 		.num_parents = 2,
1298*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1299*4882a593Smuzhiyun 	},
1300*4882a593Smuzhiyun };
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1303*4882a593Smuzhiyun 	F(9600000, P_XO, 2, 0, 0),
1304*4882a593Smuzhiyun 	{ }
1305*4882a593Smuzhiyun };
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun static struct clk_rcg2 usb_hsic_io_cal_clk_src = {
1308*4882a593Smuzhiyun 	.cmd_rcgr = 0x0458,
1309*4882a593Smuzhiyun 	.hid_width = 5,
1310*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1311*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1312*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1313*4882a593Smuzhiyun 		.name = "usb_hsic_io_cal_clk_src",
1314*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
1315*4882a593Smuzhiyun 		.num_parents = 1,
1316*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1317*4882a593Smuzhiyun 	},
1318*4882a593Smuzhiyun };
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun static struct clk_branch gcc_usb_hsic_mock_utmi_clk = {
1321*4882a593Smuzhiyun 	.halt_reg = 0x1f14,
1322*4882a593Smuzhiyun 	.clkr = {
1323*4882a593Smuzhiyun 		.enable_reg = 0x1f14,
1324*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1325*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1326*4882a593Smuzhiyun 			.name = "gcc_usb_hsic_mock_utmi_clk",
1327*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1328*4882a593Smuzhiyun 				"usb_hsic_mock_utmi_clk_src",
1329*4882a593Smuzhiyun 			},
1330*4882a593Smuzhiyun 			.num_parents = 1,
1331*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1332*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1333*4882a593Smuzhiyun 		},
1334*4882a593Smuzhiyun 	},
1335*4882a593Smuzhiyun };
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb_hsic_mock_utmi_clk[] = {
1338*4882a593Smuzhiyun 	F(60000000, P_GPLL0, 10, 0, 0),
1339*4882a593Smuzhiyun 	{ }
1340*4882a593Smuzhiyun };
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun static struct clk_rcg2 usb_hsic_mock_utmi_clk_src = {
1343*4882a593Smuzhiyun 	.cmd_rcgr = 0x1f00,
1344*4882a593Smuzhiyun 	.hid_width = 5,
1345*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1346*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_usb_hsic_mock_utmi_clk,
1347*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1348*4882a593Smuzhiyun 		.name = "usb_hsic_mock_utmi_clk_src",
1349*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
1350*4882a593Smuzhiyun 		.num_parents = 1,
1351*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1352*4882a593Smuzhiyun 	},
1353*4882a593Smuzhiyun };
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun static const struct freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1356*4882a593Smuzhiyun 	F(75000000, P_GPLL0, 8, 0, 0),
1357*4882a593Smuzhiyun 	{ }
1358*4882a593Smuzhiyun };
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun static struct clk_rcg2 usb_hsic_system_clk_src = {
1361*4882a593Smuzhiyun 	.cmd_rcgr = 0x041c,
1362*4882a593Smuzhiyun 	.hid_width = 5,
1363*4882a593Smuzhiyun 	.parent_map = gcc_xo_gpll0_map,
1364*4882a593Smuzhiyun 	.freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1365*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
1366*4882a593Smuzhiyun 		.name = "usb_hsic_system_clk_src",
1367*4882a593Smuzhiyun 		.parent_names = gcc_xo_gpll0,
1368*4882a593Smuzhiyun 		.num_parents = 2,
1369*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
1370*4882a593Smuzhiyun 	},
1371*4882a593Smuzhiyun };
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun static struct clk_branch gcc_bam_dma_ahb_clk = {
1374*4882a593Smuzhiyun 	.halt_reg = 0x0d44,
1375*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1376*4882a593Smuzhiyun 	.clkr = {
1377*4882a593Smuzhiyun 		.enable_reg = 0x1484,
1378*4882a593Smuzhiyun 		.enable_mask = BIT(12),
1379*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1380*4882a593Smuzhiyun 			.name = "gcc_bam_dma_ahb_clk",
1381*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1382*4882a593Smuzhiyun 				"periph_noc_clk_src",
1383*4882a593Smuzhiyun 			},
1384*4882a593Smuzhiyun 			.num_parents = 1,
1385*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1386*4882a593Smuzhiyun 		},
1387*4882a593Smuzhiyun 	},
1388*4882a593Smuzhiyun };
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_ahb_clk = {
1391*4882a593Smuzhiyun 	.halt_reg = 0x05c4,
1392*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1393*4882a593Smuzhiyun 	.clkr = {
1394*4882a593Smuzhiyun 		.enable_reg = 0x1484,
1395*4882a593Smuzhiyun 		.enable_mask = BIT(17),
1396*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1397*4882a593Smuzhiyun 			.name = "gcc_blsp1_ahb_clk",
1398*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1399*4882a593Smuzhiyun 				"periph_noc_clk_src",
1400*4882a593Smuzhiyun 			},
1401*4882a593Smuzhiyun 			.num_parents = 1,
1402*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1403*4882a593Smuzhiyun 		},
1404*4882a593Smuzhiyun 	},
1405*4882a593Smuzhiyun };
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
1408*4882a593Smuzhiyun 	.halt_reg = 0x0648,
1409*4882a593Smuzhiyun 	.clkr = {
1410*4882a593Smuzhiyun 		.enable_reg = 0x0648,
1411*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1412*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1413*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup1_i2c_apps_clk",
1414*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1415*4882a593Smuzhiyun 				"blsp1_qup1_i2c_apps_clk_src",
1416*4882a593Smuzhiyun 			},
1417*4882a593Smuzhiyun 			.num_parents = 1,
1418*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1419*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1420*4882a593Smuzhiyun 		},
1421*4882a593Smuzhiyun 	},
1422*4882a593Smuzhiyun };
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
1425*4882a593Smuzhiyun 	.halt_reg = 0x0644,
1426*4882a593Smuzhiyun 	.clkr = {
1427*4882a593Smuzhiyun 		.enable_reg = 0x0644,
1428*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1429*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1430*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup1_spi_apps_clk",
1431*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1432*4882a593Smuzhiyun 				"blsp1_qup1_spi_apps_clk_src",
1433*4882a593Smuzhiyun 			},
1434*4882a593Smuzhiyun 			.num_parents = 1,
1435*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1436*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1437*4882a593Smuzhiyun 		},
1438*4882a593Smuzhiyun 	},
1439*4882a593Smuzhiyun };
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
1442*4882a593Smuzhiyun 	.halt_reg = 0x06c8,
1443*4882a593Smuzhiyun 	.clkr = {
1444*4882a593Smuzhiyun 		.enable_reg = 0x06c8,
1445*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1446*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1447*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup2_i2c_apps_clk",
1448*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1449*4882a593Smuzhiyun 				"blsp1_qup2_i2c_apps_clk_src",
1450*4882a593Smuzhiyun 			},
1451*4882a593Smuzhiyun 			.num_parents = 1,
1452*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1453*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1454*4882a593Smuzhiyun 		},
1455*4882a593Smuzhiyun 	},
1456*4882a593Smuzhiyun };
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
1459*4882a593Smuzhiyun 	.halt_reg = 0x06c4,
1460*4882a593Smuzhiyun 	.clkr = {
1461*4882a593Smuzhiyun 		.enable_reg = 0x06c4,
1462*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1463*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1464*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup2_spi_apps_clk",
1465*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1466*4882a593Smuzhiyun 				"blsp1_qup2_spi_apps_clk_src",
1467*4882a593Smuzhiyun 			},
1468*4882a593Smuzhiyun 			.num_parents = 1,
1469*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1470*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1471*4882a593Smuzhiyun 		},
1472*4882a593Smuzhiyun 	},
1473*4882a593Smuzhiyun };
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
1476*4882a593Smuzhiyun 	.halt_reg = 0x0748,
1477*4882a593Smuzhiyun 	.clkr = {
1478*4882a593Smuzhiyun 		.enable_reg = 0x0748,
1479*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1480*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1481*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup3_i2c_apps_clk",
1482*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1483*4882a593Smuzhiyun 				"blsp1_qup3_i2c_apps_clk_src",
1484*4882a593Smuzhiyun 			},
1485*4882a593Smuzhiyun 			.num_parents = 1,
1486*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1487*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1488*4882a593Smuzhiyun 		},
1489*4882a593Smuzhiyun 	},
1490*4882a593Smuzhiyun };
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
1493*4882a593Smuzhiyun 	.halt_reg = 0x0744,
1494*4882a593Smuzhiyun 	.clkr = {
1495*4882a593Smuzhiyun 		.enable_reg = 0x0744,
1496*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1497*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1498*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup3_spi_apps_clk",
1499*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1500*4882a593Smuzhiyun 				"blsp1_qup3_spi_apps_clk_src",
1501*4882a593Smuzhiyun 			},
1502*4882a593Smuzhiyun 			.num_parents = 1,
1503*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1504*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1505*4882a593Smuzhiyun 		},
1506*4882a593Smuzhiyun 	},
1507*4882a593Smuzhiyun };
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
1510*4882a593Smuzhiyun 	.halt_reg = 0x07c8,
1511*4882a593Smuzhiyun 	.clkr = {
1512*4882a593Smuzhiyun 		.enable_reg = 0x07c8,
1513*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1514*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1515*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup4_i2c_apps_clk",
1516*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1517*4882a593Smuzhiyun 				"blsp1_qup4_i2c_apps_clk_src",
1518*4882a593Smuzhiyun 			},
1519*4882a593Smuzhiyun 			.num_parents = 1,
1520*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1521*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1522*4882a593Smuzhiyun 		},
1523*4882a593Smuzhiyun 	},
1524*4882a593Smuzhiyun };
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
1527*4882a593Smuzhiyun 	.halt_reg = 0x07c4,
1528*4882a593Smuzhiyun 	.clkr = {
1529*4882a593Smuzhiyun 		.enable_reg = 0x07c4,
1530*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1531*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1532*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup4_spi_apps_clk",
1533*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1534*4882a593Smuzhiyun 				"blsp1_qup4_spi_apps_clk_src",
1535*4882a593Smuzhiyun 			},
1536*4882a593Smuzhiyun 			.num_parents = 1,
1537*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1538*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1539*4882a593Smuzhiyun 		},
1540*4882a593Smuzhiyun 	},
1541*4882a593Smuzhiyun };
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
1544*4882a593Smuzhiyun 	.halt_reg = 0x0848,
1545*4882a593Smuzhiyun 	.clkr = {
1546*4882a593Smuzhiyun 		.enable_reg = 0x0848,
1547*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1548*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1549*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup5_i2c_apps_clk",
1550*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1551*4882a593Smuzhiyun 				"blsp1_qup5_i2c_apps_clk_src",
1552*4882a593Smuzhiyun 			},
1553*4882a593Smuzhiyun 			.num_parents = 1,
1554*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1555*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1556*4882a593Smuzhiyun 		},
1557*4882a593Smuzhiyun 	},
1558*4882a593Smuzhiyun };
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
1561*4882a593Smuzhiyun 	.halt_reg = 0x0844,
1562*4882a593Smuzhiyun 	.clkr = {
1563*4882a593Smuzhiyun 		.enable_reg = 0x0844,
1564*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1565*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1566*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup5_spi_apps_clk",
1567*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1568*4882a593Smuzhiyun 				"blsp1_qup5_spi_apps_clk_src",
1569*4882a593Smuzhiyun 			},
1570*4882a593Smuzhiyun 			.num_parents = 1,
1571*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1572*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1573*4882a593Smuzhiyun 		},
1574*4882a593Smuzhiyun 	},
1575*4882a593Smuzhiyun };
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
1578*4882a593Smuzhiyun 	.halt_reg = 0x08c8,
1579*4882a593Smuzhiyun 	.clkr = {
1580*4882a593Smuzhiyun 		.enable_reg = 0x08c8,
1581*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1582*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1583*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup6_i2c_apps_clk",
1584*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1585*4882a593Smuzhiyun 				"blsp1_qup6_i2c_apps_clk_src",
1586*4882a593Smuzhiyun 			},
1587*4882a593Smuzhiyun 			.num_parents = 1,
1588*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1589*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1590*4882a593Smuzhiyun 		},
1591*4882a593Smuzhiyun 	},
1592*4882a593Smuzhiyun };
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
1595*4882a593Smuzhiyun 	.halt_reg = 0x08c4,
1596*4882a593Smuzhiyun 	.clkr = {
1597*4882a593Smuzhiyun 		.enable_reg = 0x08c4,
1598*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1599*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1600*4882a593Smuzhiyun 			.name = "gcc_blsp1_qup6_spi_apps_clk",
1601*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1602*4882a593Smuzhiyun 				"blsp1_qup6_spi_apps_clk_src",
1603*4882a593Smuzhiyun 			},
1604*4882a593Smuzhiyun 			.num_parents = 1,
1605*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1606*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1607*4882a593Smuzhiyun 		},
1608*4882a593Smuzhiyun 	},
1609*4882a593Smuzhiyun };
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart1_apps_clk = {
1612*4882a593Smuzhiyun 	.halt_reg = 0x0684,
1613*4882a593Smuzhiyun 	.clkr = {
1614*4882a593Smuzhiyun 		.enable_reg = 0x0684,
1615*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1616*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1617*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart1_apps_clk",
1618*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1619*4882a593Smuzhiyun 				"blsp1_uart1_apps_clk_src",
1620*4882a593Smuzhiyun 			},
1621*4882a593Smuzhiyun 			.num_parents = 1,
1622*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1623*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1624*4882a593Smuzhiyun 		},
1625*4882a593Smuzhiyun 	},
1626*4882a593Smuzhiyun };
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart2_apps_clk = {
1629*4882a593Smuzhiyun 	.halt_reg = 0x0704,
1630*4882a593Smuzhiyun 	.clkr = {
1631*4882a593Smuzhiyun 		.enable_reg = 0x0704,
1632*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1633*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1634*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart2_apps_clk",
1635*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1636*4882a593Smuzhiyun 				"blsp1_uart2_apps_clk_src",
1637*4882a593Smuzhiyun 			},
1638*4882a593Smuzhiyun 			.num_parents = 1,
1639*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1640*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1641*4882a593Smuzhiyun 		},
1642*4882a593Smuzhiyun 	},
1643*4882a593Smuzhiyun };
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart3_apps_clk = {
1646*4882a593Smuzhiyun 	.halt_reg = 0x0784,
1647*4882a593Smuzhiyun 	.clkr = {
1648*4882a593Smuzhiyun 		.enable_reg = 0x0784,
1649*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1650*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1651*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart3_apps_clk",
1652*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1653*4882a593Smuzhiyun 				"blsp1_uart3_apps_clk_src",
1654*4882a593Smuzhiyun 			},
1655*4882a593Smuzhiyun 			.num_parents = 1,
1656*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1657*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1658*4882a593Smuzhiyun 		},
1659*4882a593Smuzhiyun 	},
1660*4882a593Smuzhiyun };
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart4_apps_clk = {
1663*4882a593Smuzhiyun 	.halt_reg = 0x0804,
1664*4882a593Smuzhiyun 	.clkr = {
1665*4882a593Smuzhiyun 		.enable_reg = 0x0804,
1666*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1667*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1668*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart4_apps_clk",
1669*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1670*4882a593Smuzhiyun 				"blsp1_uart4_apps_clk_src",
1671*4882a593Smuzhiyun 			},
1672*4882a593Smuzhiyun 			.num_parents = 1,
1673*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1674*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1675*4882a593Smuzhiyun 		},
1676*4882a593Smuzhiyun 	},
1677*4882a593Smuzhiyun };
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart5_apps_clk = {
1680*4882a593Smuzhiyun 	.halt_reg = 0x0884,
1681*4882a593Smuzhiyun 	.clkr = {
1682*4882a593Smuzhiyun 		.enable_reg = 0x0884,
1683*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1684*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1685*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart5_apps_clk",
1686*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1687*4882a593Smuzhiyun 				"blsp1_uart5_apps_clk_src",
1688*4882a593Smuzhiyun 			},
1689*4882a593Smuzhiyun 			.num_parents = 1,
1690*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1691*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1692*4882a593Smuzhiyun 		},
1693*4882a593Smuzhiyun 	},
1694*4882a593Smuzhiyun };
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun static struct clk_branch gcc_blsp1_uart6_apps_clk = {
1697*4882a593Smuzhiyun 	.halt_reg = 0x0904,
1698*4882a593Smuzhiyun 	.clkr = {
1699*4882a593Smuzhiyun 		.enable_reg = 0x0904,
1700*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1701*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1702*4882a593Smuzhiyun 			.name = "gcc_blsp1_uart6_apps_clk",
1703*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1704*4882a593Smuzhiyun 				"blsp1_uart6_apps_clk_src",
1705*4882a593Smuzhiyun 			},
1706*4882a593Smuzhiyun 			.num_parents = 1,
1707*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1708*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1709*4882a593Smuzhiyun 		},
1710*4882a593Smuzhiyun 	},
1711*4882a593Smuzhiyun };
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_ahb_clk = {
1714*4882a593Smuzhiyun 	.halt_reg = 0x0944,
1715*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
1716*4882a593Smuzhiyun 	.clkr = {
1717*4882a593Smuzhiyun 		.enable_reg = 0x1484,
1718*4882a593Smuzhiyun 		.enable_mask = BIT(15),
1719*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1720*4882a593Smuzhiyun 			.name = "gcc_blsp2_ahb_clk",
1721*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1722*4882a593Smuzhiyun 				"periph_noc_clk_src",
1723*4882a593Smuzhiyun 			},
1724*4882a593Smuzhiyun 			.num_parents = 1,
1725*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1726*4882a593Smuzhiyun 		},
1727*4882a593Smuzhiyun 	},
1728*4882a593Smuzhiyun };
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
1731*4882a593Smuzhiyun 	.halt_reg = 0x0988,
1732*4882a593Smuzhiyun 	.clkr = {
1733*4882a593Smuzhiyun 		.enable_reg = 0x0988,
1734*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1735*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1736*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup1_i2c_apps_clk",
1737*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1738*4882a593Smuzhiyun 				"blsp2_qup1_i2c_apps_clk_src",
1739*4882a593Smuzhiyun 			},
1740*4882a593Smuzhiyun 			.num_parents = 1,
1741*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1742*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1743*4882a593Smuzhiyun 		},
1744*4882a593Smuzhiyun 	},
1745*4882a593Smuzhiyun };
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
1748*4882a593Smuzhiyun 	.halt_reg = 0x0984,
1749*4882a593Smuzhiyun 	.clkr = {
1750*4882a593Smuzhiyun 		.enable_reg = 0x0984,
1751*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1752*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1753*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup1_spi_apps_clk",
1754*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1755*4882a593Smuzhiyun 				"blsp2_qup1_spi_apps_clk_src",
1756*4882a593Smuzhiyun 			},
1757*4882a593Smuzhiyun 			.num_parents = 1,
1758*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1759*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1760*4882a593Smuzhiyun 		},
1761*4882a593Smuzhiyun 	},
1762*4882a593Smuzhiyun };
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
1765*4882a593Smuzhiyun 	.halt_reg = 0x0a08,
1766*4882a593Smuzhiyun 	.clkr = {
1767*4882a593Smuzhiyun 		.enable_reg = 0x0a08,
1768*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1769*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1770*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup2_i2c_apps_clk",
1771*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1772*4882a593Smuzhiyun 				"blsp2_qup2_i2c_apps_clk_src",
1773*4882a593Smuzhiyun 			},
1774*4882a593Smuzhiyun 			.num_parents = 1,
1775*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1776*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1777*4882a593Smuzhiyun 		},
1778*4882a593Smuzhiyun 	},
1779*4882a593Smuzhiyun };
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
1782*4882a593Smuzhiyun 	.halt_reg = 0x0a04,
1783*4882a593Smuzhiyun 	.clkr = {
1784*4882a593Smuzhiyun 		.enable_reg = 0x0a04,
1785*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1786*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1787*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup2_spi_apps_clk",
1788*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1789*4882a593Smuzhiyun 				"blsp2_qup2_spi_apps_clk_src",
1790*4882a593Smuzhiyun 			},
1791*4882a593Smuzhiyun 			.num_parents = 1,
1792*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1793*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1794*4882a593Smuzhiyun 		},
1795*4882a593Smuzhiyun 	},
1796*4882a593Smuzhiyun };
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
1799*4882a593Smuzhiyun 	.halt_reg = 0x0a88,
1800*4882a593Smuzhiyun 	.clkr = {
1801*4882a593Smuzhiyun 		.enable_reg = 0x0a88,
1802*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1803*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1804*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup3_i2c_apps_clk",
1805*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1806*4882a593Smuzhiyun 				"blsp2_qup3_i2c_apps_clk_src",
1807*4882a593Smuzhiyun 			},
1808*4882a593Smuzhiyun 			.num_parents = 1,
1809*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1810*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1811*4882a593Smuzhiyun 		},
1812*4882a593Smuzhiyun 	},
1813*4882a593Smuzhiyun };
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
1816*4882a593Smuzhiyun 	.halt_reg = 0x0a84,
1817*4882a593Smuzhiyun 	.clkr = {
1818*4882a593Smuzhiyun 		.enable_reg = 0x0a84,
1819*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1820*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1821*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup3_spi_apps_clk",
1822*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1823*4882a593Smuzhiyun 				"blsp2_qup3_spi_apps_clk_src",
1824*4882a593Smuzhiyun 			},
1825*4882a593Smuzhiyun 			.num_parents = 1,
1826*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1827*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1828*4882a593Smuzhiyun 		},
1829*4882a593Smuzhiyun 	},
1830*4882a593Smuzhiyun };
1831*4882a593Smuzhiyun 
1832*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
1833*4882a593Smuzhiyun 	.halt_reg = 0x0b08,
1834*4882a593Smuzhiyun 	.clkr = {
1835*4882a593Smuzhiyun 		.enable_reg = 0x0b08,
1836*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1837*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1838*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup4_i2c_apps_clk",
1839*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1840*4882a593Smuzhiyun 				"blsp2_qup4_i2c_apps_clk_src",
1841*4882a593Smuzhiyun 			},
1842*4882a593Smuzhiyun 			.num_parents = 1,
1843*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1844*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1845*4882a593Smuzhiyun 		},
1846*4882a593Smuzhiyun 	},
1847*4882a593Smuzhiyun };
1848*4882a593Smuzhiyun 
1849*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
1850*4882a593Smuzhiyun 	.halt_reg = 0x0b04,
1851*4882a593Smuzhiyun 	.clkr = {
1852*4882a593Smuzhiyun 		.enable_reg = 0x0b04,
1853*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1854*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1855*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup4_spi_apps_clk",
1856*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1857*4882a593Smuzhiyun 				"blsp2_qup4_spi_apps_clk_src",
1858*4882a593Smuzhiyun 			},
1859*4882a593Smuzhiyun 			.num_parents = 1,
1860*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1861*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1862*4882a593Smuzhiyun 		},
1863*4882a593Smuzhiyun 	},
1864*4882a593Smuzhiyun };
1865*4882a593Smuzhiyun 
1866*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
1867*4882a593Smuzhiyun 	.halt_reg = 0x0b88,
1868*4882a593Smuzhiyun 	.clkr = {
1869*4882a593Smuzhiyun 		.enable_reg = 0x0b88,
1870*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1871*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1872*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup5_i2c_apps_clk",
1873*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1874*4882a593Smuzhiyun 				"blsp2_qup5_i2c_apps_clk_src",
1875*4882a593Smuzhiyun 			},
1876*4882a593Smuzhiyun 			.num_parents = 1,
1877*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1878*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1879*4882a593Smuzhiyun 		},
1880*4882a593Smuzhiyun 	},
1881*4882a593Smuzhiyun };
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
1884*4882a593Smuzhiyun 	.halt_reg = 0x0b84,
1885*4882a593Smuzhiyun 	.clkr = {
1886*4882a593Smuzhiyun 		.enable_reg = 0x0b84,
1887*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1888*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1889*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup5_spi_apps_clk",
1890*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1891*4882a593Smuzhiyun 				"blsp2_qup5_spi_apps_clk_src",
1892*4882a593Smuzhiyun 			},
1893*4882a593Smuzhiyun 			.num_parents = 1,
1894*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1895*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1896*4882a593Smuzhiyun 		},
1897*4882a593Smuzhiyun 	},
1898*4882a593Smuzhiyun };
1899*4882a593Smuzhiyun 
1900*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
1901*4882a593Smuzhiyun 	.halt_reg = 0x0c08,
1902*4882a593Smuzhiyun 	.clkr = {
1903*4882a593Smuzhiyun 		.enable_reg = 0x0c08,
1904*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1905*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1906*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup6_i2c_apps_clk",
1907*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1908*4882a593Smuzhiyun 				"blsp2_qup6_i2c_apps_clk_src",
1909*4882a593Smuzhiyun 			},
1910*4882a593Smuzhiyun 			.num_parents = 1,
1911*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1912*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1913*4882a593Smuzhiyun 		},
1914*4882a593Smuzhiyun 	},
1915*4882a593Smuzhiyun };
1916*4882a593Smuzhiyun 
1917*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
1918*4882a593Smuzhiyun 	.halt_reg = 0x0c04,
1919*4882a593Smuzhiyun 	.clkr = {
1920*4882a593Smuzhiyun 		.enable_reg = 0x0c04,
1921*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1922*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1923*4882a593Smuzhiyun 			.name = "gcc_blsp2_qup6_spi_apps_clk",
1924*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1925*4882a593Smuzhiyun 				"blsp2_qup6_spi_apps_clk_src",
1926*4882a593Smuzhiyun 			},
1927*4882a593Smuzhiyun 			.num_parents = 1,
1928*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1929*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1930*4882a593Smuzhiyun 		},
1931*4882a593Smuzhiyun 	},
1932*4882a593Smuzhiyun };
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart1_apps_clk = {
1935*4882a593Smuzhiyun 	.halt_reg = 0x09c4,
1936*4882a593Smuzhiyun 	.clkr = {
1937*4882a593Smuzhiyun 		.enable_reg = 0x09c4,
1938*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1939*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1940*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart1_apps_clk",
1941*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1942*4882a593Smuzhiyun 				"blsp2_uart1_apps_clk_src",
1943*4882a593Smuzhiyun 			},
1944*4882a593Smuzhiyun 			.num_parents = 1,
1945*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1946*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1947*4882a593Smuzhiyun 		},
1948*4882a593Smuzhiyun 	},
1949*4882a593Smuzhiyun };
1950*4882a593Smuzhiyun 
1951*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart2_apps_clk = {
1952*4882a593Smuzhiyun 	.halt_reg = 0x0a44,
1953*4882a593Smuzhiyun 	.clkr = {
1954*4882a593Smuzhiyun 		.enable_reg = 0x0a44,
1955*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1956*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1957*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart2_apps_clk",
1958*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1959*4882a593Smuzhiyun 				"blsp2_uart2_apps_clk_src",
1960*4882a593Smuzhiyun 			},
1961*4882a593Smuzhiyun 			.num_parents = 1,
1962*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1963*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1964*4882a593Smuzhiyun 		},
1965*4882a593Smuzhiyun 	},
1966*4882a593Smuzhiyun };
1967*4882a593Smuzhiyun 
1968*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart3_apps_clk = {
1969*4882a593Smuzhiyun 	.halt_reg = 0x0ac4,
1970*4882a593Smuzhiyun 	.clkr = {
1971*4882a593Smuzhiyun 		.enable_reg = 0x0ac4,
1972*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1973*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1974*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart3_apps_clk",
1975*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1976*4882a593Smuzhiyun 				"blsp2_uart3_apps_clk_src",
1977*4882a593Smuzhiyun 			},
1978*4882a593Smuzhiyun 			.num_parents = 1,
1979*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1980*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1981*4882a593Smuzhiyun 		},
1982*4882a593Smuzhiyun 	},
1983*4882a593Smuzhiyun };
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart4_apps_clk = {
1986*4882a593Smuzhiyun 	.halt_reg = 0x0b44,
1987*4882a593Smuzhiyun 	.clkr = {
1988*4882a593Smuzhiyun 		.enable_reg = 0x0b44,
1989*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1990*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1991*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart4_apps_clk",
1992*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1993*4882a593Smuzhiyun 				"blsp2_uart4_apps_clk_src",
1994*4882a593Smuzhiyun 			},
1995*4882a593Smuzhiyun 			.num_parents = 1,
1996*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1997*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1998*4882a593Smuzhiyun 		},
1999*4882a593Smuzhiyun 	},
2000*4882a593Smuzhiyun };
2001*4882a593Smuzhiyun 
2002*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart5_apps_clk = {
2003*4882a593Smuzhiyun 	.halt_reg = 0x0bc4,
2004*4882a593Smuzhiyun 	.clkr = {
2005*4882a593Smuzhiyun 		.enable_reg = 0x0bc4,
2006*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2007*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2008*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart5_apps_clk",
2009*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2010*4882a593Smuzhiyun 				"blsp2_uart5_apps_clk_src",
2011*4882a593Smuzhiyun 			},
2012*4882a593Smuzhiyun 			.num_parents = 1,
2013*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2014*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2015*4882a593Smuzhiyun 		},
2016*4882a593Smuzhiyun 	},
2017*4882a593Smuzhiyun };
2018*4882a593Smuzhiyun 
2019*4882a593Smuzhiyun static struct clk_branch gcc_blsp2_uart6_apps_clk = {
2020*4882a593Smuzhiyun 	.halt_reg = 0x0c44,
2021*4882a593Smuzhiyun 	.clkr = {
2022*4882a593Smuzhiyun 		.enable_reg = 0x0c44,
2023*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2024*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2025*4882a593Smuzhiyun 			.name = "gcc_blsp2_uart6_apps_clk",
2026*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2027*4882a593Smuzhiyun 				"blsp2_uart6_apps_clk_src",
2028*4882a593Smuzhiyun 			},
2029*4882a593Smuzhiyun 			.num_parents = 1,
2030*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2031*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2032*4882a593Smuzhiyun 		},
2033*4882a593Smuzhiyun 	},
2034*4882a593Smuzhiyun };
2035*4882a593Smuzhiyun 
2036*4882a593Smuzhiyun static struct clk_branch gcc_boot_rom_ahb_clk = {
2037*4882a593Smuzhiyun 	.halt_reg = 0x0e04,
2038*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2039*4882a593Smuzhiyun 	.clkr = {
2040*4882a593Smuzhiyun 		.enable_reg = 0x1484,
2041*4882a593Smuzhiyun 		.enable_mask = BIT(10),
2042*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2043*4882a593Smuzhiyun 			.name = "gcc_boot_rom_ahb_clk",
2044*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2045*4882a593Smuzhiyun 				"config_noc_clk_src",
2046*4882a593Smuzhiyun 			},
2047*4882a593Smuzhiyun 			.num_parents = 1,
2048*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2049*4882a593Smuzhiyun 		},
2050*4882a593Smuzhiyun 	},
2051*4882a593Smuzhiyun };
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun static struct clk_branch gcc_ce1_ahb_clk = {
2054*4882a593Smuzhiyun 	.halt_reg = 0x104c,
2055*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2056*4882a593Smuzhiyun 	.clkr = {
2057*4882a593Smuzhiyun 		.enable_reg = 0x1484,
2058*4882a593Smuzhiyun 		.enable_mask = BIT(3),
2059*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2060*4882a593Smuzhiyun 			.name = "gcc_ce1_ahb_clk",
2061*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2062*4882a593Smuzhiyun 				"config_noc_clk_src",
2063*4882a593Smuzhiyun 			},
2064*4882a593Smuzhiyun 			.num_parents = 1,
2065*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2066*4882a593Smuzhiyun 		},
2067*4882a593Smuzhiyun 	},
2068*4882a593Smuzhiyun };
2069*4882a593Smuzhiyun 
2070*4882a593Smuzhiyun static struct clk_branch gcc_ce1_axi_clk = {
2071*4882a593Smuzhiyun 	.halt_reg = 0x1048,
2072*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2073*4882a593Smuzhiyun 	.clkr = {
2074*4882a593Smuzhiyun 		.enable_reg = 0x1484,
2075*4882a593Smuzhiyun 		.enable_mask = BIT(4),
2076*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2077*4882a593Smuzhiyun 			.name = "gcc_ce1_axi_clk",
2078*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2079*4882a593Smuzhiyun 				"system_noc_clk_src",
2080*4882a593Smuzhiyun 			},
2081*4882a593Smuzhiyun 			.num_parents = 1,
2082*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2083*4882a593Smuzhiyun 		},
2084*4882a593Smuzhiyun 	},
2085*4882a593Smuzhiyun };
2086*4882a593Smuzhiyun 
2087*4882a593Smuzhiyun static struct clk_branch gcc_ce1_clk = {
2088*4882a593Smuzhiyun 	.halt_reg = 0x1050,
2089*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2090*4882a593Smuzhiyun 	.clkr = {
2091*4882a593Smuzhiyun 		.enable_reg = 0x1484,
2092*4882a593Smuzhiyun 		.enable_mask = BIT(5),
2093*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2094*4882a593Smuzhiyun 			.name = "gcc_ce1_clk",
2095*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2096*4882a593Smuzhiyun 				"ce1_clk_src",
2097*4882a593Smuzhiyun 			},
2098*4882a593Smuzhiyun 			.num_parents = 1,
2099*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2100*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2101*4882a593Smuzhiyun 		},
2102*4882a593Smuzhiyun 	},
2103*4882a593Smuzhiyun };
2104*4882a593Smuzhiyun 
2105*4882a593Smuzhiyun static struct clk_branch gcc_ce2_ahb_clk = {
2106*4882a593Smuzhiyun 	.halt_reg = 0x108c,
2107*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2108*4882a593Smuzhiyun 	.clkr = {
2109*4882a593Smuzhiyun 		.enable_reg = 0x1484,
2110*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2111*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2112*4882a593Smuzhiyun 			.name = "gcc_ce2_ahb_clk",
2113*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2114*4882a593Smuzhiyun 				"config_noc_clk_src",
2115*4882a593Smuzhiyun 			},
2116*4882a593Smuzhiyun 			.num_parents = 1,
2117*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2118*4882a593Smuzhiyun 		},
2119*4882a593Smuzhiyun 	},
2120*4882a593Smuzhiyun };
2121*4882a593Smuzhiyun 
2122*4882a593Smuzhiyun static struct clk_branch gcc_ce2_axi_clk = {
2123*4882a593Smuzhiyun 	.halt_reg = 0x1088,
2124*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2125*4882a593Smuzhiyun 	.clkr = {
2126*4882a593Smuzhiyun 		.enable_reg = 0x1484,
2127*4882a593Smuzhiyun 		.enable_mask = BIT(1),
2128*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2129*4882a593Smuzhiyun 			.name = "gcc_ce2_axi_clk",
2130*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2131*4882a593Smuzhiyun 				"system_noc_clk_src",
2132*4882a593Smuzhiyun 			},
2133*4882a593Smuzhiyun 			.num_parents = 1,
2134*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2135*4882a593Smuzhiyun 		},
2136*4882a593Smuzhiyun 	},
2137*4882a593Smuzhiyun };
2138*4882a593Smuzhiyun 
2139*4882a593Smuzhiyun static struct clk_branch gcc_ce2_clk = {
2140*4882a593Smuzhiyun 	.halt_reg = 0x1090,
2141*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2142*4882a593Smuzhiyun 	.clkr = {
2143*4882a593Smuzhiyun 		.enable_reg = 0x1484,
2144*4882a593Smuzhiyun 		.enable_mask = BIT(2),
2145*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2146*4882a593Smuzhiyun 			.name = "gcc_ce2_clk",
2147*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2148*4882a593Smuzhiyun 				"ce2_clk_src",
2149*4882a593Smuzhiyun 			},
2150*4882a593Smuzhiyun 			.num_parents = 1,
2151*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2152*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2153*4882a593Smuzhiyun 		},
2154*4882a593Smuzhiyun 	},
2155*4882a593Smuzhiyun };
2156*4882a593Smuzhiyun 
2157*4882a593Smuzhiyun static struct clk_branch gcc_ce3_ahb_clk = {
2158*4882a593Smuzhiyun 	.halt_reg = 0x1d0c,
2159*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2160*4882a593Smuzhiyun 	.clkr = {
2161*4882a593Smuzhiyun 		.enable_reg = 0x1d0c,
2162*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2163*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2164*4882a593Smuzhiyun 			.name = "gcc_ce3_ahb_clk",
2165*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2166*4882a593Smuzhiyun 				"config_noc_clk_src",
2167*4882a593Smuzhiyun 			},
2168*4882a593Smuzhiyun 			.num_parents = 1,
2169*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2170*4882a593Smuzhiyun 		},
2171*4882a593Smuzhiyun 	},
2172*4882a593Smuzhiyun };
2173*4882a593Smuzhiyun 
2174*4882a593Smuzhiyun static struct clk_branch gcc_ce3_axi_clk = {
2175*4882a593Smuzhiyun 	.halt_reg = 0x1088,
2176*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2177*4882a593Smuzhiyun 	.clkr = {
2178*4882a593Smuzhiyun 		.enable_reg = 0x1d08,
2179*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2180*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2181*4882a593Smuzhiyun 			.name = "gcc_ce3_axi_clk",
2182*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2183*4882a593Smuzhiyun 				"system_noc_clk_src",
2184*4882a593Smuzhiyun 			},
2185*4882a593Smuzhiyun 			.num_parents = 1,
2186*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2187*4882a593Smuzhiyun 		},
2188*4882a593Smuzhiyun 	},
2189*4882a593Smuzhiyun };
2190*4882a593Smuzhiyun 
2191*4882a593Smuzhiyun static struct clk_branch gcc_ce3_clk = {
2192*4882a593Smuzhiyun 	.halt_reg = 0x1090,
2193*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2194*4882a593Smuzhiyun 	.clkr = {
2195*4882a593Smuzhiyun 		.enable_reg = 0x1d04,
2196*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2197*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2198*4882a593Smuzhiyun 			.name = "gcc_ce3_clk",
2199*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2200*4882a593Smuzhiyun 				"ce3_clk_src",
2201*4882a593Smuzhiyun 			},
2202*4882a593Smuzhiyun 			.num_parents = 1,
2203*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2204*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2205*4882a593Smuzhiyun 		},
2206*4882a593Smuzhiyun 	},
2207*4882a593Smuzhiyun };
2208*4882a593Smuzhiyun 
2209*4882a593Smuzhiyun static struct clk_branch gcc_gp1_clk = {
2210*4882a593Smuzhiyun 	.halt_reg = 0x1900,
2211*4882a593Smuzhiyun 	.clkr = {
2212*4882a593Smuzhiyun 		.enable_reg = 0x1900,
2213*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2214*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2215*4882a593Smuzhiyun 			.name = "gcc_gp1_clk",
2216*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2217*4882a593Smuzhiyun 				"gp1_clk_src",
2218*4882a593Smuzhiyun 			},
2219*4882a593Smuzhiyun 			.num_parents = 1,
2220*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2221*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2222*4882a593Smuzhiyun 		},
2223*4882a593Smuzhiyun 	},
2224*4882a593Smuzhiyun };
2225*4882a593Smuzhiyun 
2226*4882a593Smuzhiyun static struct clk_branch gcc_gp2_clk = {
2227*4882a593Smuzhiyun 	.halt_reg = 0x1940,
2228*4882a593Smuzhiyun 	.clkr = {
2229*4882a593Smuzhiyun 		.enable_reg = 0x1940,
2230*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2231*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2232*4882a593Smuzhiyun 			.name = "gcc_gp2_clk",
2233*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2234*4882a593Smuzhiyun 				"gp2_clk_src",
2235*4882a593Smuzhiyun 			},
2236*4882a593Smuzhiyun 			.num_parents = 1,
2237*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2238*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2239*4882a593Smuzhiyun 		},
2240*4882a593Smuzhiyun 	},
2241*4882a593Smuzhiyun };
2242*4882a593Smuzhiyun 
2243*4882a593Smuzhiyun static struct clk_branch gcc_gp3_clk = {
2244*4882a593Smuzhiyun 	.halt_reg = 0x1980,
2245*4882a593Smuzhiyun 	.clkr = {
2246*4882a593Smuzhiyun 		.enable_reg = 0x1980,
2247*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2248*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2249*4882a593Smuzhiyun 			.name = "gcc_gp3_clk",
2250*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2251*4882a593Smuzhiyun 				"gp3_clk_src",
2252*4882a593Smuzhiyun 			},
2253*4882a593Smuzhiyun 			.num_parents = 1,
2254*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2255*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2256*4882a593Smuzhiyun 		},
2257*4882a593Smuzhiyun 	},
2258*4882a593Smuzhiyun };
2259*4882a593Smuzhiyun 
2260*4882a593Smuzhiyun static struct clk_branch gcc_ocmem_noc_cfg_ahb_clk = {
2261*4882a593Smuzhiyun 	.halt_reg = 0x0248,
2262*4882a593Smuzhiyun 	.clkr = {
2263*4882a593Smuzhiyun 		.enable_reg = 0x0248,
2264*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2265*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2266*4882a593Smuzhiyun 			.name = "gcc_ocmem_noc_cfg_ahb_clk",
2267*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2268*4882a593Smuzhiyun 				"config_noc_clk_src",
2269*4882a593Smuzhiyun 			},
2270*4882a593Smuzhiyun 			.num_parents = 1,
2271*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2272*4882a593Smuzhiyun 		},
2273*4882a593Smuzhiyun 	},
2274*4882a593Smuzhiyun };
2275*4882a593Smuzhiyun 
2276*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_aux_clk = {
2277*4882a593Smuzhiyun 	.halt_reg = 0x1b10,
2278*4882a593Smuzhiyun 	.clkr = {
2279*4882a593Smuzhiyun 		.enable_reg = 0x1b10,
2280*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2281*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2282*4882a593Smuzhiyun 			.name = "gcc_pcie_0_aux_clk",
2283*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2284*4882a593Smuzhiyun 				"pcie_0_aux_clk_src",
2285*4882a593Smuzhiyun 			},
2286*4882a593Smuzhiyun 			.num_parents = 1,
2287*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2288*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2289*4882a593Smuzhiyun 		},
2290*4882a593Smuzhiyun 	},
2291*4882a593Smuzhiyun };
2292*4882a593Smuzhiyun 
2293*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
2294*4882a593Smuzhiyun 	.halt_reg = 0x1b0c,
2295*4882a593Smuzhiyun 	.clkr = {
2296*4882a593Smuzhiyun 		.enable_reg = 0x1b0c,
2297*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2298*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2299*4882a593Smuzhiyun 			.name = "gcc_pcie_0_cfg_ahb_clk",
2300*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2301*4882a593Smuzhiyun 				"config_noc_clk_src",
2302*4882a593Smuzhiyun 			},
2303*4882a593Smuzhiyun 			.num_parents = 1,
2304*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2305*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2306*4882a593Smuzhiyun 		},
2307*4882a593Smuzhiyun 	},
2308*4882a593Smuzhiyun };
2309*4882a593Smuzhiyun 
2310*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
2311*4882a593Smuzhiyun 	.halt_reg = 0x1b08,
2312*4882a593Smuzhiyun 	.clkr = {
2313*4882a593Smuzhiyun 		.enable_reg = 0x1b08,
2314*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2315*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2316*4882a593Smuzhiyun 			.name = "gcc_pcie_0_mstr_axi_clk",
2317*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2318*4882a593Smuzhiyun 				"config_noc_clk_src",
2319*4882a593Smuzhiyun 			},
2320*4882a593Smuzhiyun 			.num_parents = 1,
2321*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2322*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2323*4882a593Smuzhiyun 		},
2324*4882a593Smuzhiyun 	},
2325*4882a593Smuzhiyun };
2326*4882a593Smuzhiyun 
2327*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_pipe_clk = {
2328*4882a593Smuzhiyun 	.halt_reg = 0x1b14,
2329*4882a593Smuzhiyun 	.clkr = {
2330*4882a593Smuzhiyun 		.enable_reg = 0x1b14,
2331*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2332*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2333*4882a593Smuzhiyun 			.name = "gcc_pcie_0_pipe_clk",
2334*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2335*4882a593Smuzhiyun 				"pcie_0_pipe_clk_src",
2336*4882a593Smuzhiyun 			},
2337*4882a593Smuzhiyun 			.num_parents = 1,
2338*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2339*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2340*4882a593Smuzhiyun 		},
2341*4882a593Smuzhiyun 	},
2342*4882a593Smuzhiyun };
2343*4882a593Smuzhiyun 
2344*4882a593Smuzhiyun static struct clk_branch gcc_pcie_0_slv_axi_clk = {
2345*4882a593Smuzhiyun 	.halt_reg = 0x1b04,
2346*4882a593Smuzhiyun 	.clkr = {
2347*4882a593Smuzhiyun 		.enable_reg = 0x1b04,
2348*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2349*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2350*4882a593Smuzhiyun 			.name = "gcc_pcie_0_slv_axi_clk",
2351*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2352*4882a593Smuzhiyun 				"config_noc_clk_src",
2353*4882a593Smuzhiyun 			},
2354*4882a593Smuzhiyun 			.num_parents = 1,
2355*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2356*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2357*4882a593Smuzhiyun 		},
2358*4882a593Smuzhiyun 	},
2359*4882a593Smuzhiyun };
2360*4882a593Smuzhiyun 
2361*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_aux_clk = {
2362*4882a593Smuzhiyun 	.halt_reg = 0x1b90,
2363*4882a593Smuzhiyun 	.clkr = {
2364*4882a593Smuzhiyun 		.enable_reg = 0x1b90,
2365*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2366*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2367*4882a593Smuzhiyun 			.name = "gcc_pcie_1_aux_clk",
2368*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2369*4882a593Smuzhiyun 				"pcie_1_aux_clk_src",
2370*4882a593Smuzhiyun 			},
2371*4882a593Smuzhiyun 			.num_parents = 1,
2372*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2373*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2374*4882a593Smuzhiyun 		},
2375*4882a593Smuzhiyun 	},
2376*4882a593Smuzhiyun };
2377*4882a593Smuzhiyun 
2378*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
2379*4882a593Smuzhiyun 	.halt_reg = 0x1b8c,
2380*4882a593Smuzhiyun 	.clkr = {
2381*4882a593Smuzhiyun 		.enable_reg = 0x1b8c,
2382*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2383*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2384*4882a593Smuzhiyun 			.name = "gcc_pcie_1_cfg_ahb_clk",
2385*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2386*4882a593Smuzhiyun 				"config_noc_clk_src",
2387*4882a593Smuzhiyun 			},
2388*4882a593Smuzhiyun 			.num_parents = 1,
2389*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2390*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2391*4882a593Smuzhiyun 		},
2392*4882a593Smuzhiyun 	},
2393*4882a593Smuzhiyun };
2394*4882a593Smuzhiyun 
2395*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
2396*4882a593Smuzhiyun 	.halt_reg = 0x1b88,
2397*4882a593Smuzhiyun 	.clkr = {
2398*4882a593Smuzhiyun 		.enable_reg = 0x1b88,
2399*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2400*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2401*4882a593Smuzhiyun 			.name = "gcc_pcie_1_mstr_axi_clk",
2402*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2403*4882a593Smuzhiyun 				"config_noc_clk_src",
2404*4882a593Smuzhiyun 			},
2405*4882a593Smuzhiyun 			.num_parents = 1,
2406*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2407*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2408*4882a593Smuzhiyun 		},
2409*4882a593Smuzhiyun 	},
2410*4882a593Smuzhiyun };
2411*4882a593Smuzhiyun 
2412*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_pipe_clk = {
2413*4882a593Smuzhiyun 	.halt_reg = 0x1b94,
2414*4882a593Smuzhiyun 	.clkr = {
2415*4882a593Smuzhiyun 		.enable_reg = 0x1b94,
2416*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2417*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2418*4882a593Smuzhiyun 			.name = "gcc_pcie_1_pipe_clk",
2419*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2420*4882a593Smuzhiyun 				"pcie_1_pipe_clk_src",
2421*4882a593Smuzhiyun 			},
2422*4882a593Smuzhiyun 			.num_parents = 1,
2423*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2424*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2425*4882a593Smuzhiyun 		},
2426*4882a593Smuzhiyun 	},
2427*4882a593Smuzhiyun };
2428*4882a593Smuzhiyun 
2429*4882a593Smuzhiyun static struct clk_branch gcc_pcie_1_slv_axi_clk = {
2430*4882a593Smuzhiyun 	.halt_reg = 0x1b84,
2431*4882a593Smuzhiyun 	.clkr = {
2432*4882a593Smuzhiyun 		.enable_reg = 0x1b84,
2433*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2434*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2435*4882a593Smuzhiyun 			.name = "gcc_pcie_1_slv_axi_clk",
2436*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2437*4882a593Smuzhiyun 				"config_noc_clk_src",
2438*4882a593Smuzhiyun 			},
2439*4882a593Smuzhiyun 			.num_parents = 1,
2440*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2441*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2442*4882a593Smuzhiyun 		},
2443*4882a593Smuzhiyun 	},
2444*4882a593Smuzhiyun };
2445*4882a593Smuzhiyun 
2446*4882a593Smuzhiyun static struct clk_branch gcc_pdm2_clk = {
2447*4882a593Smuzhiyun 	.halt_reg = 0x0ccc,
2448*4882a593Smuzhiyun 	.clkr = {
2449*4882a593Smuzhiyun 		.enable_reg = 0x0ccc,
2450*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2451*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2452*4882a593Smuzhiyun 			.name = "gcc_pdm2_clk",
2453*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2454*4882a593Smuzhiyun 				"pdm2_clk_src",
2455*4882a593Smuzhiyun 			},
2456*4882a593Smuzhiyun 			.num_parents = 1,
2457*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2458*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2459*4882a593Smuzhiyun 		},
2460*4882a593Smuzhiyun 	},
2461*4882a593Smuzhiyun };
2462*4882a593Smuzhiyun 
2463*4882a593Smuzhiyun static struct clk_branch gcc_pdm_ahb_clk = {
2464*4882a593Smuzhiyun 	.halt_reg = 0x0cc4,
2465*4882a593Smuzhiyun 	.clkr = {
2466*4882a593Smuzhiyun 		.enable_reg = 0x0cc4,
2467*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2468*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2469*4882a593Smuzhiyun 			.name = "gcc_pdm_ahb_clk",
2470*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2471*4882a593Smuzhiyun 				"periph_noc_clk_src",
2472*4882a593Smuzhiyun 			},
2473*4882a593Smuzhiyun 			.num_parents = 1,
2474*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2475*4882a593Smuzhiyun 		},
2476*4882a593Smuzhiyun 	},
2477*4882a593Smuzhiyun };
2478*4882a593Smuzhiyun 
2479*4882a593Smuzhiyun static struct clk_branch gcc_periph_noc_usb_hsic_ahb_clk = {
2480*4882a593Smuzhiyun 	.halt_reg = 0x01a4,
2481*4882a593Smuzhiyun 	.clkr = {
2482*4882a593Smuzhiyun 		.enable_reg = 0x01a4,
2483*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2484*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2485*4882a593Smuzhiyun 			.name = "gcc_periph_noc_usb_hsic_ahb_clk",
2486*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2487*4882a593Smuzhiyun 				"usb_hsic_ahb_clk_src",
2488*4882a593Smuzhiyun 			},
2489*4882a593Smuzhiyun 			.num_parents = 1,
2490*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2491*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2492*4882a593Smuzhiyun 		},
2493*4882a593Smuzhiyun 	},
2494*4882a593Smuzhiyun };
2495*4882a593Smuzhiyun 
2496*4882a593Smuzhiyun static struct clk_branch gcc_prng_ahb_clk = {
2497*4882a593Smuzhiyun 	.halt_reg = 0x0d04,
2498*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT_VOTED,
2499*4882a593Smuzhiyun 	.clkr = {
2500*4882a593Smuzhiyun 		.enable_reg = 0x1484,
2501*4882a593Smuzhiyun 		.enable_mask = BIT(13),
2502*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2503*4882a593Smuzhiyun 			.name = "gcc_prng_ahb_clk",
2504*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2505*4882a593Smuzhiyun 				"periph_noc_clk_src",
2506*4882a593Smuzhiyun 			},
2507*4882a593Smuzhiyun 			.num_parents = 1,
2508*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2509*4882a593Smuzhiyun 		},
2510*4882a593Smuzhiyun 	},
2511*4882a593Smuzhiyun };
2512*4882a593Smuzhiyun 
2513*4882a593Smuzhiyun static struct clk_branch gcc_sata_asic0_clk = {
2514*4882a593Smuzhiyun 	.halt_reg = 0x1c54,
2515*4882a593Smuzhiyun 	.clkr = {
2516*4882a593Smuzhiyun 		.enable_reg = 0x1c54,
2517*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2518*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2519*4882a593Smuzhiyun 			.name = "gcc_sata_asic0_clk",
2520*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2521*4882a593Smuzhiyun 				"sata_asic0_clk_src",
2522*4882a593Smuzhiyun 			},
2523*4882a593Smuzhiyun 			.num_parents = 1,
2524*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2525*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2526*4882a593Smuzhiyun 		},
2527*4882a593Smuzhiyun 	},
2528*4882a593Smuzhiyun };
2529*4882a593Smuzhiyun 
2530*4882a593Smuzhiyun static struct clk_branch gcc_sata_axi_clk = {
2531*4882a593Smuzhiyun 	.halt_reg = 0x1c44,
2532*4882a593Smuzhiyun 	.clkr = {
2533*4882a593Smuzhiyun 		.enable_reg = 0x1c44,
2534*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2535*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2536*4882a593Smuzhiyun 			.name = "gcc_sata_axi_clk",
2537*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2538*4882a593Smuzhiyun 				"config_noc_clk_src",
2539*4882a593Smuzhiyun 			},
2540*4882a593Smuzhiyun 			.num_parents = 1,
2541*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2542*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2543*4882a593Smuzhiyun 		},
2544*4882a593Smuzhiyun 	},
2545*4882a593Smuzhiyun };
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun static struct clk_branch gcc_sata_cfg_ahb_clk = {
2548*4882a593Smuzhiyun 	.halt_reg = 0x1c48,
2549*4882a593Smuzhiyun 	.clkr = {
2550*4882a593Smuzhiyun 		.enable_reg = 0x1c48,
2551*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2552*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2553*4882a593Smuzhiyun 			.name = "gcc_sata_cfg_ahb_clk",
2554*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2555*4882a593Smuzhiyun 				"config_noc_clk_src",
2556*4882a593Smuzhiyun 			},
2557*4882a593Smuzhiyun 			.num_parents = 1,
2558*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2559*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2560*4882a593Smuzhiyun 		},
2561*4882a593Smuzhiyun 	},
2562*4882a593Smuzhiyun };
2563*4882a593Smuzhiyun 
2564*4882a593Smuzhiyun static struct clk_branch gcc_sata_pmalive_clk = {
2565*4882a593Smuzhiyun 	.halt_reg = 0x1c50,
2566*4882a593Smuzhiyun 	.clkr = {
2567*4882a593Smuzhiyun 		.enable_reg = 0x1c50,
2568*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2569*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2570*4882a593Smuzhiyun 			.name = "gcc_sata_pmalive_clk",
2571*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2572*4882a593Smuzhiyun 				"sata_pmalive_clk_src",
2573*4882a593Smuzhiyun 			},
2574*4882a593Smuzhiyun 			.num_parents = 1,
2575*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2576*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2577*4882a593Smuzhiyun 		},
2578*4882a593Smuzhiyun 	},
2579*4882a593Smuzhiyun };
2580*4882a593Smuzhiyun 
2581*4882a593Smuzhiyun static struct clk_branch gcc_sata_rx_clk = {
2582*4882a593Smuzhiyun 	.halt_reg = 0x1c58,
2583*4882a593Smuzhiyun 	.clkr = {
2584*4882a593Smuzhiyun 		.enable_reg = 0x1c58,
2585*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2586*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2587*4882a593Smuzhiyun 			.name = "gcc_sata_rx_clk",
2588*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2589*4882a593Smuzhiyun 				"sata_rx_clk_src",
2590*4882a593Smuzhiyun 			},
2591*4882a593Smuzhiyun 			.num_parents = 1,
2592*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2593*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2594*4882a593Smuzhiyun 		},
2595*4882a593Smuzhiyun 	},
2596*4882a593Smuzhiyun };
2597*4882a593Smuzhiyun 
2598*4882a593Smuzhiyun static struct clk_branch gcc_sata_rx_oob_clk = {
2599*4882a593Smuzhiyun 	.halt_reg = 0x1c4c,
2600*4882a593Smuzhiyun 	.clkr = {
2601*4882a593Smuzhiyun 		.enable_reg = 0x1c4c,
2602*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2603*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2604*4882a593Smuzhiyun 			.name = "gcc_sata_rx_oob_clk",
2605*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2606*4882a593Smuzhiyun 				"sata_rx_oob_clk_src",
2607*4882a593Smuzhiyun 			},
2608*4882a593Smuzhiyun 			.num_parents = 1,
2609*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2610*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2611*4882a593Smuzhiyun 		},
2612*4882a593Smuzhiyun 	},
2613*4882a593Smuzhiyun };
2614*4882a593Smuzhiyun 
2615*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_ahb_clk = {
2616*4882a593Smuzhiyun 	.halt_reg = 0x04c8,
2617*4882a593Smuzhiyun 	.clkr = {
2618*4882a593Smuzhiyun 		.enable_reg = 0x04c8,
2619*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2620*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2621*4882a593Smuzhiyun 			.name = "gcc_sdcc1_ahb_clk",
2622*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2623*4882a593Smuzhiyun 				"periph_noc_clk_src",
2624*4882a593Smuzhiyun 			},
2625*4882a593Smuzhiyun 			.num_parents = 1,
2626*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2627*4882a593Smuzhiyun 		},
2628*4882a593Smuzhiyun 	},
2629*4882a593Smuzhiyun };
2630*4882a593Smuzhiyun 
2631*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_apps_clk = {
2632*4882a593Smuzhiyun 	.halt_reg = 0x04c4,
2633*4882a593Smuzhiyun 	.clkr = {
2634*4882a593Smuzhiyun 		.enable_reg = 0x04c4,
2635*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2636*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2637*4882a593Smuzhiyun 			.name = "gcc_sdcc1_apps_clk",
2638*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2639*4882a593Smuzhiyun 				"sdcc1_apps_clk_src",
2640*4882a593Smuzhiyun 			},
2641*4882a593Smuzhiyun 			.num_parents = 1,
2642*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2643*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2644*4882a593Smuzhiyun 		},
2645*4882a593Smuzhiyun 	},
2646*4882a593Smuzhiyun };
2647*4882a593Smuzhiyun 
2648*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_cdccal_ff_clk = {
2649*4882a593Smuzhiyun 	.halt_reg = 0x04e8,
2650*4882a593Smuzhiyun 	.clkr = {
2651*4882a593Smuzhiyun 		.enable_reg = 0x04e8,
2652*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2653*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2654*4882a593Smuzhiyun 			.name = "gcc_sdcc1_cdccal_ff_clk",
2655*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2656*4882a593Smuzhiyun 				"xo"
2657*4882a593Smuzhiyun 			},
2658*4882a593Smuzhiyun 			.num_parents = 1,
2659*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2660*4882a593Smuzhiyun 		},
2661*4882a593Smuzhiyun 	},
2662*4882a593Smuzhiyun };
2663*4882a593Smuzhiyun 
2664*4882a593Smuzhiyun static struct clk_branch gcc_sdcc1_cdccal_sleep_clk = {
2665*4882a593Smuzhiyun 	.halt_reg = 0x04e4,
2666*4882a593Smuzhiyun 	.clkr = {
2667*4882a593Smuzhiyun 		.enable_reg = 0x04e4,
2668*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2669*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2670*4882a593Smuzhiyun 			.name = "gcc_sdcc1_cdccal_sleep_clk",
2671*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2672*4882a593Smuzhiyun 				"sleep_clk_src"
2673*4882a593Smuzhiyun 			},
2674*4882a593Smuzhiyun 			.num_parents = 1,
2675*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2676*4882a593Smuzhiyun 		},
2677*4882a593Smuzhiyun 	},
2678*4882a593Smuzhiyun };
2679*4882a593Smuzhiyun 
2680*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_ahb_clk = {
2681*4882a593Smuzhiyun 	.halt_reg = 0x0508,
2682*4882a593Smuzhiyun 	.clkr = {
2683*4882a593Smuzhiyun 		.enable_reg = 0x0508,
2684*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2685*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2686*4882a593Smuzhiyun 			.name = "gcc_sdcc2_ahb_clk",
2687*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2688*4882a593Smuzhiyun 				"periph_noc_clk_src",
2689*4882a593Smuzhiyun 			},
2690*4882a593Smuzhiyun 			.num_parents = 1,
2691*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2692*4882a593Smuzhiyun 		},
2693*4882a593Smuzhiyun 	},
2694*4882a593Smuzhiyun };
2695*4882a593Smuzhiyun 
2696*4882a593Smuzhiyun static struct clk_branch gcc_sdcc2_apps_clk = {
2697*4882a593Smuzhiyun 	.halt_reg = 0x0504,
2698*4882a593Smuzhiyun 	.clkr = {
2699*4882a593Smuzhiyun 		.enable_reg = 0x0504,
2700*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2701*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2702*4882a593Smuzhiyun 			.name = "gcc_sdcc2_apps_clk",
2703*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2704*4882a593Smuzhiyun 				"sdcc2_apps_clk_src",
2705*4882a593Smuzhiyun 			},
2706*4882a593Smuzhiyun 			.num_parents = 1,
2707*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2708*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2709*4882a593Smuzhiyun 		},
2710*4882a593Smuzhiyun 	},
2711*4882a593Smuzhiyun };
2712*4882a593Smuzhiyun 
2713*4882a593Smuzhiyun static struct clk_branch gcc_sdcc3_ahb_clk = {
2714*4882a593Smuzhiyun 	.halt_reg = 0x0548,
2715*4882a593Smuzhiyun 	.clkr = {
2716*4882a593Smuzhiyun 		.enable_reg = 0x0548,
2717*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2718*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2719*4882a593Smuzhiyun 			.name = "gcc_sdcc3_ahb_clk",
2720*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2721*4882a593Smuzhiyun 				"periph_noc_clk_src",
2722*4882a593Smuzhiyun 			},
2723*4882a593Smuzhiyun 			.num_parents = 1,
2724*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2725*4882a593Smuzhiyun 		},
2726*4882a593Smuzhiyun 	},
2727*4882a593Smuzhiyun };
2728*4882a593Smuzhiyun 
2729*4882a593Smuzhiyun static struct clk_branch gcc_sdcc3_apps_clk = {
2730*4882a593Smuzhiyun 	.halt_reg = 0x0544,
2731*4882a593Smuzhiyun 	.clkr = {
2732*4882a593Smuzhiyun 		.enable_reg = 0x0544,
2733*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2734*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2735*4882a593Smuzhiyun 			.name = "gcc_sdcc3_apps_clk",
2736*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2737*4882a593Smuzhiyun 				"sdcc3_apps_clk_src",
2738*4882a593Smuzhiyun 			},
2739*4882a593Smuzhiyun 			.num_parents = 1,
2740*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2741*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2742*4882a593Smuzhiyun 		},
2743*4882a593Smuzhiyun 	},
2744*4882a593Smuzhiyun };
2745*4882a593Smuzhiyun 
2746*4882a593Smuzhiyun static struct clk_branch gcc_sdcc4_ahb_clk = {
2747*4882a593Smuzhiyun 	.halt_reg = 0x0588,
2748*4882a593Smuzhiyun 	.clkr = {
2749*4882a593Smuzhiyun 		.enable_reg = 0x0588,
2750*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2751*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2752*4882a593Smuzhiyun 			.name = "gcc_sdcc4_ahb_clk",
2753*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2754*4882a593Smuzhiyun 				"periph_noc_clk_src",
2755*4882a593Smuzhiyun 			},
2756*4882a593Smuzhiyun 			.num_parents = 1,
2757*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2758*4882a593Smuzhiyun 		},
2759*4882a593Smuzhiyun 	},
2760*4882a593Smuzhiyun };
2761*4882a593Smuzhiyun 
2762*4882a593Smuzhiyun static struct clk_branch gcc_sdcc4_apps_clk = {
2763*4882a593Smuzhiyun 	.halt_reg = 0x0584,
2764*4882a593Smuzhiyun 	.clkr = {
2765*4882a593Smuzhiyun 		.enable_reg = 0x0584,
2766*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2767*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2768*4882a593Smuzhiyun 			.name = "gcc_sdcc4_apps_clk",
2769*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2770*4882a593Smuzhiyun 				"sdcc4_apps_clk_src",
2771*4882a593Smuzhiyun 			},
2772*4882a593Smuzhiyun 			.num_parents = 1,
2773*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2774*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2775*4882a593Smuzhiyun 		},
2776*4882a593Smuzhiyun 	},
2777*4882a593Smuzhiyun };
2778*4882a593Smuzhiyun 
2779*4882a593Smuzhiyun static struct clk_branch gcc_sys_noc_ufs_axi_clk = {
2780*4882a593Smuzhiyun 	.halt_reg = 0x013c,
2781*4882a593Smuzhiyun 	.clkr = {
2782*4882a593Smuzhiyun 		.enable_reg = 0x013c,
2783*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2784*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2785*4882a593Smuzhiyun 			.name = "gcc_sys_noc_ufs_axi_clk",
2786*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2787*4882a593Smuzhiyun 				"ufs_axi_clk_src",
2788*4882a593Smuzhiyun 			},
2789*4882a593Smuzhiyun 			.num_parents = 1,
2790*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2791*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2792*4882a593Smuzhiyun 		},
2793*4882a593Smuzhiyun 	},
2794*4882a593Smuzhiyun };
2795*4882a593Smuzhiyun 
2796*4882a593Smuzhiyun static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
2797*4882a593Smuzhiyun 	.halt_reg = 0x0108,
2798*4882a593Smuzhiyun 	.clkr = {
2799*4882a593Smuzhiyun 		.enable_reg = 0x0108,
2800*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2801*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2802*4882a593Smuzhiyun 			.name = "gcc_sys_noc_usb3_axi_clk",
2803*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2804*4882a593Smuzhiyun 				"usb30_master_clk_src",
2805*4882a593Smuzhiyun 			},
2806*4882a593Smuzhiyun 			.num_parents = 1,
2807*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2808*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2809*4882a593Smuzhiyun 		},
2810*4882a593Smuzhiyun 	},
2811*4882a593Smuzhiyun };
2812*4882a593Smuzhiyun 
2813*4882a593Smuzhiyun static struct clk_branch gcc_sys_noc_usb3_sec_axi_clk = {
2814*4882a593Smuzhiyun 	.halt_reg = 0x0138,
2815*4882a593Smuzhiyun 	.clkr = {
2816*4882a593Smuzhiyun 		.enable_reg = 0x0138,
2817*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2818*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2819*4882a593Smuzhiyun 			.name = "gcc_sys_noc_usb3_sec_axi_clk",
2820*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2821*4882a593Smuzhiyun 				"usb30_sec_master_clk_src",
2822*4882a593Smuzhiyun 			},
2823*4882a593Smuzhiyun 			.num_parents = 1,
2824*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2825*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2826*4882a593Smuzhiyun 		},
2827*4882a593Smuzhiyun 	},
2828*4882a593Smuzhiyun };
2829*4882a593Smuzhiyun 
2830*4882a593Smuzhiyun static struct clk_branch gcc_tsif_ahb_clk = {
2831*4882a593Smuzhiyun 	.halt_reg = 0x0d84,
2832*4882a593Smuzhiyun 	.clkr = {
2833*4882a593Smuzhiyun 		.enable_reg = 0x0d84,
2834*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2835*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2836*4882a593Smuzhiyun 			.name = "gcc_tsif_ahb_clk",
2837*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2838*4882a593Smuzhiyun 				"periph_noc_clk_src",
2839*4882a593Smuzhiyun 			},
2840*4882a593Smuzhiyun 			.num_parents = 1,
2841*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2842*4882a593Smuzhiyun 		},
2843*4882a593Smuzhiyun 	},
2844*4882a593Smuzhiyun };
2845*4882a593Smuzhiyun 
2846*4882a593Smuzhiyun static struct clk_branch gcc_tsif_inactivity_timers_clk = {
2847*4882a593Smuzhiyun 	.halt_reg = 0x0d8c,
2848*4882a593Smuzhiyun 	.clkr = {
2849*4882a593Smuzhiyun 		.enable_reg = 0x0d8c,
2850*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2851*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2852*4882a593Smuzhiyun 			.name = "gcc_tsif_inactivity_timers_clk",
2853*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2854*4882a593Smuzhiyun 				"sleep_clk_src",
2855*4882a593Smuzhiyun 			},
2856*4882a593Smuzhiyun 			.num_parents = 1,
2857*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2858*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2859*4882a593Smuzhiyun 		},
2860*4882a593Smuzhiyun 	},
2861*4882a593Smuzhiyun };
2862*4882a593Smuzhiyun 
2863*4882a593Smuzhiyun static struct clk_branch gcc_tsif_ref_clk = {
2864*4882a593Smuzhiyun 	.halt_reg = 0x0d88,
2865*4882a593Smuzhiyun 	.clkr = {
2866*4882a593Smuzhiyun 		.enable_reg = 0x0d88,
2867*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2868*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2869*4882a593Smuzhiyun 			.name = "gcc_tsif_ref_clk",
2870*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2871*4882a593Smuzhiyun 				"tsif_ref_clk_src",
2872*4882a593Smuzhiyun 			},
2873*4882a593Smuzhiyun 			.num_parents = 1,
2874*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2875*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2876*4882a593Smuzhiyun 		},
2877*4882a593Smuzhiyun 	},
2878*4882a593Smuzhiyun };
2879*4882a593Smuzhiyun 
2880*4882a593Smuzhiyun static struct clk_branch gcc_ufs_ahb_clk = {
2881*4882a593Smuzhiyun 	.halt_reg = 0x1d48,
2882*4882a593Smuzhiyun 	.clkr = {
2883*4882a593Smuzhiyun 		.enable_reg = 0x1d48,
2884*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2885*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2886*4882a593Smuzhiyun 			.name = "gcc_ufs_ahb_clk",
2887*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2888*4882a593Smuzhiyun 				"config_noc_clk_src",
2889*4882a593Smuzhiyun 			},
2890*4882a593Smuzhiyun 			.num_parents = 1,
2891*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2892*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2893*4882a593Smuzhiyun 		},
2894*4882a593Smuzhiyun 	},
2895*4882a593Smuzhiyun };
2896*4882a593Smuzhiyun 
2897*4882a593Smuzhiyun static struct clk_branch gcc_ufs_axi_clk = {
2898*4882a593Smuzhiyun 	.halt_reg = 0x1d44,
2899*4882a593Smuzhiyun 	.clkr = {
2900*4882a593Smuzhiyun 		.enable_reg = 0x1d44,
2901*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2902*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2903*4882a593Smuzhiyun 			.name = "gcc_ufs_axi_clk",
2904*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2905*4882a593Smuzhiyun 				"ufs_axi_clk_src",
2906*4882a593Smuzhiyun 			},
2907*4882a593Smuzhiyun 			.num_parents = 1,
2908*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2909*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2910*4882a593Smuzhiyun 		},
2911*4882a593Smuzhiyun 	},
2912*4882a593Smuzhiyun };
2913*4882a593Smuzhiyun 
2914*4882a593Smuzhiyun static struct clk_branch gcc_ufs_rx_cfg_clk = {
2915*4882a593Smuzhiyun 	.halt_reg = 0x1d50,
2916*4882a593Smuzhiyun 	.clkr = {
2917*4882a593Smuzhiyun 		.enable_reg = 0x1d50,
2918*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2919*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2920*4882a593Smuzhiyun 			.name = "gcc_ufs_rx_cfg_clk",
2921*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2922*4882a593Smuzhiyun 				"ufs_axi_clk_src",
2923*4882a593Smuzhiyun 			},
2924*4882a593Smuzhiyun 			.num_parents = 1,
2925*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2926*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2927*4882a593Smuzhiyun 		},
2928*4882a593Smuzhiyun 	},
2929*4882a593Smuzhiyun };
2930*4882a593Smuzhiyun 
2931*4882a593Smuzhiyun static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
2932*4882a593Smuzhiyun 	.halt_reg = 0x1d5c,
2933*4882a593Smuzhiyun 	.clkr = {
2934*4882a593Smuzhiyun 		.enable_reg = 0x1d5c,
2935*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2936*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2937*4882a593Smuzhiyun 			.name = "gcc_ufs_rx_symbol_0_clk",
2938*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2939*4882a593Smuzhiyun 				"ufs_rx_symbol_0_clk_src",
2940*4882a593Smuzhiyun 			},
2941*4882a593Smuzhiyun 			.num_parents = 1,
2942*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2943*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2944*4882a593Smuzhiyun 		},
2945*4882a593Smuzhiyun 	},
2946*4882a593Smuzhiyun };
2947*4882a593Smuzhiyun 
2948*4882a593Smuzhiyun static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
2949*4882a593Smuzhiyun 	.halt_reg = 0x1d60,
2950*4882a593Smuzhiyun 	.clkr = {
2951*4882a593Smuzhiyun 		.enable_reg = 0x1d60,
2952*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2953*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2954*4882a593Smuzhiyun 			.name = "gcc_ufs_rx_symbol_1_clk",
2955*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2956*4882a593Smuzhiyun 				"ufs_rx_symbol_1_clk_src",
2957*4882a593Smuzhiyun 			},
2958*4882a593Smuzhiyun 			.num_parents = 1,
2959*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2960*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2961*4882a593Smuzhiyun 		},
2962*4882a593Smuzhiyun 	},
2963*4882a593Smuzhiyun };
2964*4882a593Smuzhiyun 
2965*4882a593Smuzhiyun static struct clk_branch gcc_ufs_tx_cfg_clk = {
2966*4882a593Smuzhiyun 	.halt_reg = 0x1d4c,
2967*4882a593Smuzhiyun 	.clkr = {
2968*4882a593Smuzhiyun 		.enable_reg = 0x1d4c,
2969*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2970*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2971*4882a593Smuzhiyun 			.name = "gcc_ufs_tx_cfg_clk",
2972*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2973*4882a593Smuzhiyun 				"ufs_axi_clk_src",
2974*4882a593Smuzhiyun 			},
2975*4882a593Smuzhiyun 			.num_parents = 1,
2976*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2977*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2978*4882a593Smuzhiyun 		},
2979*4882a593Smuzhiyun 	},
2980*4882a593Smuzhiyun };
2981*4882a593Smuzhiyun 
2982*4882a593Smuzhiyun static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
2983*4882a593Smuzhiyun 	.halt_reg = 0x1d54,
2984*4882a593Smuzhiyun 	.clkr = {
2985*4882a593Smuzhiyun 		.enable_reg = 0x1d54,
2986*4882a593Smuzhiyun 		.enable_mask = BIT(0),
2987*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
2988*4882a593Smuzhiyun 			.name = "gcc_ufs_tx_symbol_0_clk",
2989*4882a593Smuzhiyun 			.parent_names = (const char *[]){
2990*4882a593Smuzhiyun 				"ufs_tx_symbol_0_clk_src",
2991*4882a593Smuzhiyun 			},
2992*4882a593Smuzhiyun 			.num_parents = 1,
2993*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
2994*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
2995*4882a593Smuzhiyun 		},
2996*4882a593Smuzhiyun 	},
2997*4882a593Smuzhiyun };
2998*4882a593Smuzhiyun 
2999*4882a593Smuzhiyun static struct clk_branch gcc_ufs_tx_symbol_1_clk = {
3000*4882a593Smuzhiyun 	.halt_reg = 0x1d58,
3001*4882a593Smuzhiyun 	.clkr = {
3002*4882a593Smuzhiyun 		.enable_reg = 0x1d58,
3003*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3004*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3005*4882a593Smuzhiyun 			.name = "gcc_ufs_tx_symbol_1_clk",
3006*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3007*4882a593Smuzhiyun 				"ufs_tx_symbol_1_clk_src",
3008*4882a593Smuzhiyun 			},
3009*4882a593Smuzhiyun 			.num_parents = 1,
3010*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3011*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3012*4882a593Smuzhiyun 		},
3013*4882a593Smuzhiyun 	},
3014*4882a593Smuzhiyun };
3015*4882a593Smuzhiyun 
3016*4882a593Smuzhiyun static struct clk_branch gcc_usb2a_phy_sleep_clk = {
3017*4882a593Smuzhiyun 	.halt_reg = 0x04ac,
3018*4882a593Smuzhiyun 	.clkr = {
3019*4882a593Smuzhiyun 		.enable_reg = 0x04ac,
3020*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3021*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3022*4882a593Smuzhiyun 			.name = "gcc_usb2a_phy_sleep_clk",
3023*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3024*4882a593Smuzhiyun 				"sleep_clk_src",
3025*4882a593Smuzhiyun 			},
3026*4882a593Smuzhiyun 			.num_parents = 1,
3027*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3028*4882a593Smuzhiyun 		},
3029*4882a593Smuzhiyun 	},
3030*4882a593Smuzhiyun };
3031*4882a593Smuzhiyun 
3032*4882a593Smuzhiyun static struct clk_branch gcc_usb2b_phy_sleep_clk = {
3033*4882a593Smuzhiyun 	.halt_reg = 0x04b4,
3034*4882a593Smuzhiyun 	.clkr = {
3035*4882a593Smuzhiyun 		.enable_reg = 0x04b4,
3036*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3037*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3038*4882a593Smuzhiyun 			.name = "gcc_usb2b_phy_sleep_clk",
3039*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3040*4882a593Smuzhiyun 				"sleep_clk_src",
3041*4882a593Smuzhiyun 			},
3042*4882a593Smuzhiyun 			.num_parents = 1,
3043*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3044*4882a593Smuzhiyun 		},
3045*4882a593Smuzhiyun 	},
3046*4882a593Smuzhiyun };
3047*4882a593Smuzhiyun 
3048*4882a593Smuzhiyun static struct clk_branch gcc_usb30_master_clk = {
3049*4882a593Smuzhiyun 	.halt_reg = 0x03c8,
3050*4882a593Smuzhiyun 	.clkr = {
3051*4882a593Smuzhiyun 		.enable_reg = 0x03c8,
3052*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3053*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3054*4882a593Smuzhiyun 			.name = "gcc_usb30_master_clk",
3055*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3056*4882a593Smuzhiyun 				"usb30_master_clk_src",
3057*4882a593Smuzhiyun 			},
3058*4882a593Smuzhiyun 			.num_parents = 1,
3059*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3060*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3061*4882a593Smuzhiyun 		},
3062*4882a593Smuzhiyun 	},
3063*4882a593Smuzhiyun };
3064*4882a593Smuzhiyun 
3065*4882a593Smuzhiyun static struct clk_branch gcc_usb30_sec_master_clk = {
3066*4882a593Smuzhiyun 	.halt_reg = 0x1bc8,
3067*4882a593Smuzhiyun 	.clkr = {
3068*4882a593Smuzhiyun 		.enable_reg = 0x1bc8,
3069*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3070*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3071*4882a593Smuzhiyun 			.name = "gcc_usb30_sec_master_clk",
3072*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3073*4882a593Smuzhiyun 				"usb30_sec_master_clk_src",
3074*4882a593Smuzhiyun 			},
3075*4882a593Smuzhiyun 			.num_parents = 1,
3076*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3077*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3078*4882a593Smuzhiyun 		},
3079*4882a593Smuzhiyun 	},
3080*4882a593Smuzhiyun };
3081*4882a593Smuzhiyun 
3082*4882a593Smuzhiyun static struct clk_branch gcc_usb30_mock_utmi_clk = {
3083*4882a593Smuzhiyun 	.halt_reg = 0x03d0,
3084*4882a593Smuzhiyun 	.clkr = {
3085*4882a593Smuzhiyun 		.enable_reg = 0x03d0,
3086*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3087*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3088*4882a593Smuzhiyun 			.name = "gcc_usb30_mock_utmi_clk",
3089*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3090*4882a593Smuzhiyun 				"usb30_mock_utmi_clk_src",
3091*4882a593Smuzhiyun 			},
3092*4882a593Smuzhiyun 			.num_parents = 1,
3093*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3094*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3095*4882a593Smuzhiyun 		},
3096*4882a593Smuzhiyun 	},
3097*4882a593Smuzhiyun };
3098*4882a593Smuzhiyun 
3099*4882a593Smuzhiyun static struct clk_branch gcc_usb30_sleep_clk = {
3100*4882a593Smuzhiyun 	.halt_reg = 0x03cc,
3101*4882a593Smuzhiyun 	.clkr = {
3102*4882a593Smuzhiyun 		.enable_reg = 0x03cc,
3103*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3104*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3105*4882a593Smuzhiyun 			.name = "gcc_usb30_sleep_clk",
3106*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3107*4882a593Smuzhiyun 				"sleep_clk_src",
3108*4882a593Smuzhiyun 			},
3109*4882a593Smuzhiyun 			.num_parents = 1,
3110*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3111*4882a593Smuzhiyun 		},
3112*4882a593Smuzhiyun 	},
3113*4882a593Smuzhiyun };
3114*4882a593Smuzhiyun 
3115*4882a593Smuzhiyun static struct clk_branch gcc_usb_hs_ahb_clk = {
3116*4882a593Smuzhiyun 	.halt_reg = 0x0488,
3117*4882a593Smuzhiyun 	.clkr = {
3118*4882a593Smuzhiyun 		.enable_reg = 0x0488,
3119*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3120*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3121*4882a593Smuzhiyun 			.name = "gcc_usb_hs_ahb_clk",
3122*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3123*4882a593Smuzhiyun 				"periph_noc_clk_src",
3124*4882a593Smuzhiyun 			},
3125*4882a593Smuzhiyun 			.num_parents = 1,
3126*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3127*4882a593Smuzhiyun 		},
3128*4882a593Smuzhiyun 	},
3129*4882a593Smuzhiyun };
3130*4882a593Smuzhiyun 
3131*4882a593Smuzhiyun static struct clk_branch gcc_usb_hs_inactivity_timers_clk = {
3132*4882a593Smuzhiyun 	.halt_reg = 0x048c,
3133*4882a593Smuzhiyun 	.clkr = {
3134*4882a593Smuzhiyun 		.enable_reg = 0x048c,
3135*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3136*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3137*4882a593Smuzhiyun 			.name = "gcc_usb_hs_inactivity_timers_clk",
3138*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3139*4882a593Smuzhiyun 				"sleep_clk_src",
3140*4882a593Smuzhiyun 			},
3141*4882a593Smuzhiyun 			.num_parents = 1,
3142*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3143*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3144*4882a593Smuzhiyun 		},
3145*4882a593Smuzhiyun 	},
3146*4882a593Smuzhiyun };
3147*4882a593Smuzhiyun 
3148*4882a593Smuzhiyun static struct clk_branch gcc_usb_hs_system_clk = {
3149*4882a593Smuzhiyun 	.halt_reg = 0x0484,
3150*4882a593Smuzhiyun 	.clkr = {
3151*4882a593Smuzhiyun 		.enable_reg = 0x0484,
3152*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3153*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3154*4882a593Smuzhiyun 			.name = "gcc_usb_hs_system_clk",
3155*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3156*4882a593Smuzhiyun 				"usb_hs_system_clk_src",
3157*4882a593Smuzhiyun 			},
3158*4882a593Smuzhiyun 			.num_parents = 1,
3159*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3160*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3161*4882a593Smuzhiyun 		},
3162*4882a593Smuzhiyun 	},
3163*4882a593Smuzhiyun };
3164*4882a593Smuzhiyun 
3165*4882a593Smuzhiyun static struct clk_branch gcc_usb_hsic_ahb_clk = {
3166*4882a593Smuzhiyun 	.halt_reg = 0x0408,
3167*4882a593Smuzhiyun 	.clkr = {
3168*4882a593Smuzhiyun 		.enable_reg = 0x0408,
3169*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3170*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3171*4882a593Smuzhiyun 			.name = "gcc_usb_hsic_ahb_clk",
3172*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3173*4882a593Smuzhiyun 				"periph_noc_clk_src",
3174*4882a593Smuzhiyun 			},
3175*4882a593Smuzhiyun 			.num_parents = 1,
3176*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3177*4882a593Smuzhiyun 		},
3178*4882a593Smuzhiyun 	},
3179*4882a593Smuzhiyun };
3180*4882a593Smuzhiyun 
3181*4882a593Smuzhiyun static struct clk_branch gcc_usb_hsic_clk = {
3182*4882a593Smuzhiyun 	.halt_reg = 0x0410,
3183*4882a593Smuzhiyun 	.clkr = {
3184*4882a593Smuzhiyun 		.enable_reg = 0x0410,
3185*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3186*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3187*4882a593Smuzhiyun 			.name = "gcc_usb_hsic_clk",
3188*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3189*4882a593Smuzhiyun 				"usb_hsic_clk_src",
3190*4882a593Smuzhiyun 			},
3191*4882a593Smuzhiyun 			.num_parents = 1,
3192*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3193*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3194*4882a593Smuzhiyun 		},
3195*4882a593Smuzhiyun 	},
3196*4882a593Smuzhiyun };
3197*4882a593Smuzhiyun 
3198*4882a593Smuzhiyun static struct clk_branch gcc_usb_hsic_io_cal_clk = {
3199*4882a593Smuzhiyun 	.halt_reg = 0x0414,
3200*4882a593Smuzhiyun 	.clkr = {
3201*4882a593Smuzhiyun 		.enable_reg = 0x0414,
3202*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3203*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3204*4882a593Smuzhiyun 			.name = "gcc_usb_hsic_io_cal_clk",
3205*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3206*4882a593Smuzhiyun 				"usb_hsic_io_cal_clk_src",
3207*4882a593Smuzhiyun 			},
3208*4882a593Smuzhiyun 			.num_parents = 1,
3209*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3210*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3211*4882a593Smuzhiyun 		},
3212*4882a593Smuzhiyun 	},
3213*4882a593Smuzhiyun };
3214*4882a593Smuzhiyun 
3215*4882a593Smuzhiyun static struct clk_branch gcc_usb_hsic_io_cal_sleep_clk = {
3216*4882a593Smuzhiyun 	.halt_reg = 0x0418,
3217*4882a593Smuzhiyun 	.clkr = {
3218*4882a593Smuzhiyun 		.enable_reg = 0x0418,
3219*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3220*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3221*4882a593Smuzhiyun 			.name = "gcc_usb_hsic_io_cal_sleep_clk",
3222*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3223*4882a593Smuzhiyun 				"sleep_clk_src",
3224*4882a593Smuzhiyun 			},
3225*4882a593Smuzhiyun 			.num_parents = 1,
3226*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3227*4882a593Smuzhiyun 		},
3228*4882a593Smuzhiyun 	},
3229*4882a593Smuzhiyun };
3230*4882a593Smuzhiyun 
3231*4882a593Smuzhiyun static struct clk_branch gcc_usb_hsic_system_clk = {
3232*4882a593Smuzhiyun 	.halt_reg = 0x040c,
3233*4882a593Smuzhiyun 	.clkr = {
3234*4882a593Smuzhiyun 		.enable_reg = 0x040c,
3235*4882a593Smuzhiyun 		.enable_mask = BIT(0),
3236*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
3237*4882a593Smuzhiyun 			.name = "gcc_usb_hsic_system_clk",
3238*4882a593Smuzhiyun 			.parent_names = (const char *[]){
3239*4882a593Smuzhiyun 				"usb_hsic_system_clk_src",
3240*4882a593Smuzhiyun 			},
3241*4882a593Smuzhiyun 			.num_parents = 1,
3242*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
3243*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
3244*4882a593Smuzhiyun 		},
3245*4882a593Smuzhiyun 	},
3246*4882a593Smuzhiyun };
3247*4882a593Smuzhiyun 
3248*4882a593Smuzhiyun static struct gdsc usb_hs_hsic_gdsc = {
3249*4882a593Smuzhiyun 	.gdscr = 0x404,
3250*4882a593Smuzhiyun 	.pd = {
3251*4882a593Smuzhiyun 		.name = "usb_hs_hsic",
3252*4882a593Smuzhiyun 	},
3253*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
3254*4882a593Smuzhiyun };
3255*4882a593Smuzhiyun 
3256*4882a593Smuzhiyun static struct gdsc pcie0_gdsc = {
3257*4882a593Smuzhiyun 	.gdscr = 0x1ac4,
3258*4882a593Smuzhiyun 	.pd = {
3259*4882a593Smuzhiyun 		.name = "pcie0",
3260*4882a593Smuzhiyun 	},
3261*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
3262*4882a593Smuzhiyun };
3263*4882a593Smuzhiyun 
3264*4882a593Smuzhiyun static struct gdsc pcie1_gdsc = {
3265*4882a593Smuzhiyun 	.gdscr = 0x1b44,
3266*4882a593Smuzhiyun 	.pd = {
3267*4882a593Smuzhiyun 		.name = "pcie1",
3268*4882a593Smuzhiyun 	},
3269*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
3270*4882a593Smuzhiyun };
3271*4882a593Smuzhiyun 
3272*4882a593Smuzhiyun static struct gdsc usb30_gdsc = {
3273*4882a593Smuzhiyun 	.gdscr = 0x1e84,
3274*4882a593Smuzhiyun 	.pd = {
3275*4882a593Smuzhiyun 		.name = "usb30",
3276*4882a593Smuzhiyun 	},
3277*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
3278*4882a593Smuzhiyun };
3279*4882a593Smuzhiyun 
3280*4882a593Smuzhiyun static struct clk_regmap *gcc_apq8084_clocks[] = {
3281*4882a593Smuzhiyun 	[GPLL0] = &gpll0.clkr,
3282*4882a593Smuzhiyun 	[GPLL0_VOTE] = &gpll0_vote,
3283*4882a593Smuzhiyun 	[GPLL1] = &gpll1.clkr,
3284*4882a593Smuzhiyun 	[GPLL1_VOTE] = &gpll1_vote,
3285*4882a593Smuzhiyun 	[GPLL4] = &gpll4.clkr,
3286*4882a593Smuzhiyun 	[GPLL4_VOTE] = &gpll4_vote,
3287*4882a593Smuzhiyun 	[CONFIG_NOC_CLK_SRC] = &config_noc_clk_src.clkr,
3288*4882a593Smuzhiyun 	[PERIPH_NOC_CLK_SRC] = &periph_noc_clk_src.clkr,
3289*4882a593Smuzhiyun 	[SYSTEM_NOC_CLK_SRC] = &system_noc_clk_src.clkr,
3290*4882a593Smuzhiyun 	[UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
3291*4882a593Smuzhiyun 	[USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
3292*4882a593Smuzhiyun 	[USB30_SEC_MASTER_CLK_SRC] = &usb30_sec_master_clk_src.clkr,
3293*4882a593Smuzhiyun 	[USB_HSIC_AHB_CLK_SRC] = &usb_hsic_ahb_clk_src.clkr,
3294*4882a593Smuzhiyun 	[BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
3295*4882a593Smuzhiyun 	[BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
3296*4882a593Smuzhiyun 	[BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
3297*4882a593Smuzhiyun 	[BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
3298*4882a593Smuzhiyun 	[BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
3299*4882a593Smuzhiyun 	[BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
3300*4882a593Smuzhiyun 	[BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
3301*4882a593Smuzhiyun 	[BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
3302*4882a593Smuzhiyun 	[BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
3303*4882a593Smuzhiyun 	[BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
3304*4882a593Smuzhiyun 	[BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
3305*4882a593Smuzhiyun 	[BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
3306*4882a593Smuzhiyun 	[BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
3307*4882a593Smuzhiyun 	[BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
3308*4882a593Smuzhiyun 	[BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
3309*4882a593Smuzhiyun 	[BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
3310*4882a593Smuzhiyun 	[BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
3311*4882a593Smuzhiyun 	[BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
3312*4882a593Smuzhiyun 	[BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
3313*4882a593Smuzhiyun 	[BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
3314*4882a593Smuzhiyun 	[BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
3315*4882a593Smuzhiyun 	[BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
3316*4882a593Smuzhiyun 	[BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
3317*4882a593Smuzhiyun 	[BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
3318*4882a593Smuzhiyun 	[BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
3319*4882a593Smuzhiyun 	[BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
3320*4882a593Smuzhiyun 	[BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
3321*4882a593Smuzhiyun 	[BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
3322*4882a593Smuzhiyun 	[BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
3323*4882a593Smuzhiyun 	[BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
3324*4882a593Smuzhiyun 	[BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
3325*4882a593Smuzhiyun 	[BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
3326*4882a593Smuzhiyun 	[BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
3327*4882a593Smuzhiyun 	[BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
3328*4882a593Smuzhiyun 	[BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
3329*4882a593Smuzhiyun 	[BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
3330*4882a593Smuzhiyun 	[CE1_CLK_SRC] = &ce1_clk_src.clkr,
3331*4882a593Smuzhiyun 	[CE2_CLK_SRC] = &ce2_clk_src.clkr,
3332*4882a593Smuzhiyun 	[CE3_CLK_SRC] = &ce3_clk_src.clkr,
3333*4882a593Smuzhiyun 	[GP1_CLK_SRC] = &gp1_clk_src.clkr,
3334*4882a593Smuzhiyun 	[GP2_CLK_SRC] = &gp2_clk_src.clkr,
3335*4882a593Smuzhiyun 	[GP3_CLK_SRC] = &gp3_clk_src.clkr,
3336*4882a593Smuzhiyun 	[PCIE_0_AUX_CLK_SRC] = &pcie_0_aux_clk_src.clkr,
3337*4882a593Smuzhiyun 	[PCIE_0_PIPE_CLK_SRC] = &pcie_0_pipe_clk_src.clkr,
3338*4882a593Smuzhiyun 	[PCIE_1_AUX_CLK_SRC] = &pcie_1_aux_clk_src.clkr,
3339*4882a593Smuzhiyun 	[PCIE_1_PIPE_CLK_SRC] = &pcie_1_pipe_clk_src.clkr,
3340*4882a593Smuzhiyun 	[PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
3341*4882a593Smuzhiyun 	[SATA_ASIC0_CLK_SRC] = &sata_asic0_clk_src.clkr,
3342*4882a593Smuzhiyun 	[SATA_PMALIVE_CLK_SRC] = &sata_pmalive_clk_src.clkr,
3343*4882a593Smuzhiyun 	[SATA_RX_CLK_SRC] = &sata_rx_clk_src.clkr,
3344*4882a593Smuzhiyun 	[SATA_RX_OOB_CLK_SRC] = &sata_rx_oob_clk_src.clkr,
3345*4882a593Smuzhiyun 	[SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
3346*4882a593Smuzhiyun 	[SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
3347*4882a593Smuzhiyun 	[SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
3348*4882a593Smuzhiyun 	[SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
3349*4882a593Smuzhiyun 	[TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
3350*4882a593Smuzhiyun 	[USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
3351*4882a593Smuzhiyun 	[USB30_SEC_MOCK_UTMI_CLK_SRC] = &usb30_sec_mock_utmi_clk_src.clkr,
3352*4882a593Smuzhiyun 	[USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
3353*4882a593Smuzhiyun 	[USB_HSIC_CLK_SRC] = &usb_hsic_clk_src.clkr,
3354*4882a593Smuzhiyun 	[USB_HSIC_IO_CAL_CLK_SRC] = &usb_hsic_io_cal_clk_src.clkr,
3355*4882a593Smuzhiyun 	[USB_HSIC_MOCK_UTMI_CLK_SRC] = &usb_hsic_mock_utmi_clk_src.clkr,
3356*4882a593Smuzhiyun 	[USB_HSIC_SYSTEM_CLK_SRC] = &usb_hsic_system_clk_src.clkr,
3357*4882a593Smuzhiyun 	[GCC_BAM_DMA_AHB_CLK] = &gcc_bam_dma_ahb_clk.clkr,
3358*4882a593Smuzhiyun 	[GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
3359*4882a593Smuzhiyun 	[GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
3360*4882a593Smuzhiyun 	[GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
3361*4882a593Smuzhiyun 	[GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
3362*4882a593Smuzhiyun 	[GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
3363*4882a593Smuzhiyun 	[GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
3364*4882a593Smuzhiyun 	[GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
3365*4882a593Smuzhiyun 	[GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
3366*4882a593Smuzhiyun 	[GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
3367*4882a593Smuzhiyun 	[GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
3368*4882a593Smuzhiyun 	[GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
3369*4882a593Smuzhiyun 	[GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
3370*4882a593Smuzhiyun 	[GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
3371*4882a593Smuzhiyun 	[GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
3372*4882a593Smuzhiyun 	[GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
3373*4882a593Smuzhiyun 	[GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
3374*4882a593Smuzhiyun 	[GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
3375*4882a593Smuzhiyun 	[GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
3376*4882a593Smuzhiyun 	[GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
3377*4882a593Smuzhiyun 	[GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
3378*4882a593Smuzhiyun 	[GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
3379*4882a593Smuzhiyun 	[GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
3380*4882a593Smuzhiyun 	[GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
3381*4882a593Smuzhiyun 	[GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
3382*4882a593Smuzhiyun 	[GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
3383*4882a593Smuzhiyun 	[GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
3384*4882a593Smuzhiyun 	[GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
3385*4882a593Smuzhiyun 	[GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
3386*4882a593Smuzhiyun 	[GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
3387*4882a593Smuzhiyun 	[GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
3388*4882a593Smuzhiyun 	[GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
3389*4882a593Smuzhiyun 	[GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
3390*4882a593Smuzhiyun 	[GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
3391*4882a593Smuzhiyun 	[GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
3392*4882a593Smuzhiyun 	[GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
3393*4882a593Smuzhiyun 	[GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
3394*4882a593Smuzhiyun 	[GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
3395*4882a593Smuzhiyun 	[GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
3396*4882a593Smuzhiyun 	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
3397*4882a593Smuzhiyun 	[GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
3398*4882a593Smuzhiyun 	[GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
3399*4882a593Smuzhiyun 	[GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
3400*4882a593Smuzhiyun 	[GCC_CE2_AHB_CLK] = &gcc_ce2_ahb_clk.clkr,
3401*4882a593Smuzhiyun 	[GCC_CE2_AXI_CLK] = &gcc_ce2_axi_clk.clkr,
3402*4882a593Smuzhiyun 	[GCC_CE2_CLK] = &gcc_ce2_clk.clkr,
3403*4882a593Smuzhiyun 	[GCC_CE3_AHB_CLK] = &gcc_ce3_ahb_clk.clkr,
3404*4882a593Smuzhiyun 	[GCC_CE3_AXI_CLK] = &gcc_ce3_axi_clk.clkr,
3405*4882a593Smuzhiyun 	[GCC_CE3_CLK] = &gcc_ce3_clk.clkr,
3406*4882a593Smuzhiyun 	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
3407*4882a593Smuzhiyun 	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
3408*4882a593Smuzhiyun 	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
3409*4882a593Smuzhiyun 	[GCC_OCMEM_NOC_CFG_AHB_CLK] = &gcc_ocmem_noc_cfg_ahb_clk.clkr,
3410*4882a593Smuzhiyun 	[GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
3411*4882a593Smuzhiyun 	[GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
3412*4882a593Smuzhiyun 	[GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
3413*4882a593Smuzhiyun 	[GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
3414*4882a593Smuzhiyun 	[GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
3415*4882a593Smuzhiyun 	[GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
3416*4882a593Smuzhiyun 	[GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
3417*4882a593Smuzhiyun 	[GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
3418*4882a593Smuzhiyun 	[GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
3419*4882a593Smuzhiyun 	[GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
3420*4882a593Smuzhiyun 	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
3421*4882a593Smuzhiyun 	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
3422*4882a593Smuzhiyun 	[GCC_PERIPH_NOC_USB_HSIC_AHB_CLK] = &gcc_periph_noc_usb_hsic_ahb_clk.clkr,
3423*4882a593Smuzhiyun 	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
3424*4882a593Smuzhiyun 	[GCC_SATA_ASIC0_CLK] = &gcc_sata_asic0_clk.clkr,
3425*4882a593Smuzhiyun 	[GCC_SATA_AXI_CLK] = &gcc_sata_axi_clk.clkr,
3426*4882a593Smuzhiyun 	[GCC_SATA_CFG_AHB_CLK] = &gcc_sata_cfg_ahb_clk.clkr,
3427*4882a593Smuzhiyun 	[GCC_SATA_PMALIVE_CLK] = &gcc_sata_pmalive_clk.clkr,
3428*4882a593Smuzhiyun 	[GCC_SATA_RX_CLK] = &gcc_sata_rx_clk.clkr,
3429*4882a593Smuzhiyun 	[GCC_SATA_RX_OOB_CLK] = &gcc_sata_rx_oob_clk.clkr,
3430*4882a593Smuzhiyun 	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
3431*4882a593Smuzhiyun 	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
3432*4882a593Smuzhiyun 	[GCC_SDCC1_CDCCAL_FF_CLK] = &gcc_sdcc1_cdccal_ff_clk.clkr,
3433*4882a593Smuzhiyun 	[GCC_SDCC1_CDCCAL_SLEEP_CLK] = &gcc_sdcc1_cdccal_sleep_clk.clkr,
3434*4882a593Smuzhiyun 	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
3435*4882a593Smuzhiyun 	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
3436*4882a593Smuzhiyun 	[GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
3437*4882a593Smuzhiyun 	[GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
3438*4882a593Smuzhiyun 	[GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
3439*4882a593Smuzhiyun 	[GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
3440*4882a593Smuzhiyun 	[GCC_SYS_NOC_UFS_AXI_CLK] = &gcc_sys_noc_ufs_axi_clk.clkr,
3441*4882a593Smuzhiyun 	[GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
3442*4882a593Smuzhiyun 	[GCC_SYS_NOC_USB3_SEC_AXI_CLK] = &gcc_sys_noc_usb3_sec_axi_clk.clkr,
3443*4882a593Smuzhiyun 	[GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
3444*4882a593Smuzhiyun 	[GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
3445*4882a593Smuzhiyun 	[GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
3446*4882a593Smuzhiyun 	[GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
3447*4882a593Smuzhiyun 	[GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
3448*4882a593Smuzhiyun 	[GCC_UFS_RX_CFG_CLK] = &gcc_ufs_rx_cfg_clk.clkr,
3449*4882a593Smuzhiyun 	[GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
3450*4882a593Smuzhiyun 	[GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
3451*4882a593Smuzhiyun 	[GCC_UFS_TX_CFG_CLK] = &gcc_ufs_tx_cfg_clk.clkr,
3452*4882a593Smuzhiyun 	[GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
3453*4882a593Smuzhiyun 	[GCC_UFS_TX_SYMBOL_1_CLK] = &gcc_ufs_tx_symbol_1_clk.clkr,
3454*4882a593Smuzhiyun 	[GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
3455*4882a593Smuzhiyun 	[GCC_USB2B_PHY_SLEEP_CLK] = &gcc_usb2b_phy_sleep_clk.clkr,
3456*4882a593Smuzhiyun 	[GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
3457*4882a593Smuzhiyun 	[GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
3458*4882a593Smuzhiyun 	[GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
3459*4882a593Smuzhiyun 	[GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
3460*4882a593Smuzhiyun 	[GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
3461*4882a593Smuzhiyun 	[GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
3462*4882a593Smuzhiyun 	[GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
3463*4882a593Smuzhiyun 	[GCC_USB_HS_INACTIVITY_TIMERS_CLK] = &gcc_usb_hs_inactivity_timers_clk.clkr,
3464*4882a593Smuzhiyun 	[GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
3465*4882a593Smuzhiyun 	[GCC_USB_HSIC_AHB_CLK] = &gcc_usb_hsic_ahb_clk.clkr,
3466*4882a593Smuzhiyun 	[GCC_USB_HSIC_CLK] = &gcc_usb_hsic_clk.clkr,
3467*4882a593Smuzhiyun 	[GCC_USB_HSIC_IO_CAL_CLK] = &gcc_usb_hsic_io_cal_clk.clkr,
3468*4882a593Smuzhiyun 	[GCC_USB_HSIC_IO_CAL_SLEEP_CLK] = &gcc_usb_hsic_io_cal_sleep_clk.clkr,
3469*4882a593Smuzhiyun 	[GCC_USB_HSIC_MOCK_UTMI_CLK] = &gcc_usb_hsic_mock_utmi_clk.clkr,
3470*4882a593Smuzhiyun 	[GCC_USB_HSIC_SYSTEM_CLK] = &gcc_usb_hsic_system_clk.clkr,
3471*4882a593Smuzhiyun };
3472*4882a593Smuzhiyun 
3473*4882a593Smuzhiyun static struct gdsc *gcc_apq8084_gdscs[] = {
3474*4882a593Smuzhiyun 	[USB_HS_HSIC_GDSC] = &usb_hs_hsic_gdsc,
3475*4882a593Smuzhiyun 	[PCIE0_GDSC] = &pcie0_gdsc,
3476*4882a593Smuzhiyun 	[PCIE1_GDSC] = &pcie1_gdsc,
3477*4882a593Smuzhiyun 	[USB30_GDSC] = &usb30_gdsc,
3478*4882a593Smuzhiyun };
3479*4882a593Smuzhiyun 
3480*4882a593Smuzhiyun static const struct qcom_reset_map gcc_apq8084_resets[] = {
3481*4882a593Smuzhiyun 	[GCC_SYSTEM_NOC_BCR] = { 0x0100 },
3482*4882a593Smuzhiyun 	[GCC_CONFIG_NOC_BCR] = { 0x0140 },
3483*4882a593Smuzhiyun 	[GCC_PERIPH_NOC_BCR] = { 0x0180 },
3484*4882a593Smuzhiyun 	[GCC_IMEM_BCR] = { 0x0200 },
3485*4882a593Smuzhiyun 	[GCC_MMSS_BCR] = { 0x0240 },
3486*4882a593Smuzhiyun 	[GCC_QDSS_BCR] = { 0x0300 },
3487*4882a593Smuzhiyun 	[GCC_USB_30_BCR] = { 0x03c0 },
3488*4882a593Smuzhiyun 	[GCC_USB3_PHY_BCR] = { 0x03fc },
3489*4882a593Smuzhiyun 	[GCC_USB_HS_HSIC_BCR] = { 0x0400 },
3490*4882a593Smuzhiyun 	[GCC_USB_HS_BCR] = { 0x0480 },
3491*4882a593Smuzhiyun 	[GCC_USB2A_PHY_BCR] = { 0x04a8 },
3492*4882a593Smuzhiyun 	[GCC_USB2B_PHY_BCR] = { 0x04b0 },
3493*4882a593Smuzhiyun 	[GCC_SDCC1_BCR] = { 0x04c0 },
3494*4882a593Smuzhiyun 	[GCC_SDCC2_BCR] = { 0x0500 },
3495*4882a593Smuzhiyun 	[GCC_SDCC3_BCR] = { 0x0540 },
3496*4882a593Smuzhiyun 	[GCC_SDCC4_BCR] = { 0x0580 },
3497*4882a593Smuzhiyun 	[GCC_BLSP1_BCR] = { 0x05c0 },
3498*4882a593Smuzhiyun 	[GCC_BLSP1_QUP1_BCR] = { 0x0640 },
3499*4882a593Smuzhiyun 	[GCC_BLSP1_UART1_BCR] = { 0x0680 },
3500*4882a593Smuzhiyun 	[GCC_BLSP1_QUP2_BCR] = { 0x06c0 },
3501*4882a593Smuzhiyun 	[GCC_BLSP1_UART2_BCR] = { 0x0700 },
3502*4882a593Smuzhiyun 	[GCC_BLSP1_QUP3_BCR] = { 0x0740 },
3503*4882a593Smuzhiyun 	[GCC_BLSP1_UART3_BCR] = { 0x0780 },
3504*4882a593Smuzhiyun 	[GCC_BLSP1_QUP4_BCR] = { 0x07c0 },
3505*4882a593Smuzhiyun 	[GCC_BLSP1_UART4_BCR] = { 0x0800 },
3506*4882a593Smuzhiyun 	[GCC_BLSP1_QUP5_BCR] = { 0x0840 },
3507*4882a593Smuzhiyun 	[GCC_BLSP1_UART5_BCR] = { 0x0880 },
3508*4882a593Smuzhiyun 	[GCC_BLSP1_QUP6_BCR] = { 0x08c0 },
3509*4882a593Smuzhiyun 	[GCC_BLSP1_UART6_BCR] = { 0x0900 },
3510*4882a593Smuzhiyun 	[GCC_BLSP2_BCR] = { 0x0940 },
3511*4882a593Smuzhiyun 	[GCC_BLSP2_QUP1_BCR] = { 0x0980 },
3512*4882a593Smuzhiyun 	[GCC_BLSP2_UART1_BCR] = { 0x09c0 },
3513*4882a593Smuzhiyun 	[GCC_BLSP2_QUP2_BCR] = { 0x0a00 },
3514*4882a593Smuzhiyun 	[GCC_BLSP2_UART2_BCR] = { 0x0a40 },
3515*4882a593Smuzhiyun 	[GCC_BLSP2_QUP3_BCR] = { 0x0a80 },
3516*4882a593Smuzhiyun 	[GCC_BLSP2_UART3_BCR] = { 0x0ac0 },
3517*4882a593Smuzhiyun 	[GCC_BLSP2_QUP4_BCR] = { 0x0b00 },
3518*4882a593Smuzhiyun 	[GCC_BLSP2_UART4_BCR] = { 0x0b40 },
3519*4882a593Smuzhiyun 	[GCC_BLSP2_QUP5_BCR] = { 0x0b80 },
3520*4882a593Smuzhiyun 	[GCC_BLSP2_UART5_BCR] = { 0x0bc0 },
3521*4882a593Smuzhiyun 	[GCC_BLSP2_QUP6_BCR] = { 0x0c00 },
3522*4882a593Smuzhiyun 	[GCC_BLSP2_UART6_BCR] = { 0x0c40 },
3523*4882a593Smuzhiyun 	[GCC_PDM_BCR] = { 0x0cc0 },
3524*4882a593Smuzhiyun 	[GCC_PRNG_BCR] = { 0x0d00 },
3525*4882a593Smuzhiyun 	[GCC_BAM_DMA_BCR] = { 0x0d40 },
3526*4882a593Smuzhiyun 	[GCC_TSIF_BCR] = { 0x0d80 },
3527*4882a593Smuzhiyun 	[GCC_TCSR_BCR] = { 0x0dc0 },
3528*4882a593Smuzhiyun 	[GCC_BOOT_ROM_BCR] = { 0x0e00 },
3529*4882a593Smuzhiyun 	[GCC_MSG_RAM_BCR] = { 0x0e40 },
3530*4882a593Smuzhiyun 	[GCC_TLMM_BCR] = { 0x0e80 },
3531*4882a593Smuzhiyun 	[GCC_MPM_BCR] = { 0x0ec0 },
3532*4882a593Smuzhiyun 	[GCC_MPM_AHB_RESET] = { 0x0ec4, 1 },
3533*4882a593Smuzhiyun 	[GCC_MPM_NON_AHB_RESET] = { 0x0ec4, 2 },
3534*4882a593Smuzhiyun 	[GCC_SEC_CTRL_BCR] = { 0x0f40 },
3535*4882a593Smuzhiyun 	[GCC_SPMI_BCR] = { 0x0fc0 },
3536*4882a593Smuzhiyun 	[GCC_SPDM_BCR] = { 0x1000 },
3537*4882a593Smuzhiyun 	[GCC_CE1_BCR] = { 0x1040 },
3538*4882a593Smuzhiyun 	[GCC_CE2_BCR] = { 0x1080 },
3539*4882a593Smuzhiyun 	[GCC_BIMC_BCR] = { 0x1100 },
3540*4882a593Smuzhiyun 	[GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x1240 },
3541*4882a593Smuzhiyun 	[GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x1248 },
3542*4882a593Smuzhiyun 	[GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x1280 },
3543*4882a593Smuzhiyun 	[GCC_PNOC_BUS_TIMEOUT1_BCR] = { 0x1288 },
3544*4882a593Smuzhiyun 	[GCC_PNOC_BUS_TIMEOUT2_BCR] = { 0x1290 },
3545*4882a593Smuzhiyun 	[GCC_PNOC_BUS_TIMEOUT3_BCR] = { 0x1298 },
3546*4882a593Smuzhiyun 	[GCC_PNOC_BUS_TIMEOUT4_BCR] = { 0x12a0 },
3547*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x12c0 },
3548*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x12c8 },
3549*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x12d0 },
3550*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x12d8 },
3551*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x12e0 },
3552*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x12e8 },
3553*4882a593Smuzhiyun 	[GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x12f0 },
3554*4882a593Smuzhiyun 	[GCC_DEHR_BCR] = { 0x1300 },
3555*4882a593Smuzhiyun 	[GCC_RBCPR_BCR] = { 0x1380 },
3556*4882a593Smuzhiyun 	[GCC_MSS_RESTART] = { 0x1680 },
3557*4882a593Smuzhiyun 	[GCC_LPASS_RESTART] = { 0x16c0 },
3558*4882a593Smuzhiyun 	[GCC_WCSS_RESTART] = { 0x1700 },
3559*4882a593Smuzhiyun 	[GCC_VENUS_RESTART] = { 0x1740 },
3560*4882a593Smuzhiyun 	[GCC_COPSS_SMMU_BCR] = { 0x1a40 },
3561*4882a593Smuzhiyun 	[GCC_SPSS_BCR] = { 0x1a80 },
3562*4882a593Smuzhiyun 	[GCC_PCIE_0_BCR] = { 0x1ac0 },
3563*4882a593Smuzhiyun 	[GCC_PCIE_0_PHY_BCR] = { 0x1b00 },
3564*4882a593Smuzhiyun 	[GCC_PCIE_1_BCR] = { 0x1b40 },
3565*4882a593Smuzhiyun 	[GCC_PCIE_1_PHY_BCR] = { 0x1b80 },
3566*4882a593Smuzhiyun 	[GCC_USB_30_SEC_BCR] = { 0x1bc0 },
3567*4882a593Smuzhiyun 	[GCC_USB3_SEC_PHY_BCR] = { 0x1bfc },
3568*4882a593Smuzhiyun 	[GCC_SATA_BCR] = { 0x1c40 },
3569*4882a593Smuzhiyun 	[GCC_CE3_BCR] = { 0x1d00 },
3570*4882a593Smuzhiyun 	[GCC_UFS_BCR] = { 0x1d40 },
3571*4882a593Smuzhiyun 	[GCC_USB30_PHY_COM_BCR] = { 0x1e80 },
3572*4882a593Smuzhiyun };
3573*4882a593Smuzhiyun 
3574*4882a593Smuzhiyun static const struct regmap_config gcc_apq8084_regmap_config = {
3575*4882a593Smuzhiyun 	.reg_bits	= 32,
3576*4882a593Smuzhiyun 	.reg_stride	= 4,
3577*4882a593Smuzhiyun 	.val_bits	= 32,
3578*4882a593Smuzhiyun 	.max_register	= 0x1fc0,
3579*4882a593Smuzhiyun 	.fast_io	= true,
3580*4882a593Smuzhiyun };
3581*4882a593Smuzhiyun 
3582*4882a593Smuzhiyun static const struct qcom_cc_desc gcc_apq8084_desc = {
3583*4882a593Smuzhiyun 	.config = &gcc_apq8084_regmap_config,
3584*4882a593Smuzhiyun 	.clks = gcc_apq8084_clocks,
3585*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(gcc_apq8084_clocks),
3586*4882a593Smuzhiyun 	.resets = gcc_apq8084_resets,
3587*4882a593Smuzhiyun 	.num_resets = ARRAY_SIZE(gcc_apq8084_resets),
3588*4882a593Smuzhiyun 	.gdscs = gcc_apq8084_gdscs,
3589*4882a593Smuzhiyun 	.num_gdscs = ARRAY_SIZE(gcc_apq8084_gdscs),
3590*4882a593Smuzhiyun };
3591*4882a593Smuzhiyun 
3592*4882a593Smuzhiyun static const struct of_device_id gcc_apq8084_match_table[] = {
3593*4882a593Smuzhiyun 	{ .compatible = "qcom,gcc-apq8084" },
3594*4882a593Smuzhiyun 	{ }
3595*4882a593Smuzhiyun };
3596*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gcc_apq8084_match_table);
3597*4882a593Smuzhiyun 
gcc_apq8084_probe(struct platform_device * pdev)3598*4882a593Smuzhiyun static int gcc_apq8084_probe(struct platform_device *pdev)
3599*4882a593Smuzhiyun {
3600*4882a593Smuzhiyun 	int ret;
3601*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
3602*4882a593Smuzhiyun 
3603*4882a593Smuzhiyun 	ret = qcom_cc_register_board_clk(dev, "xo_board", "xo", 19200000);
3604*4882a593Smuzhiyun 	if (ret)
3605*4882a593Smuzhiyun 		return ret;
3606*4882a593Smuzhiyun 
3607*4882a593Smuzhiyun 	ret = qcom_cc_register_sleep_clk(dev);
3608*4882a593Smuzhiyun 	if (ret)
3609*4882a593Smuzhiyun 		return ret;
3610*4882a593Smuzhiyun 
3611*4882a593Smuzhiyun 	return qcom_cc_probe(pdev, &gcc_apq8084_desc);
3612*4882a593Smuzhiyun }
3613*4882a593Smuzhiyun 
3614*4882a593Smuzhiyun static struct platform_driver gcc_apq8084_driver = {
3615*4882a593Smuzhiyun 	.probe		= gcc_apq8084_probe,
3616*4882a593Smuzhiyun 	.driver		= {
3617*4882a593Smuzhiyun 		.name	= "gcc-apq8084",
3618*4882a593Smuzhiyun 		.of_match_table = gcc_apq8084_match_table,
3619*4882a593Smuzhiyun 	},
3620*4882a593Smuzhiyun };
3621*4882a593Smuzhiyun 
gcc_apq8084_init(void)3622*4882a593Smuzhiyun static int __init gcc_apq8084_init(void)
3623*4882a593Smuzhiyun {
3624*4882a593Smuzhiyun 	return platform_driver_register(&gcc_apq8084_driver);
3625*4882a593Smuzhiyun }
3626*4882a593Smuzhiyun core_initcall(gcc_apq8084_init);
3627*4882a593Smuzhiyun 
gcc_apq8084_exit(void)3628*4882a593Smuzhiyun static void __exit gcc_apq8084_exit(void)
3629*4882a593Smuzhiyun {
3630*4882a593Smuzhiyun 	platform_driver_unregister(&gcc_apq8084_driver);
3631*4882a593Smuzhiyun }
3632*4882a593Smuzhiyun module_exit(gcc_apq8084_exit);
3633*4882a593Smuzhiyun 
3634*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM GCC APQ8084 Driver");
3635*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
3636*4882a593Smuzhiyun MODULE_ALIAS("platform:gcc-apq8084");
3637