xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/dispcc-sdm845.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/regmap.h>
11*4882a593Smuzhiyun #include <linux/reset-controller.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,dispcc-sdm845.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include "clk-alpha-pll.h"
16*4882a593Smuzhiyun #include "clk-branch.h"
17*4882a593Smuzhiyun #include "clk-rcg.h"
18*4882a593Smuzhiyun #include "clk-regmap-divider.h"
19*4882a593Smuzhiyun #include "common.h"
20*4882a593Smuzhiyun #include "gdsc.h"
21*4882a593Smuzhiyun #include "reset.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun enum {
24*4882a593Smuzhiyun 	P_BI_TCXO,
25*4882a593Smuzhiyun 	P_CORE_BI_PLL_TEST_SE,
26*4882a593Smuzhiyun 	P_DISP_CC_PLL0_OUT_MAIN,
27*4882a593Smuzhiyun 	P_DSI0_PHY_PLL_OUT_BYTECLK,
28*4882a593Smuzhiyun 	P_DSI0_PHY_PLL_OUT_DSICLK,
29*4882a593Smuzhiyun 	P_DSI1_PHY_PLL_OUT_BYTECLK,
30*4882a593Smuzhiyun 	P_DSI1_PHY_PLL_OUT_DSICLK,
31*4882a593Smuzhiyun 	P_GPLL0_OUT_MAIN,
32*4882a593Smuzhiyun 	P_GPLL0_OUT_MAIN_DIV,
33*4882a593Smuzhiyun 	P_DP_PHY_PLL_LINK_CLK,
34*4882a593Smuzhiyun 	P_DP_PHY_PLL_VCO_DIV_CLK,
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun static const struct parent_map disp_cc_parent_map_0[] = {
38*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
39*4882a593Smuzhiyun 	{ P_DSI0_PHY_PLL_OUT_BYTECLK, 1 },
40*4882a593Smuzhiyun 	{ P_DSI1_PHY_PLL_OUT_BYTECLK, 2 },
41*4882a593Smuzhiyun 	{ P_CORE_BI_PLL_TEST_SE, 7 },
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun static const char * const disp_cc_parent_names_0[] = {
45*4882a593Smuzhiyun 	"bi_tcxo",
46*4882a593Smuzhiyun 	"dsi0_phy_pll_out_byteclk",
47*4882a593Smuzhiyun 	"dsi1_phy_pll_out_byteclk",
48*4882a593Smuzhiyun 	"core_bi_pll_test_se",
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun static const struct parent_map disp_cc_parent_map_1[] = {
52*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
53*4882a593Smuzhiyun 	{ P_DP_PHY_PLL_LINK_CLK, 1 },
54*4882a593Smuzhiyun 	{ P_DP_PHY_PLL_VCO_DIV_CLK, 2 },
55*4882a593Smuzhiyun 	{ P_CORE_BI_PLL_TEST_SE, 7 },
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun static const char * const disp_cc_parent_names_1[] = {
59*4882a593Smuzhiyun 	"bi_tcxo",
60*4882a593Smuzhiyun 	"dp_link_clk_divsel_ten",
61*4882a593Smuzhiyun 	"dp_vco_divided_clk_src_mux",
62*4882a593Smuzhiyun 	"core_bi_pll_test_se",
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static const struct parent_map disp_cc_parent_map_2[] = {
66*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
67*4882a593Smuzhiyun 	{ P_CORE_BI_PLL_TEST_SE, 7 },
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static const char * const disp_cc_parent_names_2[] = {
71*4882a593Smuzhiyun 	"bi_tcxo",
72*4882a593Smuzhiyun 	"core_bi_pll_test_se",
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun static const struct parent_map disp_cc_parent_map_3[] = {
76*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
77*4882a593Smuzhiyun 	{ P_DISP_CC_PLL0_OUT_MAIN, 1 },
78*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 4 },
79*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN_DIV, 5 },
80*4882a593Smuzhiyun 	{ P_CORE_BI_PLL_TEST_SE, 7 },
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun static const char * const disp_cc_parent_names_3[] = {
84*4882a593Smuzhiyun 	"bi_tcxo",
85*4882a593Smuzhiyun 	"disp_cc_pll0",
86*4882a593Smuzhiyun 	"gcc_disp_gpll0_clk_src",
87*4882a593Smuzhiyun 	"gcc_disp_gpll0_div_clk_src",
88*4882a593Smuzhiyun 	"core_bi_pll_test_se",
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun static const struct parent_map disp_cc_parent_map_4[] = {
92*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
93*4882a593Smuzhiyun 	{ P_DSI0_PHY_PLL_OUT_DSICLK, 1 },
94*4882a593Smuzhiyun 	{ P_DSI1_PHY_PLL_OUT_DSICLK, 2 },
95*4882a593Smuzhiyun 	{ P_CORE_BI_PLL_TEST_SE, 7 },
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static const char * const disp_cc_parent_names_4[] = {
99*4882a593Smuzhiyun 	"bi_tcxo",
100*4882a593Smuzhiyun 	"dsi0_phy_pll_out_dsiclk",
101*4882a593Smuzhiyun 	"dsi1_phy_pll_out_dsiclk",
102*4882a593Smuzhiyun 	"core_bi_pll_test_se",
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun static struct clk_alpha_pll disp_cc_pll0 = {
106*4882a593Smuzhiyun 	.offset = 0x0,
107*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
108*4882a593Smuzhiyun 	.clkr = {
109*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
110*4882a593Smuzhiyun 			.name = "disp_cc_pll0",
111*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "bi_tcxo" },
112*4882a593Smuzhiyun 			.num_parents = 1,
113*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fabia_ops,
114*4882a593Smuzhiyun 		},
115*4882a593Smuzhiyun 	},
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /* Return the HW recalc rate for idle use case */
119*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_byte0_clk_src = {
120*4882a593Smuzhiyun 	.cmd_rcgr = 0x20d0,
121*4882a593Smuzhiyun 	.mnd_width = 0,
122*4882a593Smuzhiyun 	.hid_width = 5,
123*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_0,
124*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
125*4882a593Smuzhiyun 		.name = "disp_cc_mdss_byte0_clk_src",
126*4882a593Smuzhiyun 		.parent_names = disp_cc_parent_names_0,
127*4882a593Smuzhiyun 		.num_parents = 4,
128*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
129*4882a593Smuzhiyun 		.ops = &clk_byte2_ops,
130*4882a593Smuzhiyun 	},
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /* Return the HW recalc rate for idle use case */
134*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_byte1_clk_src = {
135*4882a593Smuzhiyun 	.cmd_rcgr = 0x20ec,
136*4882a593Smuzhiyun 	.mnd_width = 0,
137*4882a593Smuzhiyun 	.hid_width = 5,
138*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_0,
139*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
140*4882a593Smuzhiyun 		.name = "disp_cc_mdss_byte1_clk_src",
141*4882a593Smuzhiyun 		.parent_names = disp_cc_parent_names_0,
142*4882a593Smuzhiyun 		.num_parents = 4,
143*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
144*4882a593Smuzhiyun 		.ops = &clk_byte2_ops,
145*4882a593Smuzhiyun 	},
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun static const struct freq_tbl ftbl_disp_cc_mdss_dp_aux_clk_src[] = {
149*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
150*4882a593Smuzhiyun 	{ }
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_dp_aux_clk_src = {
154*4882a593Smuzhiyun 	.cmd_rcgr = 0x219c,
155*4882a593Smuzhiyun 	.mnd_width = 0,
156*4882a593Smuzhiyun 	.hid_width = 5,
157*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_2,
158*4882a593Smuzhiyun 	.freq_tbl = ftbl_disp_cc_mdss_dp_aux_clk_src,
159*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
160*4882a593Smuzhiyun 		.name = "disp_cc_mdss_dp_aux_clk_src",
161*4882a593Smuzhiyun 		.parent_names = disp_cc_parent_names_2,
162*4882a593Smuzhiyun 		.num_parents = 2,
163*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
164*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
165*4882a593Smuzhiyun 	},
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_dp_crypto_clk_src = {
169*4882a593Smuzhiyun 	.cmd_rcgr = 0x2154,
170*4882a593Smuzhiyun 	.mnd_width = 0,
171*4882a593Smuzhiyun 	.hid_width = 5,
172*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_1,
173*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
174*4882a593Smuzhiyun 		.name = "disp_cc_mdss_dp_crypto_clk_src",
175*4882a593Smuzhiyun 		.parent_names = disp_cc_parent_names_1,
176*4882a593Smuzhiyun 		.num_parents = 4,
177*4882a593Smuzhiyun 		.ops = &clk_byte2_ops,
178*4882a593Smuzhiyun 	},
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_dp_link_clk_src = {
182*4882a593Smuzhiyun 	.cmd_rcgr = 0x2138,
183*4882a593Smuzhiyun 	.mnd_width = 0,
184*4882a593Smuzhiyun 	.hid_width = 5,
185*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_1,
186*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
187*4882a593Smuzhiyun 		.name = "disp_cc_mdss_dp_link_clk_src",
188*4882a593Smuzhiyun 		.parent_names = disp_cc_parent_names_1,
189*4882a593Smuzhiyun 		.num_parents = 4,
190*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
191*4882a593Smuzhiyun 		.ops = &clk_byte2_ops,
192*4882a593Smuzhiyun 	},
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_dp_pixel1_clk_src = {
196*4882a593Smuzhiyun 	.cmd_rcgr = 0x2184,
197*4882a593Smuzhiyun 	.mnd_width = 16,
198*4882a593Smuzhiyun 	.hid_width = 5,
199*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_1,
200*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
201*4882a593Smuzhiyun 		.name = "disp_cc_mdss_dp_pixel1_clk_src",
202*4882a593Smuzhiyun 		.parent_names = disp_cc_parent_names_1,
203*4882a593Smuzhiyun 		.num_parents = 4,
204*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
205*4882a593Smuzhiyun 		.ops = &clk_dp_ops,
206*4882a593Smuzhiyun 	},
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_dp_pixel_clk_src = {
210*4882a593Smuzhiyun 	.cmd_rcgr = 0x216c,
211*4882a593Smuzhiyun 	.mnd_width = 16,
212*4882a593Smuzhiyun 	.hid_width = 5,
213*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_1,
214*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
215*4882a593Smuzhiyun 		.name = "disp_cc_mdss_dp_pixel_clk_src",
216*4882a593Smuzhiyun 		.parent_names = disp_cc_parent_names_1,
217*4882a593Smuzhiyun 		.num_parents = 4,
218*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
219*4882a593Smuzhiyun 		.ops = &clk_dp_ops,
220*4882a593Smuzhiyun 	},
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun static const struct freq_tbl ftbl_disp_cc_mdss_esc0_clk_src[] = {
224*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
225*4882a593Smuzhiyun 	{ }
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_esc0_clk_src = {
229*4882a593Smuzhiyun 	.cmd_rcgr = 0x2108,
230*4882a593Smuzhiyun 	.mnd_width = 0,
231*4882a593Smuzhiyun 	.hid_width = 5,
232*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_0,
233*4882a593Smuzhiyun 	.freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src,
234*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
235*4882a593Smuzhiyun 		.name = "disp_cc_mdss_esc0_clk_src",
236*4882a593Smuzhiyun 		.parent_names = disp_cc_parent_names_0,
237*4882a593Smuzhiyun 		.num_parents = 4,
238*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
239*4882a593Smuzhiyun 	},
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_esc1_clk_src = {
243*4882a593Smuzhiyun 	.cmd_rcgr = 0x2120,
244*4882a593Smuzhiyun 	.mnd_width = 0,
245*4882a593Smuzhiyun 	.hid_width = 5,
246*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_0,
247*4882a593Smuzhiyun 	.freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src,
248*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
249*4882a593Smuzhiyun 		.name = "disp_cc_mdss_esc1_clk_src",
250*4882a593Smuzhiyun 		.parent_names = disp_cc_parent_names_0,
251*4882a593Smuzhiyun 		.num_parents = 4,
252*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
253*4882a593Smuzhiyun 	},
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun static const struct freq_tbl ftbl_disp_cc_mdss_mdp_clk_src[] = {
257*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
258*4882a593Smuzhiyun 	F(85714286, P_GPLL0_OUT_MAIN, 7, 0, 0),
259*4882a593Smuzhiyun 	F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
260*4882a593Smuzhiyun 	F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
261*4882a593Smuzhiyun 	F(171428571, P_GPLL0_OUT_MAIN, 3.5, 0, 0),
262*4882a593Smuzhiyun 	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
263*4882a593Smuzhiyun 	F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
264*4882a593Smuzhiyun 	F(344000000, P_DISP_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
265*4882a593Smuzhiyun 	F(430000000, P_DISP_CC_PLL0_OUT_MAIN, 2, 0, 0),
266*4882a593Smuzhiyun 	{ }
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_mdp_clk_src = {
270*4882a593Smuzhiyun 	.cmd_rcgr = 0x2088,
271*4882a593Smuzhiyun 	.mnd_width = 0,
272*4882a593Smuzhiyun 	.hid_width = 5,
273*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_3,
274*4882a593Smuzhiyun 	.freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src,
275*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
276*4882a593Smuzhiyun 		.name = "disp_cc_mdss_mdp_clk_src",
277*4882a593Smuzhiyun 		.parent_names = disp_cc_parent_names_3,
278*4882a593Smuzhiyun 		.num_parents = 5,
279*4882a593Smuzhiyun 		.ops = &clk_rcg2_shared_ops,
280*4882a593Smuzhiyun 	},
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun /* Return the HW recalc rate for idle use case */
284*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_pclk0_clk_src = {
285*4882a593Smuzhiyun 	.cmd_rcgr = 0x2058,
286*4882a593Smuzhiyun 	.mnd_width = 8,
287*4882a593Smuzhiyun 	.hid_width = 5,
288*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_4,
289*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
290*4882a593Smuzhiyun 		.name = "disp_cc_mdss_pclk0_clk_src",
291*4882a593Smuzhiyun 		.parent_names = disp_cc_parent_names_4,
292*4882a593Smuzhiyun 		.num_parents = 4,
293*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
294*4882a593Smuzhiyun 		.ops = &clk_pixel_ops,
295*4882a593Smuzhiyun 	},
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun /* Return the HW recalc rate for idle use case */
299*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_pclk1_clk_src = {
300*4882a593Smuzhiyun 	.cmd_rcgr = 0x2070,
301*4882a593Smuzhiyun 	.mnd_width = 8,
302*4882a593Smuzhiyun 	.hid_width = 5,
303*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_4,
304*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
305*4882a593Smuzhiyun 		.name = "disp_cc_mdss_pclk1_clk_src",
306*4882a593Smuzhiyun 		.parent_names = disp_cc_parent_names_4,
307*4882a593Smuzhiyun 		.num_parents = 4,
308*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
309*4882a593Smuzhiyun 		.ops = &clk_pixel_ops,
310*4882a593Smuzhiyun 	},
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun static const struct freq_tbl ftbl_disp_cc_mdss_rot_clk_src[] = {
314*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
315*4882a593Smuzhiyun 	F(171428571, P_GPLL0_OUT_MAIN, 3.5, 0, 0),
316*4882a593Smuzhiyun 	F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
317*4882a593Smuzhiyun 	F(344000000, P_DISP_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
318*4882a593Smuzhiyun 	F(430000000, P_DISP_CC_PLL0_OUT_MAIN, 2, 0, 0),
319*4882a593Smuzhiyun 	{ }
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_rot_clk_src = {
323*4882a593Smuzhiyun 	.cmd_rcgr = 0x20a0,
324*4882a593Smuzhiyun 	.mnd_width = 0,
325*4882a593Smuzhiyun 	.hid_width = 5,
326*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_3,
327*4882a593Smuzhiyun 	.freq_tbl = ftbl_disp_cc_mdss_rot_clk_src,
328*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
329*4882a593Smuzhiyun 		.name = "disp_cc_mdss_rot_clk_src",
330*4882a593Smuzhiyun 		.parent_names = disp_cc_parent_names_3,
331*4882a593Smuzhiyun 		.num_parents = 5,
332*4882a593Smuzhiyun 		.ops = &clk_rcg2_shared_ops,
333*4882a593Smuzhiyun 	},
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_vsync_clk_src = {
337*4882a593Smuzhiyun 	.cmd_rcgr = 0x20b8,
338*4882a593Smuzhiyun 	.mnd_width = 0,
339*4882a593Smuzhiyun 	.hid_width = 5,
340*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_2,
341*4882a593Smuzhiyun 	.freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src,
342*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
343*4882a593Smuzhiyun 		.name = "disp_cc_mdss_vsync_clk_src",
344*4882a593Smuzhiyun 		.parent_names = disp_cc_parent_names_2,
345*4882a593Smuzhiyun 		.num_parents = 2,
346*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
347*4882a593Smuzhiyun 	},
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_ahb_clk = {
351*4882a593Smuzhiyun 	.halt_reg = 0x4004,
352*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
353*4882a593Smuzhiyun 	.clkr = {
354*4882a593Smuzhiyun 		.enable_reg = 0x4004,
355*4882a593Smuzhiyun 		.enable_mask = BIT(0),
356*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
357*4882a593Smuzhiyun 			.name = "disp_cc_mdss_ahb_clk",
358*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
359*4882a593Smuzhiyun 		},
360*4882a593Smuzhiyun 	},
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_axi_clk = {
364*4882a593Smuzhiyun 	.halt_reg = 0x4008,
365*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
366*4882a593Smuzhiyun 	.clkr = {
367*4882a593Smuzhiyun 		.enable_reg = 0x4008,
368*4882a593Smuzhiyun 		.enable_mask = BIT(0),
369*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
370*4882a593Smuzhiyun 			.name = "disp_cc_mdss_axi_clk",
371*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
372*4882a593Smuzhiyun 		},
373*4882a593Smuzhiyun 	},
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun /* Return the HW recalc rate for idle use case */
377*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_byte0_clk = {
378*4882a593Smuzhiyun 	.halt_reg = 0x2028,
379*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
380*4882a593Smuzhiyun 	.clkr = {
381*4882a593Smuzhiyun 		.enable_reg = 0x2028,
382*4882a593Smuzhiyun 		.enable_mask = BIT(0),
383*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
384*4882a593Smuzhiyun 			.name = "disp_cc_mdss_byte0_clk",
385*4882a593Smuzhiyun 			.parent_names = (const char *[]){
386*4882a593Smuzhiyun 				"disp_cc_mdss_byte0_clk_src",
387*4882a593Smuzhiyun 			},
388*4882a593Smuzhiyun 			.num_parents = 1,
389*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
390*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
391*4882a593Smuzhiyun 		},
392*4882a593Smuzhiyun 	},
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun /* Return the HW recalc rate for idle use case */
396*4882a593Smuzhiyun static struct clk_regmap_div disp_cc_mdss_byte0_div_clk_src = {
397*4882a593Smuzhiyun 	.reg = 0x20e8,
398*4882a593Smuzhiyun 	.shift = 0,
399*4882a593Smuzhiyun 	.width = 2,
400*4882a593Smuzhiyun 	.clkr = {
401*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
402*4882a593Smuzhiyun 			.name = "disp_cc_mdss_byte0_div_clk_src",
403*4882a593Smuzhiyun 			.parent_names = (const char *[]){
404*4882a593Smuzhiyun 				"disp_cc_mdss_byte0_clk_src",
405*4882a593Smuzhiyun 			},
406*4882a593Smuzhiyun 			.num_parents = 1,
407*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
408*4882a593Smuzhiyun 		},
409*4882a593Smuzhiyun 	},
410*4882a593Smuzhiyun };
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun /* Return the HW recalc rate for idle use case */
413*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_byte0_intf_clk = {
414*4882a593Smuzhiyun 	.halt_reg = 0x202c,
415*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
416*4882a593Smuzhiyun 	.clkr = {
417*4882a593Smuzhiyun 		.enable_reg = 0x202c,
418*4882a593Smuzhiyun 		.enable_mask = BIT(0),
419*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
420*4882a593Smuzhiyun 			.name = "disp_cc_mdss_byte0_intf_clk",
421*4882a593Smuzhiyun 			.parent_names = (const char *[]){
422*4882a593Smuzhiyun 				"disp_cc_mdss_byte0_div_clk_src",
423*4882a593Smuzhiyun 			},
424*4882a593Smuzhiyun 			.num_parents = 1,
425*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
426*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
427*4882a593Smuzhiyun 		},
428*4882a593Smuzhiyun 	},
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun /* Return the HW recalc rate for idle use case */
432*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_byte1_clk = {
433*4882a593Smuzhiyun 	.halt_reg = 0x2030,
434*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
435*4882a593Smuzhiyun 	.clkr = {
436*4882a593Smuzhiyun 		.enable_reg = 0x2030,
437*4882a593Smuzhiyun 		.enable_mask = BIT(0),
438*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
439*4882a593Smuzhiyun 			.name = "disp_cc_mdss_byte1_clk",
440*4882a593Smuzhiyun 			.parent_names = (const char *[]){
441*4882a593Smuzhiyun 				"disp_cc_mdss_byte1_clk_src",
442*4882a593Smuzhiyun 			},
443*4882a593Smuzhiyun 			.num_parents = 1,
444*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
445*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
446*4882a593Smuzhiyun 		},
447*4882a593Smuzhiyun 	},
448*4882a593Smuzhiyun };
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun /* Return the HW recalc rate for idle use case */
451*4882a593Smuzhiyun static struct clk_regmap_div disp_cc_mdss_byte1_div_clk_src = {
452*4882a593Smuzhiyun 	.reg = 0x2104,
453*4882a593Smuzhiyun 	.shift = 0,
454*4882a593Smuzhiyun 	.width = 2,
455*4882a593Smuzhiyun 	.clkr = {
456*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
457*4882a593Smuzhiyun 			.name = "disp_cc_mdss_byte1_div_clk_src",
458*4882a593Smuzhiyun 			.parent_names = (const char *[]){
459*4882a593Smuzhiyun 				"disp_cc_mdss_byte1_clk_src",
460*4882a593Smuzhiyun 			},
461*4882a593Smuzhiyun 			.num_parents = 1,
462*4882a593Smuzhiyun 			.ops = &clk_regmap_div_ops,
463*4882a593Smuzhiyun 		},
464*4882a593Smuzhiyun 	},
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun /* Return the HW recalc rate for idle use case */
468*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_byte1_intf_clk = {
469*4882a593Smuzhiyun 	.halt_reg = 0x2034,
470*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
471*4882a593Smuzhiyun 	.clkr = {
472*4882a593Smuzhiyun 		.enable_reg = 0x2034,
473*4882a593Smuzhiyun 		.enable_mask = BIT(0),
474*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
475*4882a593Smuzhiyun 			.name = "disp_cc_mdss_byte1_intf_clk",
476*4882a593Smuzhiyun 			.parent_names = (const char *[]){
477*4882a593Smuzhiyun 				"disp_cc_mdss_byte1_div_clk_src",
478*4882a593Smuzhiyun 			},
479*4882a593Smuzhiyun 			.num_parents = 1,
480*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
481*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
482*4882a593Smuzhiyun 		},
483*4882a593Smuzhiyun 	},
484*4882a593Smuzhiyun };
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_dp_aux_clk = {
487*4882a593Smuzhiyun 	.halt_reg = 0x2054,
488*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
489*4882a593Smuzhiyun 	.clkr = {
490*4882a593Smuzhiyun 		.enable_reg = 0x2054,
491*4882a593Smuzhiyun 		.enable_mask = BIT(0),
492*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
493*4882a593Smuzhiyun 			.name = "disp_cc_mdss_dp_aux_clk",
494*4882a593Smuzhiyun 			.parent_names = (const char *[]){
495*4882a593Smuzhiyun 				"disp_cc_mdss_dp_aux_clk_src",
496*4882a593Smuzhiyun 			},
497*4882a593Smuzhiyun 			.num_parents = 1,
498*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
499*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
500*4882a593Smuzhiyun 		},
501*4882a593Smuzhiyun 	},
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_dp_crypto_clk = {
505*4882a593Smuzhiyun 	.halt_reg = 0x2048,
506*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
507*4882a593Smuzhiyun 	.clkr = {
508*4882a593Smuzhiyun 		.enable_reg = 0x2048,
509*4882a593Smuzhiyun 		.enable_mask = BIT(0),
510*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
511*4882a593Smuzhiyun 			.name = "disp_cc_mdss_dp_crypto_clk",
512*4882a593Smuzhiyun 			.parent_names = (const char *[]){
513*4882a593Smuzhiyun 				"disp_cc_mdss_dp_crypto_clk_src",
514*4882a593Smuzhiyun 			},
515*4882a593Smuzhiyun 			.num_parents = 1,
516*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
517*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
518*4882a593Smuzhiyun 		},
519*4882a593Smuzhiyun 	},
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_dp_link_clk = {
523*4882a593Smuzhiyun 	.halt_reg = 0x2040,
524*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
525*4882a593Smuzhiyun 	.clkr = {
526*4882a593Smuzhiyun 		.enable_reg = 0x2040,
527*4882a593Smuzhiyun 		.enable_mask = BIT(0),
528*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
529*4882a593Smuzhiyun 			.name = "disp_cc_mdss_dp_link_clk",
530*4882a593Smuzhiyun 			.parent_names = (const char *[]){
531*4882a593Smuzhiyun 				"disp_cc_mdss_dp_link_clk_src",
532*4882a593Smuzhiyun 			},
533*4882a593Smuzhiyun 			.num_parents = 1,
534*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
535*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
536*4882a593Smuzhiyun 		},
537*4882a593Smuzhiyun 	},
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun /* reset state of disp_cc_mdss_dp_link_div_clk_src divider is 0x3 (div 4) */
541*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_dp_link_intf_clk = {
542*4882a593Smuzhiyun 	.halt_reg = 0x2044,
543*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
544*4882a593Smuzhiyun 	.clkr = {
545*4882a593Smuzhiyun 		.enable_reg = 0x2044,
546*4882a593Smuzhiyun 		.enable_mask = BIT(0),
547*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
548*4882a593Smuzhiyun 			.name = "disp_cc_mdss_dp_link_intf_clk",
549*4882a593Smuzhiyun 			.parent_names = (const char *[]){
550*4882a593Smuzhiyun 				"disp_cc_mdss_dp_link_clk_src",
551*4882a593Smuzhiyun 			},
552*4882a593Smuzhiyun 			.num_parents = 1,
553*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
554*4882a593Smuzhiyun 		},
555*4882a593Smuzhiyun 	},
556*4882a593Smuzhiyun };
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_dp_pixel1_clk = {
559*4882a593Smuzhiyun 	.halt_reg = 0x2050,
560*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
561*4882a593Smuzhiyun 	.clkr = {
562*4882a593Smuzhiyun 		.enable_reg = 0x2050,
563*4882a593Smuzhiyun 		.enable_mask = BIT(0),
564*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
565*4882a593Smuzhiyun 			.name = "disp_cc_mdss_dp_pixel1_clk",
566*4882a593Smuzhiyun 			.parent_names = (const char *[]){
567*4882a593Smuzhiyun 				"disp_cc_mdss_dp_pixel1_clk_src",
568*4882a593Smuzhiyun 			},
569*4882a593Smuzhiyun 			.num_parents = 1,
570*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
571*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
572*4882a593Smuzhiyun 		},
573*4882a593Smuzhiyun 	},
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_dp_pixel_clk = {
577*4882a593Smuzhiyun 	.halt_reg = 0x204c,
578*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
579*4882a593Smuzhiyun 	.clkr = {
580*4882a593Smuzhiyun 		.enable_reg = 0x204c,
581*4882a593Smuzhiyun 		.enable_mask = BIT(0),
582*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
583*4882a593Smuzhiyun 			.name = "disp_cc_mdss_dp_pixel_clk",
584*4882a593Smuzhiyun 			.parent_names = (const char *[]){
585*4882a593Smuzhiyun 				"disp_cc_mdss_dp_pixel_clk_src",
586*4882a593Smuzhiyun 			},
587*4882a593Smuzhiyun 			.num_parents = 1,
588*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
589*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
590*4882a593Smuzhiyun 		},
591*4882a593Smuzhiyun 	},
592*4882a593Smuzhiyun };
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_esc0_clk = {
595*4882a593Smuzhiyun 	.halt_reg = 0x2038,
596*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
597*4882a593Smuzhiyun 	.clkr = {
598*4882a593Smuzhiyun 		.enable_reg = 0x2038,
599*4882a593Smuzhiyun 		.enable_mask = BIT(0),
600*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
601*4882a593Smuzhiyun 			.name = "disp_cc_mdss_esc0_clk",
602*4882a593Smuzhiyun 			.parent_names = (const char *[]){
603*4882a593Smuzhiyun 				"disp_cc_mdss_esc0_clk_src",
604*4882a593Smuzhiyun 			},
605*4882a593Smuzhiyun 			.num_parents = 1,
606*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
607*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
608*4882a593Smuzhiyun 		},
609*4882a593Smuzhiyun 	},
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_esc1_clk = {
613*4882a593Smuzhiyun 	.halt_reg = 0x203c,
614*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
615*4882a593Smuzhiyun 	.clkr = {
616*4882a593Smuzhiyun 		.enable_reg = 0x203c,
617*4882a593Smuzhiyun 		.enable_mask = BIT(0),
618*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
619*4882a593Smuzhiyun 			.name = "disp_cc_mdss_esc1_clk",
620*4882a593Smuzhiyun 			.parent_names = (const char *[]){
621*4882a593Smuzhiyun 				"disp_cc_mdss_esc1_clk_src",
622*4882a593Smuzhiyun 			},
623*4882a593Smuzhiyun 			.num_parents = 1,
624*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
625*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
626*4882a593Smuzhiyun 		},
627*4882a593Smuzhiyun 	},
628*4882a593Smuzhiyun };
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_mdp_clk = {
631*4882a593Smuzhiyun 	.halt_reg = 0x200c,
632*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
633*4882a593Smuzhiyun 	.clkr = {
634*4882a593Smuzhiyun 		.enable_reg = 0x200c,
635*4882a593Smuzhiyun 		.enable_mask = BIT(0),
636*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
637*4882a593Smuzhiyun 			.name = "disp_cc_mdss_mdp_clk",
638*4882a593Smuzhiyun 			.parent_names = (const char *[]){
639*4882a593Smuzhiyun 				"disp_cc_mdss_mdp_clk_src",
640*4882a593Smuzhiyun 			},
641*4882a593Smuzhiyun 			.num_parents = 1,
642*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
643*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
644*4882a593Smuzhiyun 		},
645*4882a593Smuzhiyun 	},
646*4882a593Smuzhiyun };
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_mdp_lut_clk = {
649*4882a593Smuzhiyun 	.halt_reg = 0x201c,
650*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
651*4882a593Smuzhiyun 	.clkr = {
652*4882a593Smuzhiyun 		.enable_reg = 0x201c,
653*4882a593Smuzhiyun 		.enable_mask = BIT(0),
654*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
655*4882a593Smuzhiyun 			.name = "disp_cc_mdss_mdp_lut_clk",
656*4882a593Smuzhiyun 			.parent_names = (const char *[]){
657*4882a593Smuzhiyun 				"disp_cc_mdss_mdp_clk_src",
658*4882a593Smuzhiyun 			},
659*4882a593Smuzhiyun 			.num_parents = 1,
660*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
661*4882a593Smuzhiyun 		},
662*4882a593Smuzhiyun 	},
663*4882a593Smuzhiyun };
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun /* Return the HW recalc rate for idle use case */
666*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_pclk0_clk = {
667*4882a593Smuzhiyun 	.halt_reg = 0x2004,
668*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
669*4882a593Smuzhiyun 	.clkr = {
670*4882a593Smuzhiyun 		.enable_reg = 0x2004,
671*4882a593Smuzhiyun 		.enable_mask = BIT(0),
672*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
673*4882a593Smuzhiyun 			.name = "disp_cc_mdss_pclk0_clk",
674*4882a593Smuzhiyun 			.parent_names = (const char *[]){
675*4882a593Smuzhiyun 				"disp_cc_mdss_pclk0_clk_src",
676*4882a593Smuzhiyun 			},
677*4882a593Smuzhiyun 			.num_parents = 1,
678*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
679*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
680*4882a593Smuzhiyun 		},
681*4882a593Smuzhiyun 	},
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun /* Return the HW recalc rate for idle use case */
685*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_pclk1_clk = {
686*4882a593Smuzhiyun 	.halt_reg = 0x2008,
687*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
688*4882a593Smuzhiyun 	.clkr = {
689*4882a593Smuzhiyun 		.enable_reg = 0x2008,
690*4882a593Smuzhiyun 		.enable_mask = BIT(0),
691*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
692*4882a593Smuzhiyun 			.name = "disp_cc_mdss_pclk1_clk",
693*4882a593Smuzhiyun 			.parent_names = (const char *[]){
694*4882a593Smuzhiyun 				"disp_cc_mdss_pclk1_clk_src",
695*4882a593Smuzhiyun 			},
696*4882a593Smuzhiyun 			.num_parents = 1,
697*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
698*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
699*4882a593Smuzhiyun 		},
700*4882a593Smuzhiyun 	},
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_rot_clk = {
704*4882a593Smuzhiyun 	.halt_reg = 0x2014,
705*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
706*4882a593Smuzhiyun 	.clkr = {
707*4882a593Smuzhiyun 		.enable_reg = 0x2014,
708*4882a593Smuzhiyun 		.enable_mask = BIT(0),
709*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
710*4882a593Smuzhiyun 			.name = "disp_cc_mdss_rot_clk",
711*4882a593Smuzhiyun 			.parent_names = (const char *[]){
712*4882a593Smuzhiyun 				"disp_cc_mdss_rot_clk_src",
713*4882a593Smuzhiyun 			},
714*4882a593Smuzhiyun 			.num_parents = 1,
715*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
716*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
717*4882a593Smuzhiyun 		},
718*4882a593Smuzhiyun 	},
719*4882a593Smuzhiyun };
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_rscc_ahb_clk = {
722*4882a593Smuzhiyun 	.halt_reg = 0x5004,
723*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
724*4882a593Smuzhiyun 	.clkr = {
725*4882a593Smuzhiyun 		.enable_reg = 0x5004,
726*4882a593Smuzhiyun 		.enable_mask = BIT(0),
727*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
728*4882a593Smuzhiyun 			.name = "disp_cc_mdss_rscc_ahb_clk",
729*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
730*4882a593Smuzhiyun 		},
731*4882a593Smuzhiyun 	},
732*4882a593Smuzhiyun };
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_rscc_vsync_clk = {
735*4882a593Smuzhiyun 	.halt_reg = 0x5008,
736*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
737*4882a593Smuzhiyun 	.clkr = {
738*4882a593Smuzhiyun 		.enable_reg = 0x5008,
739*4882a593Smuzhiyun 		.enable_mask = BIT(0),
740*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
741*4882a593Smuzhiyun 			.name = "disp_cc_mdss_rscc_vsync_clk",
742*4882a593Smuzhiyun 			.parent_names = (const char *[]){
743*4882a593Smuzhiyun 				"disp_cc_mdss_vsync_clk_src",
744*4882a593Smuzhiyun 			},
745*4882a593Smuzhiyun 			.num_parents = 1,
746*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
747*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
748*4882a593Smuzhiyun 		},
749*4882a593Smuzhiyun 	},
750*4882a593Smuzhiyun };
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_vsync_clk = {
753*4882a593Smuzhiyun 	.halt_reg = 0x2024,
754*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
755*4882a593Smuzhiyun 	.clkr = {
756*4882a593Smuzhiyun 		.enable_reg = 0x2024,
757*4882a593Smuzhiyun 		.enable_mask = BIT(0),
758*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
759*4882a593Smuzhiyun 			.name = "disp_cc_mdss_vsync_clk",
760*4882a593Smuzhiyun 			.parent_names = (const char *[]){
761*4882a593Smuzhiyun 				"disp_cc_mdss_vsync_clk_src",
762*4882a593Smuzhiyun 			},
763*4882a593Smuzhiyun 			.num_parents = 1,
764*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
765*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
766*4882a593Smuzhiyun 		},
767*4882a593Smuzhiyun 	},
768*4882a593Smuzhiyun };
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun static struct gdsc mdss_gdsc = {
771*4882a593Smuzhiyun 	.gdscr = 0x3000,
772*4882a593Smuzhiyun 	.pd = {
773*4882a593Smuzhiyun 		.name = "mdss_gdsc",
774*4882a593Smuzhiyun 	},
775*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
776*4882a593Smuzhiyun 	.flags = HW_CTRL | POLL_CFG_GDSCR,
777*4882a593Smuzhiyun };
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun static struct clk_regmap *disp_cc_sdm845_clocks[] = {
780*4882a593Smuzhiyun 	[DISP_CC_MDSS_AHB_CLK] = &disp_cc_mdss_ahb_clk.clkr,
781*4882a593Smuzhiyun 	[DISP_CC_MDSS_AXI_CLK] = &disp_cc_mdss_axi_clk.clkr,
782*4882a593Smuzhiyun 	[DISP_CC_MDSS_BYTE0_CLK] = &disp_cc_mdss_byte0_clk.clkr,
783*4882a593Smuzhiyun 	[DISP_CC_MDSS_BYTE0_CLK_SRC] = &disp_cc_mdss_byte0_clk_src.clkr,
784*4882a593Smuzhiyun 	[DISP_CC_MDSS_BYTE0_INTF_CLK] = &disp_cc_mdss_byte0_intf_clk.clkr,
785*4882a593Smuzhiyun 	[DISP_CC_MDSS_BYTE0_DIV_CLK_SRC] =
786*4882a593Smuzhiyun 					&disp_cc_mdss_byte0_div_clk_src.clkr,
787*4882a593Smuzhiyun 	[DISP_CC_MDSS_BYTE1_CLK] = &disp_cc_mdss_byte1_clk.clkr,
788*4882a593Smuzhiyun 	[DISP_CC_MDSS_BYTE1_CLK_SRC] = &disp_cc_mdss_byte1_clk_src.clkr,
789*4882a593Smuzhiyun 	[DISP_CC_MDSS_BYTE1_INTF_CLK] = &disp_cc_mdss_byte1_intf_clk.clkr,
790*4882a593Smuzhiyun 	[DISP_CC_MDSS_BYTE1_DIV_CLK_SRC] =
791*4882a593Smuzhiyun 					&disp_cc_mdss_byte1_div_clk_src.clkr,
792*4882a593Smuzhiyun 	[DISP_CC_MDSS_DP_AUX_CLK] = &disp_cc_mdss_dp_aux_clk.clkr,
793*4882a593Smuzhiyun 	[DISP_CC_MDSS_DP_AUX_CLK_SRC] = &disp_cc_mdss_dp_aux_clk_src.clkr,
794*4882a593Smuzhiyun 	[DISP_CC_MDSS_DP_CRYPTO_CLK] = &disp_cc_mdss_dp_crypto_clk.clkr,
795*4882a593Smuzhiyun 	[DISP_CC_MDSS_DP_CRYPTO_CLK_SRC] =
796*4882a593Smuzhiyun 					&disp_cc_mdss_dp_crypto_clk_src.clkr,
797*4882a593Smuzhiyun 	[DISP_CC_MDSS_DP_LINK_CLK] = &disp_cc_mdss_dp_link_clk.clkr,
798*4882a593Smuzhiyun 	[DISP_CC_MDSS_DP_LINK_CLK_SRC] = &disp_cc_mdss_dp_link_clk_src.clkr,
799*4882a593Smuzhiyun 	[DISP_CC_MDSS_DP_LINK_INTF_CLK] = &disp_cc_mdss_dp_link_intf_clk.clkr,
800*4882a593Smuzhiyun 	[DISP_CC_MDSS_DP_PIXEL1_CLK] = &disp_cc_mdss_dp_pixel1_clk.clkr,
801*4882a593Smuzhiyun 	[DISP_CC_MDSS_DP_PIXEL1_CLK_SRC] =
802*4882a593Smuzhiyun 					&disp_cc_mdss_dp_pixel1_clk_src.clkr,
803*4882a593Smuzhiyun 	[DISP_CC_MDSS_DP_PIXEL_CLK] = &disp_cc_mdss_dp_pixel_clk.clkr,
804*4882a593Smuzhiyun 	[DISP_CC_MDSS_DP_PIXEL_CLK_SRC] = &disp_cc_mdss_dp_pixel_clk_src.clkr,
805*4882a593Smuzhiyun 	[DISP_CC_MDSS_ESC0_CLK] = &disp_cc_mdss_esc0_clk.clkr,
806*4882a593Smuzhiyun 	[DISP_CC_MDSS_ESC0_CLK_SRC] = &disp_cc_mdss_esc0_clk_src.clkr,
807*4882a593Smuzhiyun 	[DISP_CC_MDSS_ESC1_CLK] = &disp_cc_mdss_esc1_clk.clkr,
808*4882a593Smuzhiyun 	[DISP_CC_MDSS_ESC1_CLK_SRC] = &disp_cc_mdss_esc1_clk_src.clkr,
809*4882a593Smuzhiyun 	[DISP_CC_MDSS_MDP_CLK] = &disp_cc_mdss_mdp_clk.clkr,
810*4882a593Smuzhiyun 	[DISP_CC_MDSS_MDP_CLK_SRC] = &disp_cc_mdss_mdp_clk_src.clkr,
811*4882a593Smuzhiyun 	[DISP_CC_MDSS_MDP_LUT_CLK] = &disp_cc_mdss_mdp_lut_clk.clkr,
812*4882a593Smuzhiyun 	[DISP_CC_MDSS_PCLK0_CLK] = &disp_cc_mdss_pclk0_clk.clkr,
813*4882a593Smuzhiyun 	[DISP_CC_MDSS_PCLK0_CLK_SRC] = &disp_cc_mdss_pclk0_clk_src.clkr,
814*4882a593Smuzhiyun 	[DISP_CC_MDSS_PCLK1_CLK] = &disp_cc_mdss_pclk1_clk.clkr,
815*4882a593Smuzhiyun 	[DISP_CC_MDSS_PCLK1_CLK_SRC] = &disp_cc_mdss_pclk1_clk_src.clkr,
816*4882a593Smuzhiyun 	[DISP_CC_MDSS_ROT_CLK] = &disp_cc_mdss_rot_clk.clkr,
817*4882a593Smuzhiyun 	[DISP_CC_MDSS_ROT_CLK_SRC] = &disp_cc_mdss_rot_clk_src.clkr,
818*4882a593Smuzhiyun 	[DISP_CC_MDSS_RSCC_AHB_CLK] = &disp_cc_mdss_rscc_ahb_clk.clkr,
819*4882a593Smuzhiyun 	[DISP_CC_MDSS_RSCC_VSYNC_CLK] = &disp_cc_mdss_rscc_vsync_clk.clkr,
820*4882a593Smuzhiyun 	[DISP_CC_MDSS_VSYNC_CLK] = &disp_cc_mdss_vsync_clk.clkr,
821*4882a593Smuzhiyun 	[DISP_CC_MDSS_VSYNC_CLK_SRC] = &disp_cc_mdss_vsync_clk_src.clkr,
822*4882a593Smuzhiyun 	[DISP_CC_PLL0] = &disp_cc_pll0.clkr,
823*4882a593Smuzhiyun };
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun static const struct qcom_reset_map disp_cc_sdm845_resets[] = {
826*4882a593Smuzhiyun 	[DISP_CC_MDSS_RSCC_BCR] = { 0x5000 },
827*4882a593Smuzhiyun };
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun static struct gdsc *disp_cc_sdm845_gdscs[] = {
830*4882a593Smuzhiyun 	[MDSS_GDSC] = &mdss_gdsc,
831*4882a593Smuzhiyun };
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun static const struct regmap_config disp_cc_sdm845_regmap_config = {
834*4882a593Smuzhiyun 	.reg_bits	= 32,
835*4882a593Smuzhiyun 	.reg_stride	= 4,
836*4882a593Smuzhiyun 	.val_bits	= 32,
837*4882a593Smuzhiyun 	.max_register	= 0x10000,
838*4882a593Smuzhiyun 	.fast_io	= true,
839*4882a593Smuzhiyun };
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun static const struct qcom_cc_desc disp_cc_sdm845_desc = {
842*4882a593Smuzhiyun 	.config = &disp_cc_sdm845_regmap_config,
843*4882a593Smuzhiyun 	.clks = disp_cc_sdm845_clocks,
844*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(disp_cc_sdm845_clocks),
845*4882a593Smuzhiyun 	.resets = disp_cc_sdm845_resets,
846*4882a593Smuzhiyun 	.num_resets = ARRAY_SIZE(disp_cc_sdm845_resets),
847*4882a593Smuzhiyun 	.gdscs = disp_cc_sdm845_gdscs,
848*4882a593Smuzhiyun 	.num_gdscs = ARRAY_SIZE(disp_cc_sdm845_gdscs),
849*4882a593Smuzhiyun };
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun static const struct of_device_id disp_cc_sdm845_match_table[] = {
852*4882a593Smuzhiyun 	{ .compatible = "qcom,sdm845-dispcc" },
853*4882a593Smuzhiyun 	{ }
854*4882a593Smuzhiyun };
855*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, disp_cc_sdm845_match_table);
856*4882a593Smuzhiyun 
disp_cc_sdm845_probe(struct platform_device * pdev)857*4882a593Smuzhiyun static int disp_cc_sdm845_probe(struct platform_device *pdev)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun 	struct regmap *regmap;
860*4882a593Smuzhiyun 	struct alpha_pll_config disp_cc_pll0_config = {};
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	regmap = qcom_cc_map(pdev, &disp_cc_sdm845_desc);
863*4882a593Smuzhiyun 	if (IS_ERR(regmap))
864*4882a593Smuzhiyun 		return PTR_ERR(regmap);
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	disp_cc_pll0_config.l = 0x2c;
867*4882a593Smuzhiyun 	disp_cc_pll0_config.alpha = 0xcaaa;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	clk_fabia_pll_configure(&disp_cc_pll0, regmap, &disp_cc_pll0_config);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	/* Enable hardware clock gating for DSI and MDP clocks */
872*4882a593Smuzhiyun 	regmap_update_bits(regmap, 0x8000, 0x7f0, 0x7f0);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	return qcom_cc_really_probe(pdev, &disp_cc_sdm845_desc, regmap);
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun static struct platform_driver disp_cc_sdm845_driver = {
878*4882a593Smuzhiyun 	.probe		= disp_cc_sdm845_probe,
879*4882a593Smuzhiyun 	.driver		= {
880*4882a593Smuzhiyun 		.name	= "disp_cc-sdm845",
881*4882a593Smuzhiyun 		.of_match_table = disp_cc_sdm845_match_table,
882*4882a593Smuzhiyun 		.sync_state = clk_sync_state,
883*4882a593Smuzhiyun 	},
884*4882a593Smuzhiyun };
885*4882a593Smuzhiyun 
disp_cc_sdm845_init(void)886*4882a593Smuzhiyun static int __init disp_cc_sdm845_init(void)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun 	return platform_driver_register(&disp_cc_sdm845_driver);
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun subsys_initcall(disp_cc_sdm845_init);
891*4882a593Smuzhiyun 
disp_cc_sdm845_exit(void)892*4882a593Smuzhiyun static void __exit disp_cc_sdm845_exit(void)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun 	platform_driver_unregister(&disp_cc_sdm845_driver);
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun module_exit(disp_cc_sdm845_exit);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
899*4882a593Smuzhiyun MODULE_DESCRIPTION("QTI DISPCC SDM845 Driver");
900