xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/dispcc-sc7180.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2019, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/regmap.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,dispcc-sc7180.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "clk-alpha-pll.h"
14*4882a593Smuzhiyun #include "clk-branch.h"
15*4882a593Smuzhiyun #include "clk-rcg.h"
16*4882a593Smuzhiyun #include "clk-regmap-divider.h"
17*4882a593Smuzhiyun #include "common.h"
18*4882a593Smuzhiyun #include "gdsc.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun enum {
21*4882a593Smuzhiyun 	P_BI_TCXO,
22*4882a593Smuzhiyun 	P_CHIP_SLEEP_CLK,
23*4882a593Smuzhiyun 	P_CORE_BI_PLL_TEST_SE,
24*4882a593Smuzhiyun 	P_DISP_CC_PLL0_OUT_EVEN,
25*4882a593Smuzhiyun 	P_DISP_CC_PLL0_OUT_MAIN,
26*4882a593Smuzhiyun 	P_DP_PHY_PLL_LINK_CLK,
27*4882a593Smuzhiyun 	P_DP_PHY_PLL_VCO_DIV_CLK,
28*4882a593Smuzhiyun 	P_DSI0_PHY_PLL_OUT_BYTECLK,
29*4882a593Smuzhiyun 	P_DSI0_PHY_PLL_OUT_DSICLK,
30*4882a593Smuzhiyun 	P_GPLL0_OUT_MAIN,
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun static const struct pll_vco fabia_vco[] = {
34*4882a593Smuzhiyun 	{ 249600000, 2000000000, 0 },
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun static struct clk_alpha_pll disp_cc_pll0 = {
38*4882a593Smuzhiyun 	.offset = 0x0,
39*4882a593Smuzhiyun 	.vco_table = fabia_vco,
40*4882a593Smuzhiyun 	.num_vco = ARRAY_SIZE(fabia_vco),
41*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
42*4882a593Smuzhiyun 	.clkr = {
43*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
44*4882a593Smuzhiyun 			.name = "disp_cc_pll0",
45*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
46*4882a593Smuzhiyun 				.fw_name = "bi_tcxo",
47*4882a593Smuzhiyun 			},
48*4882a593Smuzhiyun 			.num_parents = 1,
49*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fabia_ops,
50*4882a593Smuzhiyun 		},
51*4882a593Smuzhiyun 	},
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun static const struct clk_div_table post_div_table_disp_cc_pll0_out_even[] = {
55*4882a593Smuzhiyun 	{ 0x0, 1 },
56*4882a593Smuzhiyun 	{ }
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv disp_cc_pll0_out_even = {
60*4882a593Smuzhiyun 	.offset = 0x0,
61*4882a593Smuzhiyun 	.post_div_shift = 8,
62*4882a593Smuzhiyun 	.post_div_table = post_div_table_disp_cc_pll0_out_even,
63*4882a593Smuzhiyun 	.num_post_div = ARRAY_SIZE(post_div_table_disp_cc_pll0_out_even),
64*4882a593Smuzhiyun 	.width = 4,
65*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
66*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
67*4882a593Smuzhiyun 		.name = "disp_cc_pll0_out_even",
68*4882a593Smuzhiyun 		.parent_data = &(const struct clk_parent_data){
69*4882a593Smuzhiyun 			.hw = &disp_cc_pll0.clkr.hw,
70*4882a593Smuzhiyun 		},
71*4882a593Smuzhiyun 		.num_parents = 1,
72*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
73*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
74*4882a593Smuzhiyun 	},
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun static const struct parent_map disp_cc_parent_map_0[] = {
78*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun static const struct clk_parent_data disp_cc_parent_data_0[] = {
82*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo" },
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun static const struct parent_map disp_cc_parent_map_1[] = {
86*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
87*4882a593Smuzhiyun 	{ P_DP_PHY_PLL_LINK_CLK, 1 },
88*4882a593Smuzhiyun 	{ P_DP_PHY_PLL_VCO_DIV_CLK, 2 },
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun static const struct clk_parent_data disp_cc_parent_data_1[] = {
92*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo" },
93*4882a593Smuzhiyun 	{ .fw_name = "dp_phy_pll_link_clk" },
94*4882a593Smuzhiyun 	{ .fw_name = "dp_phy_pll_vco_div_clk" },
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun static const struct parent_map disp_cc_parent_map_2[] = {
98*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
99*4882a593Smuzhiyun 	{ P_DSI0_PHY_PLL_OUT_BYTECLK, 1 },
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun static const struct clk_parent_data disp_cc_parent_data_2[] = {
103*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo" },
104*4882a593Smuzhiyun 	{ .fw_name = "dsi0_phy_pll_out_byteclk" },
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun static const struct parent_map disp_cc_parent_map_3[] = {
108*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
109*4882a593Smuzhiyun 	{ P_DISP_CC_PLL0_OUT_MAIN, 1 },
110*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 4 },
111*4882a593Smuzhiyun 	{ P_DISP_CC_PLL0_OUT_EVEN, 5 },
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static const struct clk_parent_data disp_cc_parent_data_3[] = {
115*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo" },
116*4882a593Smuzhiyun 	{ .hw = &disp_cc_pll0.clkr.hw },
117*4882a593Smuzhiyun 	{ .fw_name = "gcc_disp_gpll0_clk_src" },
118*4882a593Smuzhiyun 	{ .hw = &disp_cc_pll0_out_even.clkr.hw },
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun static const struct parent_map disp_cc_parent_map_4[] = {
122*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
123*4882a593Smuzhiyun 	{ P_GPLL0_OUT_MAIN, 4 },
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun static const struct clk_parent_data disp_cc_parent_data_4[] = {
127*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo" },
128*4882a593Smuzhiyun 	{ .fw_name = "gcc_disp_gpll0_clk_src" },
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun static const struct parent_map disp_cc_parent_map_5[] = {
132*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
133*4882a593Smuzhiyun 	{ P_DSI0_PHY_PLL_OUT_DSICLK, 1 },
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun static const struct clk_parent_data disp_cc_parent_data_5[] = {
137*4882a593Smuzhiyun 	{ .fw_name = "bi_tcxo" },
138*4882a593Smuzhiyun 	{ .fw_name = "dsi0_phy_pll_out_dsiclk" },
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun static const struct freq_tbl ftbl_disp_cc_mdss_ahb_clk_src[] = {
142*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
143*4882a593Smuzhiyun 	F(37500000, P_GPLL0_OUT_MAIN, 16, 0, 0),
144*4882a593Smuzhiyun 	F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
145*4882a593Smuzhiyun 	{ }
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_ahb_clk_src = {
149*4882a593Smuzhiyun 	.cmd_rcgr = 0x22bc,
150*4882a593Smuzhiyun 	.mnd_width = 0,
151*4882a593Smuzhiyun 	.hid_width = 5,
152*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_4,
153*4882a593Smuzhiyun 	.freq_tbl = ftbl_disp_cc_mdss_ahb_clk_src,
154*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
155*4882a593Smuzhiyun 		.name = "disp_cc_mdss_ahb_clk_src",
156*4882a593Smuzhiyun 		.parent_data = disp_cc_parent_data_4,
157*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(disp_cc_parent_data_4),
158*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
159*4882a593Smuzhiyun 		.ops = &clk_rcg2_shared_ops,
160*4882a593Smuzhiyun 	},
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_byte0_clk_src = {
164*4882a593Smuzhiyun 	.cmd_rcgr = 0x2110,
165*4882a593Smuzhiyun 	.mnd_width = 0,
166*4882a593Smuzhiyun 	.hid_width = 5,
167*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_2,
168*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
169*4882a593Smuzhiyun 		.name = "disp_cc_mdss_byte0_clk_src",
170*4882a593Smuzhiyun 		.parent_data = disp_cc_parent_data_2,
171*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
172*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
173*4882a593Smuzhiyun 		.ops = &clk_byte2_ops,
174*4882a593Smuzhiyun 	},
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun static const struct freq_tbl ftbl_disp_cc_mdss_dp_aux_clk_src[] = {
178*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
179*4882a593Smuzhiyun 	{ }
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_dp_aux_clk_src = {
183*4882a593Smuzhiyun 	.cmd_rcgr = 0x21dc,
184*4882a593Smuzhiyun 	.mnd_width = 0,
185*4882a593Smuzhiyun 	.hid_width = 5,
186*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_0,
187*4882a593Smuzhiyun 	.freq_tbl = ftbl_disp_cc_mdss_dp_aux_clk_src,
188*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
189*4882a593Smuzhiyun 		.name = "disp_cc_mdss_dp_aux_clk_src",
190*4882a593Smuzhiyun 		.parent_data = disp_cc_parent_data_0,
191*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
192*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
193*4882a593Smuzhiyun 	},
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_dp_crypto_clk_src = {
197*4882a593Smuzhiyun 	.cmd_rcgr = 0x2194,
198*4882a593Smuzhiyun 	.mnd_width = 0,
199*4882a593Smuzhiyun 	.hid_width = 5,
200*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_1,
201*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
202*4882a593Smuzhiyun 		.name = "disp_cc_mdss_dp_crypto_clk_src",
203*4882a593Smuzhiyun 		.parent_data = disp_cc_parent_data_1,
204*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
205*4882a593Smuzhiyun 		.ops = &clk_byte2_ops,
206*4882a593Smuzhiyun 	},
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_dp_link_clk_src = {
210*4882a593Smuzhiyun 	.cmd_rcgr = 0x2178,
211*4882a593Smuzhiyun 	.mnd_width = 0,
212*4882a593Smuzhiyun 	.hid_width = 5,
213*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_1,
214*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
215*4882a593Smuzhiyun 		.name = "disp_cc_mdss_dp_link_clk_src",
216*4882a593Smuzhiyun 		.parent_data = disp_cc_parent_data_1,
217*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
218*4882a593Smuzhiyun 		.ops = &clk_byte2_ops,
219*4882a593Smuzhiyun 	},
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_dp_pixel_clk_src = {
223*4882a593Smuzhiyun 	.cmd_rcgr = 0x21ac,
224*4882a593Smuzhiyun 	.mnd_width = 16,
225*4882a593Smuzhiyun 	.hid_width = 5,
226*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_1,
227*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
228*4882a593Smuzhiyun 		.name = "disp_cc_mdss_dp_pixel_clk_src",
229*4882a593Smuzhiyun 		.parent_data = disp_cc_parent_data_1,
230*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
231*4882a593Smuzhiyun 		.ops = &clk_dp_ops,
232*4882a593Smuzhiyun 	},
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_esc0_clk_src = {
236*4882a593Smuzhiyun 	.cmd_rcgr = 0x2148,
237*4882a593Smuzhiyun 	.mnd_width = 0,
238*4882a593Smuzhiyun 	.hid_width = 5,
239*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_2,
240*4882a593Smuzhiyun 	.freq_tbl = ftbl_disp_cc_mdss_dp_aux_clk_src,
241*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
242*4882a593Smuzhiyun 		.name = "disp_cc_mdss_esc0_clk_src",
243*4882a593Smuzhiyun 		.parent_data = disp_cc_parent_data_2,
244*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
245*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
246*4882a593Smuzhiyun 	},
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun static const struct freq_tbl ftbl_disp_cc_mdss_mdp_clk_src[] = {
250*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
251*4882a593Smuzhiyun 	F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
252*4882a593Smuzhiyun 	F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
253*4882a593Smuzhiyun 	F(345000000, P_DISP_CC_PLL0_OUT_MAIN, 4, 0, 0),
254*4882a593Smuzhiyun 	F(460000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
255*4882a593Smuzhiyun 	{ }
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_mdp_clk_src = {
259*4882a593Smuzhiyun 	.cmd_rcgr = 0x20c8,
260*4882a593Smuzhiyun 	.mnd_width = 0,
261*4882a593Smuzhiyun 	.hid_width = 5,
262*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_3,
263*4882a593Smuzhiyun 	.freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src,
264*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
265*4882a593Smuzhiyun 		.name = "disp_cc_mdss_mdp_clk_src",
266*4882a593Smuzhiyun 		.parent_data = disp_cc_parent_data_3,
267*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
268*4882a593Smuzhiyun 		.ops = &clk_rcg2_shared_ops,
269*4882a593Smuzhiyun 	},
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_pclk0_clk_src = {
273*4882a593Smuzhiyun 	.cmd_rcgr = 0x2098,
274*4882a593Smuzhiyun 	.mnd_width = 8,
275*4882a593Smuzhiyun 	.hid_width = 5,
276*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_5,
277*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
278*4882a593Smuzhiyun 		.name = "disp_cc_mdss_pclk0_clk_src",
279*4882a593Smuzhiyun 		.parent_data = disp_cc_parent_data_5,
280*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(disp_cc_parent_data_5),
281*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
282*4882a593Smuzhiyun 		.ops = &clk_pixel_ops,
283*4882a593Smuzhiyun 	},
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_rot_clk_src = {
287*4882a593Smuzhiyun 	.cmd_rcgr = 0x20e0,
288*4882a593Smuzhiyun 	.mnd_width = 0,
289*4882a593Smuzhiyun 	.hid_width = 5,
290*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_3,
291*4882a593Smuzhiyun 	.freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src,
292*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
293*4882a593Smuzhiyun 		.name = "disp_cc_mdss_rot_clk_src",
294*4882a593Smuzhiyun 		.parent_data = disp_cc_parent_data_3,
295*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
296*4882a593Smuzhiyun 		.ops = &clk_rcg2_shared_ops,
297*4882a593Smuzhiyun 	},
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun static struct clk_rcg2 disp_cc_mdss_vsync_clk_src = {
301*4882a593Smuzhiyun 	.cmd_rcgr = 0x20f8,
302*4882a593Smuzhiyun 	.mnd_width = 0,
303*4882a593Smuzhiyun 	.hid_width = 5,
304*4882a593Smuzhiyun 	.parent_map = disp_cc_parent_map_0,
305*4882a593Smuzhiyun 	.freq_tbl = ftbl_disp_cc_mdss_dp_aux_clk_src,
306*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
307*4882a593Smuzhiyun 		.name = "disp_cc_mdss_vsync_clk_src",
308*4882a593Smuzhiyun 		.parent_data = disp_cc_parent_data_0,
309*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
310*4882a593Smuzhiyun 		.ops = &clk_rcg2_shared_ops,
311*4882a593Smuzhiyun 	},
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_ahb_clk = {
315*4882a593Smuzhiyun 	.halt_reg = 0x2080,
316*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
317*4882a593Smuzhiyun 	.clkr = {
318*4882a593Smuzhiyun 		.enable_reg = 0x2080,
319*4882a593Smuzhiyun 		.enable_mask = BIT(0),
320*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
321*4882a593Smuzhiyun 			.name = "disp_cc_mdss_ahb_clk",
322*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
323*4882a593Smuzhiyun 				.hw = &disp_cc_mdss_ahb_clk_src.clkr.hw,
324*4882a593Smuzhiyun 			},
325*4882a593Smuzhiyun 			.num_parents = 1,
326*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
327*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
328*4882a593Smuzhiyun 		},
329*4882a593Smuzhiyun 	},
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_byte0_clk = {
333*4882a593Smuzhiyun 	.halt_reg = 0x2028,
334*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
335*4882a593Smuzhiyun 	.clkr = {
336*4882a593Smuzhiyun 		.enable_reg = 0x2028,
337*4882a593Smuzhiyun 		.enable_mask = BIT(0),
338*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
339*4882a593Smuzhiyun 			.name = "disp_cc_mdss_byte0_clk",
340*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
341*4882a593Smuzhiyun 				.hw = &disp_cc_mdss_byte0_clk_src.clkr.hw,
342*4882a593Smuzhiyun 			},
343*4882a593Smuzhiyun 			.num_parents = 1,
344*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
345*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
346*4882a593Smuzhiyun 		},
347*4882a593Smuzhiyun 	},
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun static struct clk_regmap_div disp_cc_mdss_byte0_div_clk_src = {
351*4882a593Smuzhiyun 	.reg = 0x2128,
352*4882a593Smuzhiyun 	.shift = 0,
353*4882a593Smuzhiyun 	.width = 2,
354*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data) {
355*4882a593Smuzhiyun 		.name = "disp_cc_mdss_byte0_div_clk_src",
356*4882a593Smuzhiyun 		.parent_data = &(const struct clk_parent_data){
357*4882a593Smuzhiyun 			.hw = &disp_cc_mdss_byte0_clk_src.clkr.hw
358*4882a593Smuzhiyun 		},
359*4882a593Smuzhiyun 		.num_parents = 1,
360*4882a593Smuzhiyun 		.ops = &clk_regmap_div_ops,
361*4882a593Smuzhiyun 	},
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun static struct clk_regmap_div disp_cc_mdss_dp_link_div_clk_src = {
365*4882a593Smuzhiyun 	.reg = 0x2190,
366*4882a593Smuzhiyun 	.shift = 0,
367*4882a593Smuzhiyun 	.width = 2,
368*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data) {
369*4882a593Smuzhiyun 		.name = "disp_cc_mdss_dp_link_div_clk_src",
370*4882a593Smuzhiyun 		.parent_data = &(const struct clk_parent_data){
371*4882a593Smuzhiyun 			.hw = &disp_cc_mdss_dp_link_clk_src.clkr.hw
372*4882a593Smuzhiyun 		},
373*4882a593Smuzhiyun 		.num_parents = 1,
374*4882a593Smuzhiyun 		.ops = &clk_regmap_div_ops,
375*4882a593Smuzhiyun 	},
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_byte0_intf_clk = {
379*4882a593Smuzhiyun 	.halt_reg = 0x202c,
380*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
381*4882a593Smuzhiyun 	.clkr = {
382*4882a593Smuzhiyun 		.enable_reg = 0x202c,
383*4882a593Smuzhiyun 		.enable_mask = BIT(0),
384*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
385*4882a593Smuzhiyun 			.name = "disp_cc_mdss_byte0_intf_clk",
386*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
387*4882a593Smuzhiyun 				.hw = &disp_cc_mdss_byte0_div_clk_src.clkr.hw,
388*4882a593Smuzhiyun 			},
389*4882a593Smuzhiyun 			.num_parents = 1,
390*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
391*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
392*4882a593Smuzhiyun 		},
393*4882a593Smuzhiyun 	},
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_dp_aux_clk = {
397*4882a593Smuzhiyun 	.halt_reg = 0x2054,
398*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
399*4882a593Smuzhiyun 	.clkr = {
400*4882a593Smuzhiyun 		.enable_reg = 0x2054,
401*4882a593Smuzhiyun 		.enable_mask = BIT(0),
402*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
403*4882a593Smuzhiyun 			.name = "disp_cc_mdss_dp_aux_clk",
404*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
405*4882a593Smuzhiyun 				.hw = &disp_cc_mdss_dp_aux_clk_src.clkr.hw,
406*4882a593Smuzhiyun 			},
407*4882a593Smuzhiyun 			.num_parents = 1,
408*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
409*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
410*4882a593Smuzhiyun 		},
411*4882a593Smuzhiyun 	},
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_dp_crypto_clk = {
415*4882a593Smuzhiyun 	.halt_reg = 0x2048,
416*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
417*4882a593Smuzhiyun 	.clkr = {
418*4882a593Smuzhiyun 		.enable_reg = 0x2048,
419*4882a593Smuzhiyun 		.enable_mask = BIT(0),
420*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
421*4882a593Smuzhiyun 			.name = "disp_cc_mdss_dp_crypto_clk",
422*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
423*4882a593Smuzhiyun 				.hw = &disp_cc_mdss_dp_crypto_clk_src.clkr.hw,
424*4882a593Smuzhiyun 			},
425*4882a593Smuzhiyun 			.num_parents = 1,
426*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
427*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
428*4882a593Smuzhiyun 		},
429*4882a593Smuzhiyun 	},
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_dp_link_clk = {
433*4882a593Smuzhiyun 	.halt_reg = 0x2040,
434*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
435*4882a593Smuzhiyun 	.clkr = {
436*4882a593Smuzhiyun 		.enable_reg = 0x2040,
437*4882a593Smuzhiyun 		.enable_mask = BIT(0),
438*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
439*4882a593Smuzhiyun 			.name = "disp_cc_mdss_dp_link_clk",
440*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
441*4882a593Smuzhiyun 				.hw = &disp_cc_mdss_dp_link_clk_src.clkr.hw,
442*4882a593Smuzhiyun 			},
443*4882a593Smuzhiyun 			.num_parents = 1,
444*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
445*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
446*4882a593Smuzhiyun 		},
447*4882a593Smuzhiyun 	},
448*4882a593Smuzhiyun };
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_dp_link_intf_clk = {
451*4882a593Smuzhiyun 	.halt_reg = 0x2044,
452*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
453*4882a593Smuzhiyun 	.clkr = {
454*4882a593Smuzhiyun 		.enable_reg = 0x2044,
455*4882a593Smuzhiyun 		.enable_mask = BIT(0),
456*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
457*4882a593Smuzhiyun 			.name = "disp_cc_mdss_dp_link_intf_clk",
458*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
459*4882a593Smuzhiyun 				.hw = &disp_cc_mdss_dp_link_div_clk_src.clkr.hw,
460*4882a593Smuzhiyun 			},
461*4882a593Smuzhiyun 			.num_parents = 1,
462*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
463*4882a593Smuzhiyun 		},
464*4882a593Smuzhiyun 	},
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_dp_pixel_clk = {
468*4882a593Smuzhiyun 	.halt_reg = 0x204c,
469*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
470*4882a593Smuzhiyun 	.clkr = {
471*4882a593Smuzhiyun 		.enable_reg = 0x204c,
472*4882a593Smuzhiyun 		.enable_mask = BIT(0),
473*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
474*4882a593Smuzhiyun 			.name = "disp_cc_mdss_dp_pixel_clk",
475*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
476*4882a593Smuzhiyun 				.hw = &disp_cc_mdss_dp_pixel_clk_src.clkr.hw,
477*4882a593Smuzhiyun 			},
478*4882a593Smuzhiyun 			.num_parents = 1,
479*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
480*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
481*4882a593Smuzhiyun 		},
482*4882a593Smuzhiyun 	},
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_esc0_clk = {
486*4882a593Smuzhiyun 	.halt_reg = 0x2038,
487*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
488*4882a593Smuzhiyun 	.clkr = {
489*4882a593Smuzhiyun 		.enable_reg = 0x2038,
490*4882a593Smuzhiyun 		.enable_mask = BIT(0),
491*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
492*4882a593Smuzhiyun 			.name = "disp_cc_mdss_esc0_clk",
493*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
494*4882a593Smuzhiyun 				.hw = &disp_cc_mdss_esc0_clk_src.clkr.hw,
495*4882a593Smuzhiyun 			},
496*4882a593Smuzhiyun 			.num_parents = 1,
497*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
498*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
499*4882a593Smuzhiyun 		},
500*4882a593Smuzhiyun 	},
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_mdp_clk = {
504*4882a593Smuzhiyun 	.halt_reg = 0x200c,
505*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
506*4882a593Smuzhiyun 	.clkr = {
507*4882a593Smuzhiyun 		.enable_reg = 0x200c,
508*4882a593Smuzhiyun 		.enable_mask = BIT(0),
509*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
510*4882a593Smuzhiyun 			.name = "disp_cc_mdss_mdp_clk",
511*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
512*4882a593Smuzhiyun 				.hw = &disp_cc_mdss_mdp_clk_src.clkr.hw,
513*4882a593Smuzhiyun 			},
514*4882a593Smuzhiyun 			.num_parents = 1,
515*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
516*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
517*4882a593Smuzhiyun 		},
518*4882a593Smuzhiyun 	},
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_mdp_lut_clk = {
522*4882a593Smuzhiyun 	.halt_reg = 0x201c,
523*4882a593Smuzhiyun 	.halt_check = BRANCH_VOTED,
524*4882a593Smuzhiyun 	.clkr = {
525*4882a593Smuzhiyun 		.enable_reg = 0x201c,
526*4882a593Smuzhiyun 		.enable_mask = BIT(0),
527*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
528*4882a593Smuzhiyun 			.name = "disp_cc_mdss_mdp_lut_clk",
529*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
530*4882a593Smuzhiyun 				.hw = &disp_cc_mdss_mdp_clk_src.clkr.hw,
531*4882a593Smuzhiyun 			},
532*4882a593Smuzhiyun 			.num_parents = 1,
533*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
534*4882a593Smuzhiyun 		},
535*4882a593Smuzhiyun 	},
536*4882a593Smuzhiyun };
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_non_gdsc_ahb_clk = {
539*4882a593Smuzhiyun 	.halt_reg = 0x4004,
540*4882a593Smuzhiyun 	.halt_check = BRANCH_VOTED,
541*4882a593Smuzhiyun 	.clkr = {
542*4882a593Smuzhiyun 		.enable_reg = 0x4004,
543*4882a593Smuzhiyun 		.enable_mask = BIT(0),
544*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
545*4882a593Smuzhiyun 			.name = "disp_cc_mdss_non_gdsc_ahb_clk",
546*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
547*4882a593Smuzhiyun 				.hw = &disp_cc_mdss_ahb_clk_src.clkr.hw,
548*4882a593Smuzhiyun 			},
549*4882a593Smuzhiyun 			.num_parents = 1,
550*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
551*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
552*4882a593Smuzhiyun 		},
553*4882a593Smuzhiyun 	},
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_pclk0_clk = {
557*4882a593Smuzhiyun 	.halt_reg = 0x2004,
558*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
559*4882a593Smuzhiyun 	.clkr = {
560*4882a593Smuzhiyun 		.enable_reg = 0x2004,
561*4882a593Smuzhiyun 		.enable_mask = BIT(0),
562*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
563*4882a593Smuzhiyun 			.name = "disp_cc_mdss_pclk0_clk",
564*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
565*4882a593Smuzhiyun 				.hw = &disp_cc_mdss_pclk0_clk_src.clkr.hw,
566*4882a593Smuzhiyun 			},
567*4882a593Smuzhiyun 			.num_parents = 1,
568*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
569*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
570*4882a593Smuzhiyun 		},
571*4882a593Smuzhiyun 	},
572*4882a593Smuzhiyun };
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_rot_clk = {
575*4882a593Smuzhiyun 	.halt_reg = 0x2014,
576*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
577*4882a593Smuzhiyun 	.clkr = {
578*4882a593Smuzhiyun 		.enable_reg = 0x2014,
579*4882a593Smuzhiyun 		.enable_mask = BIT(0),
580*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
581*4882a593Smuzhiyun 			.name = "disp_cc_mdss_rot_clk",
582*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
583*4882a593Smuzhiyun 				.hw = &disp_cc_mdss_rot_clk_src.clkr.hw,
584*4882a593Smuzhiyun 			},
585*4882a593Smuzhiyun 			.num_parents = 1,
586*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
587*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
588*4882a593Smuzhiyun 		},
589*4882a593Smuzhiyun 	},
590*4882a593Smuzhiyun };
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_rscc_vsync_clk = {
593*4882a593Smuzhiyun 	.halt_reg = 0x4008,
594*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
595*4882a593Smuzhiyun 	.clkr = {
596*4882a593Smuzhiyun 		.enable_reg = 0x4008,
597*4882a593Smuzhiyun 		.enable_mask = BIT(0),
598*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
599*4882a593Smuzhiyun 			.name = "disp_cc_mdss_rscc_vsync_clk",
600*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
601*4882a593Smuzhiyun 				.hw = &disp_cc_mdss_vsync_clk_src.clkr.hw,
602*4882a593Smuzhiyun 			},
603*4882a593Smuzhiyun 			.num_parents = 1,
604*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
605*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
606*4882a593Smuzhiyun 		},
607*4882a593Smuzhiyun 	},
608*4882a593Smuzhiyun };
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun static struct clk_branch disp_cc_mdss_vsync_clk = {
611*4882a593Smuzhiyun 	.halt_reg = 0x2024,
612*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
613*4882a593Smuzhiyun 	.clkr = {
614*4882a593Smuzhiyun 		.enable_reg = 0x2024,
615*4882a593Smuzhiyun 		.enable_mask = BIT(0),
616*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
617*4882a593Smuzhiyun 			.name = "disp_cc_mdss_vsync_clk",
618*4882a593Smuzhiyun 			.parent_data = &(const struct clk_parent_data){
619*4882a593Smuzhiyun 				.hw = &disp_cc_mdss_vsync_clk_src.clkr.hw,
620*4882a593Smuzhiyun 			},
621*4882a593Smuzhiyun 			.num_parents = 1,
622*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
623*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
624*4882a593Smuzhiyun 		},
625*4882a593Smuzhiyun 	},
626*4882a593Smuzhiyun };
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun static struct gdsc mdss_gdsc = {
629*4882a593Smuzhiyun 	.gdscr = 0x3000,
630*4882a593Smuzhiyun 	.pd = {
631*4882a593Smuzhiyun 		.name = "mdss_gdsc",
632*4882a593Smuzhiyun 	},
633*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
634*4882a593Smuzhiyun 	.flags = HW_CTRL,
635*4882a593Smuzhiyun };
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun static struct gdsc *disp_cc_sc7180_gdscs[] = {
638*4882a593Smuzhiyun 	[MDSS_GDSC] = &mdss_gdsc,
639*4882a593Smuzhiyun };
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun static struct clk_regmap *disp_cc_sc7180_clocks[] = {
642*4882a593Smuzhiyun 	[DISP_CC_MDSS_AHB_CLK] = &disp_cc_mdss_ahb_clk.clkr,
643*4882a593Smuzhiyun 	[DISP_CC_MDSS_AHB_CLK_SRC] = &disp_cc_mdss_ahb_clk_src.clkr,
644*4882a593Smuzhiyun 	[DISP_CC_MDSS_BYTE0_CLK] = &disp_cc_mdss_byte0_clk.clkr,
645*4882a593Smuzhiyun 	[DISP_CC_MDSS_BYTE0_CLK_SRC] = &disp_cc_mdss_byte0_clk_src.clkr,
646*4882a593Smuzhiyun 	[DISP_CC_MDSS_BYTE0_DIV_CLK_SRC] = &disp_cc_mdss_byte0_div_clk_src.clkr,
647*4882a593Smuzhiyun 	[DISP_CC_MDSS_BYTE0_INTF_CLK] = &disp_cc_mdss_byte0_intf_clk.clkr,
648*4882a593Smuzhiyun 	[DISP_CC_MDSS_DP_AUX_CLK] = &disp_cc_mdss_dp_aux_clk.clkr,
649*4882a593Smuzhiyun 	[DISP_CC_MDSS_DP_AUX_CLK_SRC] = &disp_cc_mdss_dp_aux_clk_src.clkr,
650*4882a593Smuzhiyun 	[DISP_CC_MDSS_DP_CRYPTO_CLK] = &disp_cc_mdss_dp_crypto_clk.clkr,
651*4882a593Smuzhiyun 	[DISP_CC_MDSS_DP_CRYPTO_CLK_SRC] = &disp_cc_mdss_dp_crypto_clk_src.clkr,
652*4882a593Smuzhiyun 	[DISP_CC_MDSS_DP_LINK_CLK] = &disp_cc_mdss_dp_link_clk.clkr,
653*4882a593Smuzhiyun 	[DISP_CC_MDSS_DP_LINK_CLK_SRC] = &disp_cc_mdss_dp_link_clk_src.clkr,
654*4882a593Smuzhiyun 	[DISP_CC_MDSS_DP_LINK_DIV_CLK_SRC] =
655*4882a593Smuzhiyun 				&disp_cc_mdss_dp_link_div_clk_src.clkr,
656*4882a593Smuzhiyun 	[DISP_CC_MDSS_DP_LINK_INTF_CLK] = &disp_cc_mdss_dp_link_intf_clk.clkr,
657*4882a593Smuzhiyun 	[DISP_CC_MDSS_DP_PIXEL_CLK] = &disp_cc_mdss_dp_pixel_clk.clkr,
658*4882a593Smuzhiyun 	[DISP_CC_MDSS_DP_PIXEL_CLK_SRC] = &disp_cc_mdss_dp_pixel_clk_src.clkr,
659*4882a593Smuzhiyun 	[DISP_CC_MDSS_ESC0_CLK] = &disp_cc_mdss_esc0_clk.clkr,
660*4882a593Smuzhiyun 	[DISP_CC_MDSS_ESC0_CLK_SRC] = &disp_cc_mdss_esc0_clk_src.clkr,
661*4882a593Smuzhiyun 	[DISP_CC_MDSS_MDP_CLK] = &disp_cc_mdss_mdp_clk.clkr,
662*4882a593Smuzhiyun 	[DISP_CC_MDSS_MDP_CLK_SRC] = &disp_cc_mdss_mdp_clk_src.clkr,
663*4882a593Smuzhiyun 	[DISP_CC_MDSS_MDP_LUT_CLK] = &disp_cc_mdss_mdp_lut_clk.clkr,
664*4882a593Smuzhiyun 	[DISP_CC_MDSS_NON_GDSC_AHB_CLK] = &disp_cc_mdss_non_gdsc_ahb_clk.clkr,
665*4882a593Smuzhiyun 	[DISP_CC_MDSS_PCLK0_CLK] = &disp_cc_mdss_pclk0_clk.clkr,
666*4882a593Smuzhiyun 	[DISP_CC_MDSS_PCLK0_CLK_SRC] = &disp_cc_mdss_pclk0_clk_src.clkr,
667*4882a593Smuzhiyun 	[DISP_CC_MDSS_ROT_CLK] = &disp_cc_mdss_rot_clk.clkr,
668*4882a593Smuzhiyun 	[DISP_CC_MDSS_ROT_CLK_SRC] = &disp_cc_mdss_rot_clk_src.clkr,
669*4882a593Smuzhiyun 	[DISP_CC_MDSS_RSCC_VSYNC_CLK] = &disp_cc_mdss_rscc_vsync_clk.clkr,
670*4882a593Smuzhiyun 	[DISP_CC_MDSS_VSYNC_CLK] = &disp_cc_mdss_vsync_clk.clkr,
671*4882a593Smuzhiyun 	[DISP_CC_MDSS_VSYNC_CLK_SRC] = &disp_cc_mdss_vsync_clk_src.clkr,
672*4882a593Smuzhiyun 	[DISP_CC_PLL0] = &disp_cc_pll0.clkr,
673*4882a593Smuzhiyun 	[DISP_CC_PLL0_OUT_EVEN] = &disp_cc_pll0_out_even.clkr,
674*4882a593Smuzhiyun };
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun static const struct regmap_config disp_cc_sc7180_regmap_config = {
677*4882a593Smuzhiyun 	.reg_bits = 32,
678*4882a593Smuzhiyun 	.reg_stride = 4,
679*4882a593Smuzhiyun 	.val_bits = 32,
680*4882a593Smuzhiyun 	.max_register = 0x10000,
681*4882a593Smuzhiyun 	.fast_io = true,
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun static const struct qcom_cc_desc disp_cc_sc7180_desc = {
685*4882a593Smuzhiyun 	.config = &disp_cc_sc7180_regmap_config,
686*4882a593Smuzhiyun 	.clks = disp_cc_sc7180_clocks,
687*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(disp_cc_sc7180_clocks),
688*4882a593Smuzhiyun 	.gdscs = disp_cc_sc7180_gdscs,
689*4882a593Smuzhiyun 	.num_gdscs = ARRAY_SIZE(disp_cc_sc7180_gdscs),
690*4882a593Smuzhiyun };
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun static const struct of_device_id disp_cc_sc7180_match_table[] = {
693*4882a593Smuzhiyun 	{ .compatible = "qcom,sc7180-dispcc" },
694*4882a593Smuzhiyun 	{ }
695*4882a593Smuzhiyun };
696*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, disp_cc_sc7180_match_table);
697*4882a593Smuzhiyun 
disp_cc_sc7180_probe(struct platform_device * pdev)698*4882a593Smuzhiyun static int disp_cc_sc7180_probe(struct platform_device *pdev)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun 	struct regmap *regmap;
701*4882a593Smuzhiyun 	struct alpha_pll_config disp_cc_pll_config = {};
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	regmap = qcom_cc_map(pdev, &disp_cc_sc7180_desc);
704*4882a593Smuzhiyun 	if (IS_ERR(regmap))
705*4882a593Smuzhiyun 		return PTR_ERR(regmap);
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	/* 1380MHz configuration */
708*4882a593Smuzhiyun 	disp_cc_pll_config.l = 0x47;
709*4882a593Smuzhiyun 	disp_cc_pll_config.alpha = 0xe000;
710*4882a593Smuzhiyun 	disp_cc_pll_config.user_ctl_val = 0x00000001;
711*4882a593Smuzhiyun 	disp_cc_pll_config.user_ctl_hi_val = 0x00004805;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	clk_fabia_pll_configure(&disp_cc_pll0, regmap, &disp_cc_pll_config);
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	return qcom_cc_really_probe(pdev, &disp_cc_sc7180_desc, regmap);
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun static struct platform_driver disp_cc_sc7180_driver = {
719*4882a593Smuzhiyun 	.probe = disp_cc_sc7180_probe,
720*4882a593Smuzhiyun 	.driver = {
721*4882a593Smuzhiyun 		.name = "sc7180-dispcc",
722*4882a593Smuzhiyun 		.of_match_table = disp_cc_sc7180_match_table,
723*4882a593Smuzhiyun 	},
724*4882a593Smuzhiyun };
725*4882a593Smuzhiyun 
disp_cc_sc7180_init(void)726*4882a593Smuzhiyun static int __init disp_cc_sc7180_init(void)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun 	return platform_driver_register(&disp_cc_sc7180_driver);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun subsys_initcall(disp_cc_sc7180_init);
731*4882a593Smuzhiyun 
disp_cc_sc7180_exit(void)732*4882a593Smuzhiyun static void __exit disp_cc_sc7180_exit(void)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun 	platform_driver_unregister(&disp_cc_sc7180_driver);
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun module_exit(disp_cc_sc7180_exit);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun MODULE_DESCRIPTION("QTI DISP_CC SC7180 Driver");
739*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
740