1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* Copyright (c) 2017, The Linux Foundation. All rights reserved.
3*4882a593Smuzhiyun */
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/bitops.h>
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/log2.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/types.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define REG_DIV_CTL1 0x43
19*4882a593Smuzhiyun #define DIV_CTL1_DIV_FACTOR_MASK GENMASK(2, 0)
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define REG_EN_CTL 0x46
22*4882a593Smuzhiyun #define REG_EN_MASK BIT(7)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun struct clkdiv {
25*4882a593Smuzhiyun struct regmap *regmap;
26*4882a593Smuzhiyun u16 base;
27*4882a593Smuzhiyun spinlock_t lock;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun struct clk_hw hw;
30*4882a593Smuzhiyun unsigned int cxo_period_ns;
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
to_clkdiv(struct clk_hw * hw)33*4882a593Smuzhiyun static inline struct clkdiv *to_clkdiv(struct clk_hw *hw)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun return container_of(hw, struct clkdiv, hw);
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
div_factor_to_div(unsigned int div_factor)38*4882a593Smuzhiyun static inline unsigned int div_factor_to_div(unsigned int div_factor)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun if (!div_factor)
41*4882a593Smuzhiyun div_factor = 1;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun return 1 << (div_factor - 1);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
div_to_div_factor(unsigned int div)46*4882a593Smuzhiyun static inline unsigned int div_to_div_factor(unsigned int div)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun return min(ilog2(div) + 1, 7);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
is_spmi_pmic_clkdiv_enabled(struct clkdiv * clkdiv)51*4882a593Smuzhiyun static bool is_spmi_pmic_clkdiv_enabled(struct clkdiv *clkdiv)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun unsigned int val = 0;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun regmap_read(clkdiv->regmap, clkdiv->base + REG_EN_CTL, &val);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun return val & REG_EN_MASK;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun static int
__spmi_pmic_clkdiv_set_enable_state(struct clkdiv * clkdiv,bool enable,unsigned int div_factor)61*4882a593Smuzhiyun __spmi_pmic_clkdiv_set_enable_state(struct clkdiv *clkdiv, bool enable,
62*4882a593Smuzhiyun unsigned int div_factor)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun int ret;
65*4882a593Smuzhiyun unsigned int ns = clkdiv->cxo_period_ns;
66*4882a593Smuzhiyun unsigned int div = div_factor_to_div(div_factor);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun ret = regmap_update_bits(clkdiv->regmap, clkdiv->base + REG_EN_CTL,
69*4882a593Smuzhiyun REG_EN_MASK, enable ? REG_EN_MASK : 0);
70*4882a593Smuzhiyun if (ret)
71*4882a593Smuzhiyun return ret;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun if (enable)
74*4882a593Smuzhiyun ndelay((2 + 3 * div) * ns);
75*4882a593Smuzhiyun else
76*4882a593Smuzhiyun ndelay(3 * div * ns);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun return 0;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
spmi_pmic_clkdiv_set_enable_state(struct clkdiv * clkdiv,bool enable)81*4882a593Smuzhiyun static int spmi_pmic_clkdiv_set_enable_state(struct clkdiv *clkdiv, bool enable)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun unsigned int div_factor;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun regmap_read(clkdiv->regmap, clkdiv->base + REG_DIV_CTL1, &div_factor);
86*4882a593Smuzhiyun div_factor &= DIV_CTL1_DIV_FACTOR_MASK;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun return __spmi_pmic_clkdiv_set_enable_state(clkdiv, enable, div_factor);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
clk_spmi_pmic_div_enable(struct clk_hw * hw)91*4882a593Smuzhiyun static int clk_spmi_pmic_div_enable(struct clk_hw *hw)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun struct clkdiv *clkdiv = to_clkdiv(hw);
94*4882a593Smuzhiyun unsigned long flags;
95*4882a593Smuzhiyun int ret;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun spin_lock_irqsave(&clkdiv->lock, flags);
98*4882a593Smuzhiyun ret = spmi_pmic_clkdiv_set_enable_state(clkdiv, true);
99*4882a593Smuzhiyun spin_unlock_irqrestore(&clkdiv->lock, flags);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun return ret;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
clk_spmi_pmic_div_disable(struct clk_hw * hw)104*4882a593Smuzhiyun static void clk_spmi_pmic_div_disable(struct clk_hw *hw)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun struct clkdiv *clkdiv = to_clkdiv(hw);
107*4882a593Smuzhiyun unsigned long flags;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun spin_lock_irqsave(&clkdiv->lock, flags);
110*4882a593Smuzhiyun spmi_pmic_clkdiv_set_enable_state(clkdiv, false);
111*4882a593Smuzhiyun spin_unlock_irqrestore(&clkdiv->lock, flags);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
clk_spmi_pmic_div_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)114*4882a593Smuzhiyun static long clk_spmi_pmic_div_round_rate(struct clk_hw *hw, unsigned long rate,
115*4882a593Smuzhiyun unsigned long *parent_rate)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun unsigned int div, div_factor;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun div = DIV_ROUND_UP(*parent_rate, rate);
120*4882a593Smuzhiyun div_factor = div_to_div_factor(div);
121*4882a593Smuzhiyun div = div_factor_to_div(div_factor);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun return *parent_rate / div;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun static unsigned long
clk_spmi_pmic_div_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)127*4882a593Smuzhiyun clk_spmi_pmic_div_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun struct clkdiv *clkdiv = to_clkdiv(hw);
130*4882a593Smuzhiyun unsigned int div_factor;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun regmap_read(clkdiv->regmap, clkdiv->base + REG_DIV_CTL1, &div_factor);
133*4882a593Smuzhiyun div_factor &= DIV_CTL1_DIV_FACTOR_MASK;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun return parent_rate / div_factor_to_div(div_factor);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
clk_spmi_pmic_div_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)138*4882a593Smuzhiyun static int clk_spmi_pmic_div_set_rate(struct clk_hw *hw, unsigned long rate,
139*4882a593Smuzhiyun unsigned long parent_rate)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun struct clkdiv *clkdiv = to_clkdiv(hw);
142*4882a593Smuzhiyun unsigned int div_factor = div_to_div_factor(parent_rate / rate);
143*4882a593Smuzhiyun unsigned long flags;
144*4882a593Smuzhiyun bool enabled;
145*4882a593Smuzhiyun int ret;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun spin_lock_irqsave(&clkdiv->lock, flags);
148*4882a593Smuzhiyun enabled = is_spmi_pmic_clkdiv_enabled(clkdiv);
149*4882a593Smuzhiyun if (enabled) {
150*4882a593Smuzhiyun ret = spmi_pmic_clkdiv_set_enable_state(clkdiv, false);
151*4882a593Smuzhiyun if (ret)
152*4882a593Smuzhiyun goto unlock;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun ret = regmap_update_bits(clkdiv->regmap, clkdiv->base + REG_DIV_CTL1,
156*4882a593Smuzhiyun DIV_CTL1_DIV_FACTOR_MASK, div_factor);
157*4882a593Smuzhiyun if (ret)
158*4882a593Smuzhiyun goto unlock;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun if (enabled)
161*4882a593Smuzhiyun ret = __spmi_pmic_clkdiv_set_enable_state(clkdiv, true,
162*4882a593Smuzhiyun div_factor);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun unlock:
165*4882a593Smuzhiyun spin_unlock_irqrestore(&clkdiv->lock, flags);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun return ret;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun static const struct clk_ops clk_spmi_pmic_div_ops = {
171*4882a593Smuzhiyun .enable = clk_spmi_pmic_div_enable,
172*4882a593Smuzhiyun .disable = clk_spmi_pmic_div_disable,
173*4882a593Smuzhiyun .set_rate = clk_spmi_pmic_div_set_rate,
174*4882a593Smuzhiyun .recalc_rate = clk_spmi_pmic_div_recalc_rate,
175*4882a593Smuzhiyun .round_rate = clk_spmi_pmic_div_round_rate,
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun struct spmi_pmic_div_clk_cc {
179*4882a593Smuzhiyun int nclks;
180*4882a593Smuzhiyun struct clkdiv clks[];
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun static struct clk_hw *
spmi_pmic_div_clk_hw_get(struct of_phandle_args * clkspec,void * data)184*4882a593Smuzhiyun spmi_pmic_div_clk_hw_get(struct of_phandle_args *clkspec, void *data)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun struct spmi_pmic_div_clk_cc *cc = data;
187*4882a593Smuzhiyun int idx = clkspec->args[0] - 1; /* Start at 1 instead of 0 */
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (idx < 0 || idx >= cc->nclks) {
190*4882a593Smuzhiyun pr_err("%s: index value %u is invalid; allowed range [1, %d]\n",
191*4882a593Smuzhiyun __func__, clkspec->args[0], cc->nclks);
192*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun return &cc->clks[idx].hw;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
spmi_pmic_clkdiv_probe(struct platform_device * pdev)198*4882a593Smuzhiyun static int spmi_pmic_clkdiv_probe(struct platform_device *pdev)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun struct spmi_pmic_div_clk_cc *cc;
201*4882a593Smuzhiyun struct clk_init_data init = {};
202*4882a593Smuzhiyun struct clkdiv *clkdiv;
203*4882a593Smuzhiyun struct clk *cxo;
204*4882a593Smuzhiyun struct regmap *regmap;
205*4882a593Smuzhiyun struct device *dev = &pdev->dev;
206*4882a593Smuzhiyun struct device_node *of_node = dev->of_node;
207*4882a593Smuzhiyun const char *parent_name;
208*4882a593Smuzhiyun int nclks, i, ret, cxo_hz;
209*4882a593Smuzhiyun char name[20];
210*4882a593Smuzhiyun u32 start;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun ret = of_property_read_u32(of_node, "reg", &start);
213*4882a593Smuzhiyun if (ret < 0) {
214*4882a593Smuzhiyun dev_err(dev, "reg property reading failed\n");
215*4882a593Smuzhiyun return ret;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun regmap = dev_get_regmap(dev->parent, NULL);
219*4882a593Smuzhiyun if (!regmap) {
220*4882a593Smuzhiyun dev_err(dev, "Couldn't get parent's regmap\n");
221*4882a593Smuzhiyun return -EINVAL;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun ret = of_property_read_u32(of_node, "qcom,num-clkdivs", &nclks);
225*4882a593Smuzhiyun if (ret < 0) {
226*4882a593Smuzhiyun dev_err(dev, "qcom,num-clkdivs property reading failed, ret=%d\n",
227*4882a593Smuzhiyun ret);
228*4882a593Smuzhiyun return ret;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if (!nclks)
232*4882a593Smuzhiyun return -EINVAL;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun cc = devm_kzalloc(dev, struct_size(cc, clks, nclks), GFP_KERNEL);
235*4882a593Smuzhiyun if (!cc)
236*4882a593Smuzhiyun return -ENOMEM;
237*4882a593Smuzhiyun cc->nclks = nclks;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun cxo = clk_get(dev, "xo");
240*4882a593Smuzhiyun if (IS_ERR(cxo)) {
241*4882a593Smuzhiyun ret = PTR_ERR(cxo);
242*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
243*4882a593Smuzhiyun dev_err(dev, "failed to get xo clock\n");
244*4882a593Smuzhiyun return ret;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun cxo_hz = clk_get_rate(cxo);
247*4882a593Smuzhiyun clk_put(cxo);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(of_node, 0);
250*4882a593Smuzhiyun if (!parent_name) {
251*4882a593Smuzhiyun dev_err(dev, "missing parent clock\n");
252*4882a593Smuzhiyun return -ENODEV;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun init.name = name;
256*4882a593Smuzhiyun init.parent_names = &parent_name;
257*4882a593Smuzhiyun init.num_parents = 1;
258*4882a593Smuzhiyun init.ops = &clk_spmi_pmic_div_ops;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun for (i = 0, clkdiv = cc->clks; i < nclks; i++) {
261*4882a593Smuzhiyun snprintf(name, sizeof(name), "div_clk%d", i + 1);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun spin_lock_init(&clkdiv[i].lock);
264*4882a593Smuzhiyun clkdiv[i].base = start + i * 0x100;
265*4882a593Smuzhiyun clkdiv[i].regmap = regmap;
266*4882a593Smuzhiyun clkdiv[i].cxo_period_ns = NSEC_PER_SEC / cxo_hz;
267*4882a593Smuzhiyun clkdiv[i].hw.init = &init;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun ret = devm_clk_hw_register(dev, &clkdiv[i].hw);
270*4882a593Smuzhiyun if (ret)
271*4882a593Smuzhiyun return ret;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun return devm_of_clk_add_hw_provider(dev, spmi_pmic_div_clk_hw_get, cc);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun static const struct of_device_id spmi_pmic_clkdiv_match_table[] = {
278*4882a593Smuzhiyun { .compatible = "qcom,spmi-clkdiv" },
279*4882a593Smuzhiyun { /* sentinel */ }
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, spmi_pmic_clkdiv_match_table);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun static struct platform_driver spmi_pmic_clkdiv_driver = {
284*4882a593Smuzhiyun .driver = {
285*4882a593Smuzhiyun .name = "qcom,spmi-pmic-clkdiv",
286*4882a593Smuzhiyun .of_match_table = spmi_pmic_clkdiv_match_table,
287*4882a593Smuzhiyun },
288*4882a593Smuzhiyun .probe = spmi_pmic_clkdiv_probe,
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun module_platform_driver(spmi_pmic_clkdiv_driver);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM SPMI PMIC clkdiv driver");
293*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
294