xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/clk-smd-rpm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2016, Linaro Limited
4*4882a593Smuzhiyun  * Copyright (c) 2014, The Linux Foundation. All rights reserved.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/export.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/mutex.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/soc/qcom/smd-rpm.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,rpmcc.h>
20*4882a593Smuzhiyun #include <dt-bindings/mfd/qcom-rpm.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define QCOM_RPM_KEY_SOFTWARE_ENABLE			0x6e657773
23*4882a593Smuzhiyun #define QCOM_RPM_KEY_PIN_CTRL_CLK_BUFFER_ENABLE_KEY	0x62636370
24*4882a593Smuzhiyun #define QCOM_RPM_SMD_KEY_RATE				0x007a484b
25*4882a593Smuzhiyun #define QCOM_RPM_SMD_KEY_ENABLE				0x62616e45
26*4882a593Smuzhiyun #define QCOM_RPM_SMD_KEY_STATE				0x54415453
27*4882a593Smuzhiyun #define QCOM_RPM_SCALING_ENABLE_ID			0x2
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define __DEFINE_CLK_SMD_RPM(_platform, _name, _active, type, r_id, stat_id,  \
30*4882a593Smuzhiyun 			     key)					      \
31*4882a593Smuzhiyun 	static struct clk_smd_rpm _platform##_##_active;		      \
32*4882a593Smuzhiyun 	static struct clk_smd_rpm _platform##_##_name = {		      \
33*4882a593Smuzhiyun 		.rpm_res_type = (type),					      \
34*4882a593Smuzhiyun 		.rpm_clk_id = (r_id),					      \
35*4882a593Smuzhiyun 		.rpm_status_id = (stat_id),				      \
36*4882a593Smuzhiyun 		.rpm_key = (key),					      \
37*4882a593Smuzhiyun 		.peer = &_platform##_##_active,				      \
38*4882a593Smuzhiyun 		.rate = INT_MAX,					      \
39*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){			      \
40*4882a593Smuzhiyun 			.ops = &clk_smd_rpm_ops,			      \
41*4882a593Smuzhiyun 			.name = #_name,					      \
42*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "xo_board" },       \
43*4882a593Smuzhiyun 			.num_parents = 1,				      \
44*4882a593Smuzhiyun 		},							      \
45*4882a593Smuzhiyun 	};								      \
46*4882a593Smuzhiyun 	static struct clk_smd_rpm _platform##_##_active = {		      \
47*4882a593Smuzhiyun 		.rpm_res_type = (type),					      \
48*4882a593Smuzhiyun 		.rpm_clk_id = (r_id),					      \
49*4882a593Smuzhiyun 		.rpm_status_id = (stat_id),				      \
50*4882a593Smuzhiyun 		.active_only = true,					      \
51*4882a593Smuzhiyun 		.rpm_key = (key),					      \
52*4882a593Smuzhiyun 		.peer = &_platform##_##_name,				      \
53*4882a593Smuzhiyun 		.rate = INT_MAX,					      \
54*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){			      \
55*4882a593Smuzhiyun 			.ops = &clk_smd_rpm_ops,			      \
56*4882a593Smuzhiyun 			.name = #_active,				      \
57*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "xo_board" },	      \
58*4882a593Smuzhiyun 			.num_parents = 1,				      \
59*4882a593Smuzhiyun 		},							      \
60*4882a593Smuzhiyun 	}
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define __DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active, type, r_id,    \
63*4882a593Smuzhiyun 				    stat_id, r, key)			      \
64*4882a593Smuzhiyun 	static struct clk_smd_rpm _platform##_##_active;		      \
65*4882a593Smuzhiyun 	static struct clk_smd_rpm _platform##_##_name = {		      \
66*4882a593Smuzhiyun 		.rpm_res_type = (type),					      \
67*4882a593Smuzhiyun 		.rpm_clk_id = (r_id),					      \
68*4882a593Smuzhiyun 		.rpm_status_id = (stat_id),				      \
69*4882a593Smuzhiyun 		.rpm_key = (key),					      \
70*4882a593Smuzhiyun 		.branch = true,						      \
71*4882a593Smuzhiyun 		.peer = &_platform##_##_active,				      \
72*4882a593Smuzhiyun 		.rate = (r),						      \
73*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){			      \
74*4882a593Smuzhiyun 			.ops = &clk_smd_rpm_branch_ops,			      \
75*4882a593Smuzhiyun 			.name = #_name,					      \
76*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "xo_board" },	      \
77*4882a593Smuzhiyun 			.num_parents = 1,				      \
78*4882a593Smuzhiyun 		},							      \
79*4882a593Smuzhiyun 	};								      \
80*4882a593Smuzhiyun 	static struct clk_smd_rpm _platform##_##_active = {		      \
81*4882a593Smuzhiyun 		.rpm_res_type = (type),					      \
82*4882a593Smuzhiyun 		.rpm_clk_id = (r_id),					      \
83*4882a593Smuzhiyun 		.rpm_status_id = (stat_id),				      \
84*4882a593Smuzhiyun 		.active_only = true,					      \
85*4882a593Smuzhiyun 		.rpm_key = (key),					      \
86*4882a593Smuzhiyun 		.branch = true,						      \
87*4882a593Smuzhiyun 		.peer = &_platform##_##_name,				      \
88*4882a593Smuzhiyun 		.rate = (r),						      \
89*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){			      \
90*4882a593Smuzhiyun 			.ops = &clk_smd_rpm_branch_ops,			      \
91*4882a593Smuzhiyun 			.name = #_active,				      \
92*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "xo_board" },	      \
93*4882a593Smuzhiyun 			.num_parents = 1,				      \
94*4882a593Smuzhiyun 		},							      \
95*4882a593Smuzhiyun 	}
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define DEFINE_CLK_SMD_RPM(_platform, _name, _active, type, r_id)	      \
98*4882a593Smuzhiyun 		__DEFINE_CLK_SMD_RPM(_platform, _name, _active, type, r_id,   \
99*4882a593Smuzhiyun 		0, QCOM_RPM_SMD_KEY_RATE)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active, type, r_id, r)   \
102*4882a593Smuzhiyun 		__DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active, type,  \
103*4882a593Smuzhiyun 		r_id, 0, r, QCOM_RPM_SMD_KEY_ENABLE)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define DEFINE_CLK_SMD_RPM_QDSS(_platform, _name, _active, type, r_id)	      \
106*4882a593Smuzhiyun 		__DEFINE_CLK_SMD_RPM(_platform, _name, _active, type, r_id,   \
107*4882a593Smuzhiyun 		0, QCOM_RPM_SMD_KEY_STATE)
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define DEFINE_CLK_SMD_RPM_XO_BUFFER(_platform, _name, _active, r_id)	      \
110*4882a593Smuzhiyun 		__DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active,	      \
111*4882a593Smuzhiyun 		QCOM_SMD_RPM_CLK_BUF_A, r_id, 0, 1000,			      \
112*4882a593Smuzhiyun 		QCOM_RPM_KEY_SOFTWARE_ENABLE)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(_platform, _name, _active, r_id) \
115*4882a593Smuzhiyun 		__DEFINE_CLK_SMD_RPM_BRANCH(_platform, _name, _active,	      \
116*4882a593Smuzhiyun 		QCOM_SMD_RPM_CLK_BUF_A, r_id, 0, 1000,			      \
117*4882a593Smuzhiyun 		QCOM_RPM_KEY_PIN_CTRL_CLK_BUFFER_ENABLE_KEY)
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define to_clk_smd_rpm(_hw) container_of(_hw, struct clk_smd_rpm, hw)
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun struct clk_smd_rpm {
122*4882a593Smuzhiyun 	const int rpm_res_type;
123*4882a593Smuzhiyun 	const int rpm_key;
124*4882a593Smuzhiyun 	const int rpm_clk_id;
125*4882a593Smuzhiyun 	const int rpm_status_id;
126*4882a593Smuzhiyun 	const bool active_only;
127*4882a593Smuzhiyun 	bool enabled;
128*4882a593Smuzhiyun 	bool branch;
129*4882a593Smuzhiyun 	struct clk_smd_rpm *peer;
130*4882a593Smuzhiyun 	struct clk_hw hw;
131*4882a593Smuzhiyun 	unsigned long rate;
132*4882a593Smuzhiyun 	struct qcom_smd_rpm *rpm;
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun struct clk_smd_rpm_req {
136*4882a593Smuzhiyun 	__le32 key;
137*4882a593Smuzhiyun 	__le32 nbytes;
138*4882a593Smuzhiyun 	__le32 value;
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun struct rpm_cc {
142*4882a593Smuzhiyun 	struct qcom_rpm *rpm;
143*4882a593Smuzhiyun 	struct clk_smd_rpm **clks;
144*4882a593Smuzhiyun 	size_t num_clks;
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun struct rpm_smd_clk_desc {
148*4882a593Smuzhiyun 	struct clk_smd_rpm **clks;
149*4882a593Smuzhiyun 	size_t num_clks;
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun static DEFINE_MUTEX(rpm_smd_clk_lock);
153*4882a593Smuzhiyun 
clk_smd_rpm_handoff(struct clk_smd_rpm * r)154*4882a593Smuzhiyun static int clk_smd_rpm_handoff(struct clk_smd_rpm *r)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	int ret;
157*4882a593Smuzhiyun 	struct clk_smd_rpm_req req = {
158*4882a593Smuzhiyun 		.key = cpu_to_le32(r->rpm_key),
159*4882a593Smuzhiyun 		.nbytes = cpu_to_le32(sizeof(u32)),
160*4882a593Smuzhiyun 		.value = cpu_to_le32(r->branch ? 1 : INT_MAX),
161*4882a593Smuzhiyun 	};
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	ret = qcom_rpm_smd_write(r->rpm, QCOM_SMD_RPM_ACTIVE_STATE,
164*4882a593Smuzhiyun 				 r->rpm_res_type, r->rpm_clk_id, &req,
165*4882a593Smuzhiyun 				 sizeof(req));
166*4882a593Smuzhiyun 	if (ret)
167*4882a593Smuzhiyun 		return ret;
168*4882a593Smuzhiyun 	ret = qcom_rpm_smd_write(r->rpm, QCOM_SMD_RPM_SLEEP_STATE,
169*4882a593Smuzhiyun 				 r->rpm_res_type, r->rpm_clk_id, &req,
170*4882a593Smuzhiyun 				 sizeof(req));
171*4882a593Smuzhiyun 	if (ret)
172*4882a593Smuzhiyun 		return ret;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	return 0;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
clk_smd_rpm_set_rate_active(struct clk_smd_rpm * r,unsigned long rate)177*4882a593Smuzhiyun static int clk_smd_rpm_set_rate_active(struct clk_smd_rpm *r,
178*4882a593Smuzhiyun 				       unsigned long rate)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	struct clk_smd_rpm_req req = {
181*4882a593Smuzhiyun 		.key = cpu_to_le32(r->rpm_key),
182*4882a593Smuzhiyun 		.nbytes = cpu_to_le32(sizeof(u32)),
183*4882a593Smuzhiyun 		.value = cpu_to_le32(DIV_ROUND_UP(rate, 1000)), /* to kHz */
184*4882a593Smuzhiyun 	};
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	return qcom_rpm_smd_write(r->rpm, QCOM_SMD_RPM_ACTIVE_STATE,
187*4882a593Smuzhiyun 				  r->rpm_res_type, r->rpm_clk_id, &req,
188*4882a593Smuzhiyun 				  sizeof(req));
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
clk_smd_rpm_set_rate_sleep(struct clk_smd_rpm * r,unsigned long rate)191*4882a593Smuzhiyun static int clk_smd_rpm_set_rate_sleep(struct clk_smd_rpm *r,
192*4882a593Smuzhiyun 				      unsigned long rate)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	struct clk_smd_rpm_req req = {
195*4882a593Smuzhiyun 		.key = cpu_to_le32(r->rpm_key),
196*4882a593Smuzhiyun 		.nbytes = cpu_to_le32(sizeof(u32)),
197*4882a593Smuzhiyun 		.value = cpu_to_le32(DIV_ROUND_UP(rate, 1000)), /* to kHz */
198*4882a593Smuzhiyun 	};
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	return qcom_rpm_smd_write(r->rpm, QCOM_SMD_RPM_SLEEP_STATE,
201*4882a593Smuzhiyun 				  r->rpm_res_type, r->rpm_clk_id, &req,
202*4882a593Smuzhiyun 				  sizeof(req));
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
to_active_sleep(struct clk_smd_rpm * r,unsigned long rate,unsigned long * active,unsigned long * sleep)205*4882a593Smuzhiyun static void to_active_sleep(struct clk_smd_rpm *r, unsigned long rate,
206*4882a593Smuzhiyun 			    unsigned long *active, unsigned long *sleep)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	*active = rate;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	/*
211*4882a593Smuzhiyun 	 * Active-only clocks don't care what the rate is during sleep. So,
212*4882a593Smuzhiyun 	 * they vote for zero.
213*4882a593Smuzhiyun 	 */
214*4882a593Smuzhiyun 	if (r->active_only)
215*4882a593Smuzhiyun 		*sleep = 0;
216*4882a593Smuzhiyun 	else
217*4882a593Smuzhiyun 		*sleep = *active;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
clk_smd_rpm_prepare(struct clk_hw * hw)220*4882a593Smuzhiyun static int clk_smd_rpm_prepare(struct clk_hw *hw)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	struct clk_smd_rpm *r = to_clk_smd_rpm(hw);
223*4882a593Smuzhiyun 	struct clk_smd_rpm *peer = r->peer;
224*4882a593Smuzhiyun 	unsigned long this_rate = 0, this_sleep_rate = 0;
225*4882a593Smuzhiyun 	unsigned long peer_rate = 0, peer_sleep_rate = 0;
226*4882a593Smuzhiyun 	unsigned long active_rate, sleep_rate;
227*4882a593Smuzhiyun 	int ret = 0;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	mutex_lock(&rpm_smd_clk_lock);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	/* Don't send requests to the RPM if the rate has not been set. */
232*4882a593Smuzhiyun 	if (!r->rate)
233*4882a593Smuzhiyun 		goto out;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	to_active_sleep(r, r->rate, &this_rate, &this_sleep_rate);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	/* Take peer clock's rate into account only if it's enabled. */
238*4882a593Smuzhiyun 	if (peer->enabled)
239*4882a593Smuzhiyun 		to_active_sleep(peer, peer->rate,
240*4882a593Smuzhiyun 				&peer_rate, &peer_sleep_rate);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	active_rate = max(this_rate, peer_rate);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	if (r->branch)
245*4882a593Smuzhiyun 		active_rate = !!active_rate;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	ret = clk_smd_rpm_set_rate_active(r, active_rate);
248*4882a593Smuzhiyun 	if (ret)
249*4882a593Smuzhiyun 		goto out;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	sleep_rate = max(this_sleep_rate, peer_sleep_rate);
252*4882a593Smuzhiyun 	if (r->branch)
253*4882a593Smuzhiyun 		sleep_rate = !!sleep_rate;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	ret = clk_smd_rpm_set_rate_sleep(r, sleep_rate);
256*4882a593Smuzhiyun 	if (ret)
257*4882a593Smuzhiyun 		/* Undo the active set vote and restore it */
258*4882a593Smuzhiyun 		ret = clk_smd_rpm_set_rate_active(r, peer_rate);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun out:
261*4882a593Smuzhiyun 	if (!ret)
262*4882a593Smuzhiyun 		r->enabled = true;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	mutex_unlock(&rpm_smd_clk_lock);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	return ret;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
clk_smd_rpm_unprepare(struct clk_hw * hw)269*4882a593Smuzhiyun static void clk_smd_rpm_unprepare(struct clk_hw *hw)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	struct clk_smd_rpm *r = to_clk_smd_rpm(hw);
272*4882a593Smuzhiyun 	struct clk_smd_rpm *peer = r->peer;
273*4882a593Smuzhiyun 	unsigned long peer_rate = 0, peer_sleep_rate = 0;
274*4882a593Smuzhiyun 	unsigned long active_rate, sleep_rate;
275*4882a593Smuzhiyun 	int ret;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	mutex_lock(&rpm_smd_clk_lock);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	if (!r->rate)
280*4882a593Smuzhiyun 		goto out;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	/* Take peer clock's rate into account only if it's enabled. */
283*4882a593Smuzhiyun 	if (peer->enabled)
284*4882a593Smuzhiyun 		to_active_sleep(peer, peer->rate, &peer_rate,
285*4882a593Smuzhiyun 				&peer_sleep_rate);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	active_rate = r->branch ? !!peer_rate : peer_rate;
288*4882a593Smuzhiyun 	ret = clk_smd_rpm_set_rate_active(r, active_rate);
289*4882a593Smuzhiyun 	if (ret)
290*4882a593Smuzhiyun 		goto out;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	sleep_rate = r->branch ? !!peer_sleep_rate : peer_sleep_rate;
293*4882a593Smuzhiyun 	ret = clk_smd_rpm_set_rate_sleep(r, sleep_rate);
294*4882a593Smuzhiyun 	if (ret)
295*4882a593Smuzhiyun 		goto out;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	r->enabled = false;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun out:
300*4882a593Smuzhiyun 	mutex_unlock(&rpm_smd_clk_lock);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
clk_smd_rpm_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)303*4882a593Smuzhiyun static int clk_smd_rpm_set_rate(struct clk_hw *hw, unsigned long rate,
304*4882a593Smuzhiyun 				unsigned long parent_rate)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	struct clk_smd_rpm *r = to_clk_smd_rpm(hw);
307*4882a593Smuzhiyun 	struct clk_smd_rpm *peer = r->peer;
308*4882a593Smuzhiyun 	unsigned long active_rate, sleep_rate;
309*4882a593Smuzhiyun 	unsigned long this_rate = 0, this_sleep_rate = 0;
310*4882a593Smuzhiyun 	unsigned long peer_rate = 0, peer_sleep_rate = 0;
311*4882a593Smuzhiyun 	int ret = 0;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	mutex_lock(&rpm_smd_clk_lock);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	if (!r->enabled)
316*4882a593Smuzhiyun 		goto out;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	to_active_sleep(r, rate, &this_rate, &this_sleep_rate);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	/* Take peer clock's rate into account only if it's enabled. */
321*4882a593Smuzhiyun 	if (peer->enabled)
322*4882a593Smuzhiyun 		to_active_sleep(peer, peer->rate,
323*4882a593Smuzhiyun 				&peer_rate, &peer_sleep_rate);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	active_rate = max(this_rate, peer_rate);
326*4882a593Smuzhiyun 	ret = clk_smd_rpm_set_rate_active(r, active_rate);
327*4882a593Smuzhiyun 	if (ret)
328*4882a593Smuzhiyun 		goto out;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	sleep_rate = max(this_sleep_rate, peer_sleep_rate);
331*4882a593Smuzhiyun 	ret = clk_smd_rpm_set_rate_sleep(r, sleep_rate);
332*4882a593Smuzhiyun 	if (ret)
333*4882a593Smuzhiyun 		goto out;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	r->rate = rate;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun out:
338*4882a593Smuzhiyun 	mutex_unlock(&rpm_smd_clk_lock);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	return ret;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
clk_smd_rpm_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)343*4882a593Smuzhiyun static long clk_smd_rpm_round_rate(struct clk_hw *hw, unsigned long rate,
344*4882a593Smuzhiyun 				   unsigned long *parent_rate)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	/*
347*4882a593Smuzhiyun 	 * RPM handles rate rounding and we don't have a way to
348*4882a593Smuzhiyun 	 * know what the rate will be, so just return whatever
349*4882a593Smuzhiyun 	 * rate is requested.
350*4882a593Smuzhiyun 	 */
351*4882a593Smuzhiyun 	return rate;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
clk_smd_rpm_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)354*4882a593Smuzhiyun static unsigned long clk_smd_rpm_recalc_rate(struct clk_hw *hw,
355*4882a593Smuzhiyun 					     unsigned long parent_rate)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	struct clk_smd_rpm *r = to_clk_smd_rpm(hw);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	/*
360*4882a593Smuzhiyun 	 * RPM handles rate rounding and we don't have a way to
361*4882a593Smuzhiyun 	 * know what the rate will be, so just return whatever
362*4882a593Smuzhiyun 	 * rate was set.
363*4882a593Smuzhiyun 	 */
364*4882a593Smuzhiyun 	return r->rate;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun 
clk_smd_rpm_enable_scaling(struct qcom_smd_rpm * rpm)367*4882a593Smuzhiyun static int clk_smd_rpm_enable_scaling(struct qcom_smd_rpm *rpm)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	int ret;
370*4882a593Smuzhiyun 	struct clk_smd_rpm_req req = {
371*4882a593Smuzhiyun 		.key = cpu_to_le32(QCOM_RPM_SMD_KEY_ENABLE),
372*4882a593Smuzhiyun 		.nbytes = cpu_to_le32(sizeof(u32)),
373*4882a593Smuzhiyun 		.value = cpu_to_le32(1),
374*4882a593Smuzhiyun 	};
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	ret = qcom_rpm_smd_write(rpm, QCOM_SMD_RPM_SLEEP_STATE,
377*4882a593Smuzhiyun 				 QCOM_SMD_RPM_MISC_CLK,
378*4882a593Smuzhiyun 				 QCOM_RPM_SCALING_ENABLE_ID, &req, sizeof(req));
379*4882a593Smuzhiyun 	if (ret) {
380*4882a593Smuzhiyun 		pr_err("RPM clock scaling (sleep set) not enabled!\n");
381*4882a593Smuzhiyun 		return ret;
382*4882a593Smuzhiyun 	}
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	ret = qcom_rpm_smd_write(rpm, QCOM_SMD_RPM_ACTIVE_STATE,
385*4882a593Smuzhiyun 				 QCOM_SMD_RPM_MISC_CLK,
386*4882a593Smuzhiyun 				 QCOM_RPM_SCALING_ENABLE_ID, &req, sizeof(req));
387*4882a593Smuzhiyun 	if (ret) {
388*4882a593Smuzhiyun 		pr_err("RPM clock scaling (active set) not enabled!\n");
389*4882a593Smuzhiyun 		return ret;
390*4882a593Smuzhiyun 	}
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	pr_debug("%s: RPM clock scaling is enabled\n", __func__);
393*4882a593Smuzhiyun 	return 0;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun static const struct clk_ops clk_smd_rpm_ops = {
397*4882a593Smuzhiyun 	.prepare	= clk_smd_rpm_prepare,
398*4882a593Smuzhiyun 	.unprepare	= clk_smd_rpm_unprepare,
399*4882a593Smuzhiyun 	.set_rate	= clk_smd_rpm_set_rate,
400*4882a593Smuzhiyun 	.round_rate	= clk_smd_rpm_round_rate,
401*4882a593Smuzhiyun 	.recalc_rate	= clk_smd_rpm_recalc_rate,
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun static const struct clk_ops clk_smd_rpm_branch_ops = {
405*4882a593Smuzhiyun 	.prepare	= clk_smd_rpm_prepare,
406*4882a593Smuzhiyun 	.unprepare	= clk_smd_rpm_unprepare,
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun /* msm8916 */
410*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8916, pcnoc_clk, pcnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 0);
411*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8916, snoc_clk, snoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 1);
412*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8916, bimc_clk, bimc_a_clk, QCOM_SMD_RPM_MEM_CLK, 0);
413*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_QDSS(msm8916, qdss_clk, qdss_a_clk, QCOM_SMD_RPM_MISC_CLK, 1);
414*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8916, bb_clk1, bb_clk1_a, 1);
415*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8916, bb_clk2, bb_clk2_a, 2);
416*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8916, rf_clk1, rf_clk1_a, 4);
417*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8916, rf_clk2, rf_clk2_a, 5);
418*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8916, bb_clk1_pin, bb_clk1_a_pin, 1);
419*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8916, bb_clk2_pin, bb_clk2_a_pin, 2);
420*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8916, rf_clk1_pin, rf_clk1_a_pin, 4);
421*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8916, rf_clk2_pin, rf_clk2_a_pin, 5);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun static struct clk_smd_rpm *msm8916_clks[] = {
424*4882a593Smuzhiyun 	[RPM_SMD_PCNOC_CLK]		= &msm8916_pcnoc_clk,
425*4882a593Smuzhiyun 	[RPM_SMD_PCNOC_A_CLK]		= &msm8916_pcnoc_a_clk,
426*4882a593Smuzhiyun 	[RPM_SMD_SNOC_CLK]		= &msm8916_snoc_clk,
427*4882a593Smuzhiyun 	[RPM_SMD_SNOC_A_CLK]		= &msm8916_snoc_a_clk,
428*4882a593Smuzhiyun 	[RPM_SMD_BIMC_CLK]		= &msm8916_bimc_clk,
429*4882a593Smuzhiyun 	[RPM_SMD_BIMC_A_CLK]		= &msm8916_bimc_a_clk,
430*4882a593Smuzhiyun 	[RPM_SMD_QDSS_CLK]		= &msm8916_qdss_clk,
431*4882a593Smuzhiyun 	[RPM_SMD_QDSS_A_CLK]		= &msm8916_qdss_a_clk,
432*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1]		= &msm8916_bb_clk1,
433*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1_A]		= &msm8916_bb_clk1_a,
434*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2]		= &msm8916_bb_clk2,
435*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2_A]		= &msm8916_bb_clk2_a,
436*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1]		= &msm8916_rf_clk1,
437*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1_A]		= &msm8916_rf_clk1_a,
438*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2]		= &msm8916_rf_clk2,
439*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2_A]		= &msm8916_rf_clk2_a,
440*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1_PIN]		= &msm8916_bb_clk1_pin,
441*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1_A_PIN]		= &msm8916_bb_clk1_a_pin,
442*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2_PIN]		= &msm8916_bb_clk2_pin,
443*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2_A_PIN]		= &msm8916_bb_clk2_a_pin,
444*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1_PIN]		= &msm8916_rf_clk1_pin,
445*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1_A_PIN]		= &msm8916_rf_clk1_a_pin,
446*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2_PIN]		= &msm8916_rf_clk2_pin,
447*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2_A_PIN]		= &msm8916_rf_clk2_a_pin,
448*4882a593Smuzhiyun };
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun static const struct rpm_smd_clk_desc rpm_clk_msm8916 = {
451*4882a593Smuzhiyun 	.clks = msm8916_clks,
452*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(msm8916_clks),
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun /* msm8936 */
456*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8936, pcnoc_clk, pcnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 0);
457*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8936, snoc_clk, snoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 1);
458*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8936, bimc_clk, bimc_a_clk, QCOM_SMD_RPM_MEM_CLK, 0);
459*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8936, sysmmnoc_clk, sysmmnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 2);
460*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_QDSS(msm8936, qdss_clk, qdss_a_clk, QCOM_SMD_RPM_MISC_CLK, 1);
461*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8936, bb_clk1, bb_clk1_a, 1);
462*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8936, bb_clk2, bb_clk2_a, 2);
463*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8936, rf_clk1, rf_clk1_a, 4);
464*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8936, rf_clk2, rf_clk2_a, 5);
465*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8936, bb_clk1_pin, bb_clk1_a_pin, 1);
466*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8936, bb_clk2_pin, bb_clk2_a_pin, 2);
467*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8936, rf_clk1_pin, rf_clk1_a_pin, 4);
468*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8936, rf_clk2_pin, rf_clk2_a_pin, 5);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun static struct clk_smd_rpm *msm8936_clks[] = {
471*4882a593Smuzhiyun 	[RPM_SMD_PCNOC_CLK]		= &msm8936_pcnoc_clk,
472*4882a593Smuzhiyun 	[RPM_SMD_PCNOC_A_CLK]		= &msm8936_pcnoc_a_clk,
473*4882a593Smuzhiyun 	[RPM_SMD_SNOC_CLK]		= &msm8936_snoc_clk,
474*4882a593Smuzhiyun 	[RPM_SMD_SNOC_A_CLK]		= &msm8936_snoc_a_clk,
475*4882a593Smuzhiyun 	[RPM_SMD_BIMC_CLK]		= &msm8936_bimc_clk,
476*4882a593Smuzhiyun 	[RPM_SMD_BIMC_A_CLK]		= &msm8936_bimc_a_clk,
477*4882a593Smuzhiyun 	[RPM_SMD_SYSMMNOC_CLK]		= &msm8936_sysmmnoc_clk,
478*4882a593Smuzhiyun 	[RPM_SMD_SYSMMNOC_A_CLK]	= &msm8936_sysmmnoc_a_clk,
479*4882a593Smuzhiyun 	[RPM_SMD_QDSS_CLK]		= &msm8936_qdss_clk,
480*4882a593Smuzhiyun 	[RPM_SMD_QDSS_A_CLK]		= &msm8936_qdss_a_clk,
481*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1]		= &msm8936_bb_clk1,
482*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1_A]		= &msm8936_bb_clk1_a,
483*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2]		= &msm8936_bb_clk2,
484*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2_A]		= &msm8936_bb_clk2_a,
485*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1]		= &msm8936_rf_clk1,
486*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1_A]		= &msm8936_rf_clk1_a,
487*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2]		= &msm8936_rf_clk2,
488*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2_A]		= &msm8936_rf_clk2_a,
489*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1_PIN]		= &msm8936_bb_clk1_pin,
490*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1_A_PIN]		= &msm8936_bb_clk1_a_pin,
491*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2_PIN]		= &msm8936_bb_clk2_pin,
492*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2_A_PIN]		= &msm8936_bb_clk2_a_pin,
493*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1_PIN]		= &msm8936_rf_clk1_pin,
494*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1_A_PIN]		= &msm8936_rf_clk1_a_pin,
495*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2_PIN]		= &msm8936_rf_clk2_pin,
496*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2_A_PIN]		= &msm8936_rf_clk2_a_pin,
497*4882a593Smuzhiyun };
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun static const struct rpm_smd_clk_desc rpm_clk_msm8936 = {
500*4882a593Smuzhiyun 		.clks = msm8936_clks,
501*4882a593Smuzhiyun 		.num_clks = ARRAY_SIZE(msm8936_clks),
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun /* msm8974 */
505*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8974, pnoc_clk, pnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 0);
506*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8974, snoc_clk, snoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 1);
507*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8974, cnoc_clk, cnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 2);
508*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8974, mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, QCOM_SMD_RPM_BUS_CLK, 3);
509*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8974, bimc_clk, bimc_a_clk, QCOM_SMD_RPM_MEM_CLK, 0);
510*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8974, gfx3d_clk_src, gfx3d_a_clk_src, QCOM_SMD_RPM_MEM_CLK, 1);
511*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8974, ocmemgx_clk, ocmemgx_a_clk, QCOM_SMD_RPM_MEM_CLK, 2);
512*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_QDSS(msm8974, qdss_clk, qdss_a_clk, QCOM_SMD_RPM_MISC_CLK, 1);
513*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8974, cxo_d0, cxo_d0_a, 1);
514*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8974, cxo_d1, cxo_d1_a, 2);
515*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8974, cxo_a0, cxo_a0_a, 4);
516*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8974, cxo_a1, cxo_a1_a, 5);
517*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8974, cxo_a2, cxo_a2_a, 6);
518*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8974, diff_clk, diff_a_clk, 7);
519*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8974, div_clk1, div_a_clk1, 11);
520*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8974, div_clk2, div_a_clk2, 12);
521*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8974, cxo_d0_pin, cxo_d0_a_pin, 1);
522*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8974, cxo_d1_pin, cxo_d1_a_pin, 2);
523*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8974, cxo_a0_pin, cxo_a0_a_pin, 4);
524*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8974, cxo_a1_pin, cxo_a1_a_pin, 5);
525*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8974, cxo_a2_pin, cxo_a2_a_pin, 6);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun static struct clk_smd_rpm *msm8974_clks[] = {
528*4882a593Smuzhiyun 	[RPM_SMD_PNOC_CLK]		= &msm8974_pnoc_clk,
529*4882a593Smuzhiyun 	[RPM_SMD_PNOC_A_CLK]		= &msm8974_pnoc_a_clk,
530*4882a593Smuzhiyun 	[RPM_SMD_SNOC_CLK]		= &msm8974_snoc_clk,
531*4882a593Smuzhiyun 	[RPM_SMD_SNOC_A_CLK]		= &msm8974_snoc_a_clk,
532*4882a593Smuzhiyun 	[RPM_SMD_CNOC_CLK]		= &msm8974_cnoc_clk,
533*4882a593Smuzhiyun 	[RPM_SMD_CNOC_A_CLK]		= &msm8974_cnoc_a_clk,
534*4882a593Smuzhiyun 	[RPM_SMD_MMSSNOC_AHB_CLK]	= &msm8974_mmssnoc_ahb_clk,
535*4882a593Smuzhiyun 	[RPM_SMD_MMSSNOC_AHB_A_CLK]	= &msm8974_mmssnoc_ahb_a_clk,
536*4882a593Smuzhiyun 	[RPM_SMD_BIMC_CLK]		= &msm8974_bimc_clk,
537*4882a593Smuzhiyun 	[RPM_SMD_GFX3D_CLK_SRC]		= &msm8974_gfx3d_clk_src,
538*4882a593Smuzhiyun 	[RPM_SMD_GFX3D_A_CLK_SRC]	= &msm8974_gfx3d_a_clk_src,
539*4882a593Smuzhiyun 	[RPM_SMD_BIMC_A_CLK]		= &msm8974_bimc_a_clk,
540*4882a593Smuzhiyun 	[RPM_SMD_OCMEMGX_CLK]		= &msm8974_ocmemgx_clk,
541*4882a593Smuzhiyun 	[RPM_SMD_OCMEMGX_A_CLK]		= &msm8974_ocmemgx_a_clk,
542*4882a593Smuzhiyun 	[RPM_SMD_QDSS_CLK]		= &msm8974_qdss_clk,
543*4882a593Smuzhiyun 	[RPM_SMD_QDSS_A_CLK]		= &msm8974_qdss_a_clk,
544*4882a593Smuzhiyun 	[RPM_SMD_CXO_D0]		= &msm8974_cxo_d0,
545*4882a593Smuzhiyun 	[RPM_SMD_CXO_D0_A]		= &msm8974_cxo_d0_a,
546*4882a593Smuzhiyun 	[RPM_SMD_CXO_D1]		= &msm8974_cxo_d1,
547*4882a593Smuzhiyun 	[RPM_SMD_CXO_D1_A]		= &msm8974_cxo_d1_a,
548*4882a593Smuzhiyun 	[RPM_SMD_CXO_A0]		= &msm8974_cxo_a0,
549*4882a593Smuzhiyun 	[RPM_SMD_CXO_A0_A]		= &msm8974_cxo_a0_a,
550*4882a593Smuzhiyun 	[RPM_SMD_CXO_A1]		= &msm8974_cxo_a1,
551*4882a593Smuzhiyun 	[RPM_SMD_CXO_A1_A]		= &msm8974_cxo_a1_a,
552*4882a593Smuzhiyun 	[RPM_SMD_CXO_A2]		= &msm8974_cxo_a2,
553*4882a593Smuzhiyun 	[RPM_SMD_CXO_A2_A]		= &msm8974_cxo_a2_a,
554*4882a593Smuzhiyun 	[RPM_SMD_DIFF_CLK]		= &msm8974_diff_clk,
555*4882a593Smuzhiyun 	[RPM_SMD_DIFF_A_CLK]		= &msm8974_diff_a_clk,
556*4882a593Smuzhiyun 	[RPM_SMD_DIV_CLK1]		= &msm8974_div_clk1,
557*4882a593Smuzhiyun 	[RPM_SMD_DIV_A_CLK1]		= &msm8974_div_a_clk1,
558*4882a593Smuzhiyun 	[RPM_SMD_DIV_CLK2]		= &msm8974_div_clk2,
559*4882a593Smuzhiyun 	[RPM_SMD_DIV_A_CLK2]		= &msm8974_div_a_clk2,
560*4882a593Smuzhiyun 	[RPM_SMD_CXO_D0_PIN]		= &msm8974_cxo_d0_pin,
561*4882a593Smuzhiyun 	[RPM_SMD_CXO_D0_A_PIN]		= &msm8974_cxo_d0_a_pin,
562*4882a593Smuzhiyun 	[RPM_SMD_CXO_D1_PIN]		= &msm8974_cxo_d1_pin,
563*4882a593Smuzhiyun 	[RPM_SMD_CXO_D1_A_PIN]		= &msm8974_cxo_d1_a_pin,
564*4882a593Smuzhiyun 	[RPM_SMD_CXO_A0_PIN]		= &msm8974_cxo_a0_pin,
565*4882a593Smuzhiyun 	[RPM_SMD_CXO_A0_A_PIN]		= &msm8974_cxo_a0_a_pin,
566*4882a593Smuzhiyun 	[RPM_SMD_CXO_A1_PIN]		= &msm8974_cxo_a1_pin,
567*4882a593Smuzhiyun 	[RPM_SMD_CXO_A1_A_PIN]		= &msm8974_cxo_a1_a_pin,
568*4882a593Smuzhiyun 	[RPM_SMD_CXO_A2_PIN]		= &msm8974_cxo_a2_pin,
569*4882a593Smuzhiyun 	[RPM_SMD_CXO_A2_A_PIN]		= &msm8974_cxo_a2_a_pin,
570*4882a593Smuzhiyun };
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun static const struct rpm_smd_clk_desc rpm_clk_msm8974 = {
573*4882a593Smuzhiyun 	.clks = msm8974_clks,
574*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(msm8974_clks),
575*4882a593Smuzhiyun };
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun /* msm8976 */
579*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8976, pcnoc_clk, pcnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 0);
580*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8976, snoc_clk, snoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 1);
581*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8976, mmssnoc_ahb_clk, mmssnoc_ahb_a_clk,
582*4882a593Smuzhiyun 		   QCOM_SMD_RPM_BUS_CLK, 2);
583*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8976, bimc_clk, bimc_a_clk, QCOM_SMD_RPM_MEM_CLK, 0);
584*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8976, ipa_clk, ipa_a_clk, QCOM_SMD_RPM_IPA_CLK, 0);
585*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_QDSS(msm8976, qdss_clk, qdss_a_clk,
586*4882a593Smuzhiyun 			QCOM_SMD_RPM_MISC_CLK, 1);
587*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8976, bb_clk1, bb_clk1_a, 1);
588*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8976, bb_clk2, bb_clk2_a, 2);
589*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8976, rf_clk2, rf_clk2_a, 5);
590*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8976, div_clk2, div_clk2_a, 12);
591*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8976, bb_clk1_pin, bb_clk1_a_pin, 1);
592*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8976, bb_clk2_pin, bb_clk2_a_pin, 2);
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun static struct clk_smd_rpm *msm8976_clks[] = {
595*4882a593Smuzhiyun 	[RPM_SMD_PCNOC_CLK] = &msm8976_pcnoc_clk,
596*4882a593Smuzhiyun 	[RPM_SMD_PCNOC_A_CLK] = &msm8976_pcnoc_a_clk,
597*4882a593Smuzhiyun 	[RPM_SMD_SNOC_CLK] = &msm8976_snoc_clk,
598*4882a593Smuzhiyun 	[RPM_SMD_SNOC_A_CLK] = &msm8976_snoc_a_clk,
599*4882a593Smuzhiyun 	[RPM_SMD_BIMC_CLK] = &msm8976_bimc_clk,
600*4882a593Smuzhiyun 	[RPM_SMD_BIMC_A_CLK] = &msm8976_bimc_a_clk,
601*4882a593Smuzhiyun 	[RPM_SMD_QDSS_CLK] = &msm8976_qdss_clk,
602*4882a593Smuzhiyun 	[RPM_SMD_QDSS_A_CLK] = &msm8976_qdss_a_clk,
603*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1] = &msm8976_bb_clk1,
604*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1_A] = &msm8976_bb_clk1_a,
605*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2] = &msm8976_bb_clk2,
606*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2_A] = &msm8976_bb_clk2_a,
607*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2] = &msm8976_rf_clk2,
608*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2_A] = &msm8976_rf_clk2_a,
609*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1_PIN] = &msm8976_bb_clk1_pin,
610*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1_A_PIN] = &msm8976_bb_clk1_a_pin,
611*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2_PIN] = &msm8976_bb_clk2_pin,
612*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2_A_PIN] = &msm8976_bb_clk2_a_pin,
613*4882a593Smuzhiyun 	[RPM_SMD_MMSSNOC_AHB_CLK] = &msm8976_mmssnoc_ahb_clk,
614*4882a593Smuzhiyun 	[RPM_SMD_MMSSNOC_AHB_A_CLK] = &msm8976_mmssnoc_ahb_a_clk,
615*4882a593Smuzhiyun 	[RPM_SMD_DIV_CLK2] = &msm8976_div_clk2,
616*4882a593Smuzhiyun 	[RPM_SMD_DIV_A_CLK2] = &msm8976_div_clk2_a,
617*4882a593Smuzhiyun 	[RPM_SMD_IPA_CLK] = &msm8976_ipa_clk,
618*4882a593Smuzhiyun 	[RPM_SMD_IPA_A_CLK] = &msm8976_ipa_a_clk,
619*4882a593Smuzhiyun };
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun static const struct rpm_smd_clk_desc rpm_clk_msm8976 = {
622*4882a593Smuzhiyun 	.clks = msm8976_clks,
623*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(msm8976_clks),
624*4882a593Smuzhiyun };
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun /* msm8992 */
627*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8992, pnoc_clk, pnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 0);
628*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8992, ocmemgx_clk, ocmemgx_a_clk, QCOM_SMD_RPM_MEM_CLK, 2);
629*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8992, bimc_clk, bimc_a_clk, QCOM_SMD_RPM_MEM_CLK, 0);
630*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8992, cnoc_clk, cnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 2);
631*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8992, gfx3d_clk_src, gfx3d_a_clk_src, QCOM_SMD_RPM_MEM_CLK, 1);
632*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8992, snoc_clk, snoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 1);
633*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8992, bb_clk1, bb_clk1_a, 1);
634*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8992, bb_clk1_pin, bb_clk1_a_pin, 1);
635*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8992, bb_clk2, bb_clk2_a, 2);
636*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8992, bb_clk2_pin, bb_clk2_a_pin, 2);
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8992, div_clk1, div_clk1_a, 11);
639*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8992, div_clk2, div_clk2_a, 12);
640*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8992, div_clk3, div_clk3_a, 13);
641*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8992, ipa_clk, ipa_a_clk, QCOM_SMD_RPM_IPA_CLK, 0);
642*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8992, ln_bb_clk, ln_bb_a_clk, 8);
643*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8992, mmssnoc_ahb_clk, mmssnoc_ahb_a_clk,
644*4882a593Smuzhiyun 		   QCOM_SMD_RPM_BUS_CLK, 3);
645*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_QDSS(msm8992, qdss_clk, qdss_a_clk,
646*4882a593Smuzhiyun 			QCOM_SMD_RPM_MISC_CLK, 1);
647*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8992, rf_clk1, rf_clk1_a, 4);
648*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8992, rf_clk2, rf_clk2_a, 5);
649*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8992, rf_clk1_pin, rf_clk1_a_pin, 4);
650*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8992, rf_clk2_pin, rf_clk2_a_pin, 5);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8992, ce1_clk, ce1_a_clk, QCOM_SMD_RPM_CE_CLK, 0);
653*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8992, ce2_clk, ce2_a_clk, QCOM_SMD_RPM_CE_CLK, 1);
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun static struct clk_smd_rpm *msm8992_clks[] = {
656*4882a593Smuzhiyun 	[RPM_SMD_PNOC_CLK] = &msm8992_pnoc_clk,
657*4882a593Smuzhiyun 	[RPM_SMD_PNOC_A_CLK] = &msm8992_pnoc_a_clk,
658*4882a593Smuzhiyun 	[RPM_SMD_OCMEMGX_CLK] = &msm8992_ocmemgx_clk,
659*4882a593Smuzhiyun 	[RPM_SMD_OCMEMGX_A_CLK] = &msm8992_ocmemgx_a_clk,
660*4882a593Smuzhiyun 	[RPM_SMD_BIMC_CLK] = &msm8992_bimc_clk,
661*4882a593Smuzhiyun 	[RPM_SMD_BIMC_A_CLK] = &msm8992_bimc_a_clk,
662*4882a593Smuzhiyun 	[RPM_SMD_CNOC_CLK] = &msm8992_cnoc_clk,
663*4882a593Smuzhiyun 	[RPM_SMD_CNOC_A_CLK] = &msm8992_cnoc_a_clk,
664*4882a593Smuzhiyun 	[RPM_SMD_GFX3D_CLK_SRC] = &msm8992_gfx3d_clk_src,
665*4882a593Smuzhiyun 	[RPM_SMD_GFX3D_A_CLK_SRC] = &msm8992_gfx3d_a_clk_src,
666*4882a593Smuzhiyun 	[RPM_SMD_SNOC_CLK] = &msm8992_snoc_clk,
667*4882a593Smuzhiyun 	[RPM_SMD_SNOC_A_CLK] = &msm8992_snoc_a_clk,
668*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1] = &msm8992_bb_clk1,
669*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1_A] = &msm8992_bb_clk1_a,
670*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1_PIN] = &msm8992_bb_clk1_pin,
671*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1_A_PIN] = &msm8992_bb_clk1_a_pin,
672*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2] = &msm8992_bb_clk2,
673*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2_A] = &msm8992_bb_clk2_a,
674*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2_PIN] = &msm8992_bb_clk2_pin,
675*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2_A_PIN] = &msm8992_bb_clk2_a_pin,
676*4882a593Smuzhiyun 	[RPM_SMD_DIV_CLK1] = &msm8992_div_clk1,
677*4882a593Smuzhiyun 	[RPM_SMD_DIV_A_CLK1] = &msm8992_div_clk1_a,
678*4882a593Smuzhiyun 	[RPM_SMD_DIV_CLK2] = &msm8992_div_clk2,
679*4882a593Smuzhiyun 	[RPM_SMD_DIV_A_CLK2] = &msm8992_div_clk2_a,
680*4882a593Smuzhiyun 	[RPM_SMD_DIV_CLK3] = &msm8992_div_clk3,
681*4882a593Smuzhiyun 	[RPM_SMD_DIV_A_CLK3] = &msm8992_div_clk3_a,
682*4882a593Smuzhiyun 	[RPM_SMD_IPA_CLK] = &msm8992_ipa_clk,
683*4882a593Smuzhiyun 	[RPM_SMD_IPA_A_CLK] = &msm8992_ipa_a_clk,
684*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_CLK] = &msm8992_ln_bb_clk,
685*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_A_CLK] = &msm8992_ln_bb_a_clk,
686*4882a593Smuzhiyun 	[RPM_SMD_MMSSNOC_AHB_CLK] = &msm8992_mmssnoc_ahb_clk,
687*4882a593Smuzhiyun 	[RPM_SMD_MMSSNOC_AHB_A_CLK] = &msm8992_mmssnoc_ahb_a_clk,
688*4882a593Smuzhiyun 	[RPM_SMD_QDSS_CLK] = &msm8992_qdss_clk,
689*4882a593Smuzhiyun 	[RPM_SMD_QDSS_A_CLK] = &msm8992_qdss_a_clk,
690*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1] = &msm8992_rf_clk1,
691*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1_A] = &msm8992_rf_clk1_a,
692*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2] = &msm8992_rf_clk2,
693*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2_A] = &msm8992_rf_clk2_a,
694*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1_PIN] = &msm8992_rf_clk1_pin,
695*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1_A_PIN] = &msm8992_rf_clk1_a_pin,
696*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2_PIN] = &msm8992_rf_clk2_pin,
697*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2_A_PIN] = &msm8992_rf_clk2_a_pin,
698*4882a593Smuzhiyun 	[RPM_SMD_CE1_CLK] = &msm8992_ce1_clk,
699*4882a593Smuzhiyun 	[RPM_SMD_CE1_A_CLK] = &msm8992_ce1_a_clk,
700*4882a593Smuzhiyun 	[RPM_SMD_CE2_CLK] = &msm8992_ce2_clk,
701*4882a593Smuzhiyun 	[RPM_SMD_CE2_A_CLK] = &msm8992_ce2_a_clk,
702*4882a593Smuzhiyun };
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun static const struct rpm_smd_clk_desc rpm_clk_msm8992 = {
705*4882a593Smuzhiyun 	.clks = msm8992_clks,
706*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(msm8992_clks),
707*4882a593Smuzhiyun };
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun /* msm8994 */
710*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8994, pnoc_clk, pnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 0);
711*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8994, ocmemgx_clk, ocmemgx_a_clk, QCOM_SMD_RPM_MEM_CLK, 2);
712*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8994, bimc_clk, bimc_a_clk, QCOM_SMD_RPM_MEM_CLK, 0);
713*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8994, cnoc_clk, cnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 2);
714*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8994, gfx3d_clk_src, gfx3d_a_clk_src, QCOM_SMD_RPM_MEM_CLK, 1);
715*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8994, snoc_clk, snoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 1);
716*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8994, bb_clk1, bb_clk1_a, 1);
717*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8994, bb_clk1_pin, bb_clk1_a_pin, 1);
718*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8994, bb_clk2, bb_clk2_a, 2);
719*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8994, bb_clk2_pin, bb_clk2_a_pin, 2);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8994, div_clk1, div_clk1_a, 11);
722*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8994, div_clk2, div_clk2_a, 12);
723*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8994, div_clk3, div_clk3_a, 13);
724*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8994, ipa_clk, ipa_a_clk, QCOM_SMD_RPM_IPA_CLK, 0);
725*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8994, ln_bb_clk, ln_bb_a_clk, 8);
726*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8994, mmssnoc_ahb_clk, mmssnoc_ahb_a_clk,
727*4882a593Smuzhiyun 		   QCOM_SMD_RPM_BUS_CLK, 3);
728*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_QDSS(msm8994, qdss_clk, qdss_a_clk,
729*4882a593Smuzhiyun 			QCOM_SMD_RPM_MISC_CLK, 1);
730*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8994, rf_clk1, rf_clk1_a, 4);
731*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8994, rf_clk2, rf_clk2_a, 5);
732*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8994, rf_clk1_pin, rf_clk1_a_pin, 4);
733*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8994, rf_clk2_pin, rf_clk2_a_pin, 5);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8994, ce1_clk, ce1_a_clk, QCOM_SMD_RPM_CE_CLK, 0);
736*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8994, ce2_clk, ce2_a_clk, QCOM_SMD_RPM_CE_CLK, 1);
737*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8994, ce3_clk, ce3_a_clk, QCOM_SMD_RPM_CE_CLK, 2);
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun static struct clk_smd_rpm *msm8994_clks[] = {
740*4882a593Smuzhiyun 	[RPM_SMD_PNOC_CLK] = &msm8994_pnoc_clk,
741*4882a593Smuzhiyun 	[RPM_SMD_PNOC_A_CLK] = &msm8994_pnoc_a_clk,
742*4882a593Smuzhiyun 	[RPM_SMD_OCMEMGX_CLK] = &msm8994_ocmemgx_clk,
743*4882a593Smuzhiyun 	[RPM_SMD_OCMEMGX_A_CLK] = &msm8994_ocmemgx_a_clk,
744*4882a593Smuzhiyun 	[RPM_SMD_BIMC_CLK] = &msm8994_bimc_clk,
745*4882a593Smuzhiyun 	[RPM_SMD_BIMC_A_CLK] = &msm8994_bimc_a_clk,
746*4882a593Smuzhiyun 	[RPM_SMD_CNOC_CLK] = &msm8994_cnoc_clk,
747*4882a593Smuzhiyun 	[RPM_SMD_CNOC_A_CLK] = &msm8994_cnoc_a_clk,
748*4882a593Smuzhiyun 	[RPM_SMD_GFX3D_CLK_SRC] = &msm8994_gfx3d_clk_src,
749*4882a593Smuzhiyun 	[RPM_SMD_GFX3D_A_CLK_SRC] = &msm8994_gfx3d_a_clk_src,
750*4882a593Smuzhiyun 	[RPM_SMD_SNOC_CLK] = &msm8994_snoc_clk,
751*4882a593Smuzhiyun 	[RPM_SMD_SNOC_A_CLK] = &msm8994_snoc_a_clk,
752*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1] = &msm8994_bb_clk1,
753*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1_A] = &msm8994_bb_clk1_a,
754*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1_PIN] = &msm8994_bb_clk1_pin,
755*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1_A_PIN] = &msm8994_bb_clk1_a_pin,
756*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2] = &msm8994_bb_clk2,
757*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2_A] = &msm8994_bb_clk2_a,
758*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2_PIN] = &msm8994_bb_clk2_pin,
759*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2_A_PIN] = &msm8994_bb_clk2_a_pin,
760*4882a593Smuzhiyun 	[RPM_SMD_DIV_CLK1] = &msm8994_div_clk1,
761*4882a593Smuzhiyun 	[RPM_SMD_DIV_A_CLK1] = &msm8994_div_clk1_a,
762*4882a593Smuzhiyun 	[RPM_SMD_DIV_CLK2] = &msm8994_div_clk2,
763*4882a593Smuzhiyun 	[RPM_SMD_DIV_A_CLK2] = &msm8994_div_clk2_a,
764*4882a593Smuzhiyun 	[RPM_SMD_DIV_CLK3] = &msm8994_div_clk3,
765*4882a593Smuzhiyun 	[RPM_SMD_DIV_A_CLK3] = &msm8994_div_clk3_a,
766*4882a593Smuzhiyun 	[RPM_SMD_IPA_CLK] = &msm8994_ipa_clk,
767*4882a593Smuzhiyun 	[RPM_SMD_IPA_A_CLK] = &msm8994_ipa_a_clk,
768*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_CLK] = &msm8994_ln_bb_clk,
769*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_A_CLK] = &msm8994_ln_bb_a_clk,
770*4882a593Smuzhiyun 	[RPM_SMD_MMSSNOC_AHB_CLK] = &msm8994_mmssnoc_ahb_clk,
771*4882a593Smuzhiyun 	[RPM_SMD_MMSSNOC_AHB_A_CLK] = &msm8994_mmssnoc_ahb_a_clk,
772*4882a593Smuzhiyun 	[RPM_SMD_QDSS_CLK] = &msm8994_qdss_clk,
773*4882a593Smuzhiyun 	[RPM_SMD_QDSS_A_CLK] = &msm8994_qdss_a_clk,
774*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1] = &msm8994_rf_clk1,
775*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1_A] = &msm8994_rf_clk1_a,
776*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2] = &msm8994_rf_clk2,
777*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2_A] = &msm8994_rf_clk2_a,
778*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1_PIN] = &msm8994_rf_clk1_pin,
779*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1_A_PIN] = &msm8994_rf_clk1_a_pin,
780*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2_PIN] = &msm8994_rf_clk2_pin,
781*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2_A_PIN] = &msm8994_rf_clk2_a_pin,
782*4882a593Smuzhiyun 	[RPM_SMD_CE1_CLK] = &msm8994_ce1_clk,
783*4882a593Smuzhiyun 	[RPM_SMD_CE1_A_CLK] = &msm8994_ce1_a_clk,
784*4882a593Smuzhiyun 	[RPM_SMD_CE2_CLK] = &msm8994_ce2_clk,
785*4882a593Smuzhiyun 	[RPM_SMD_CE2_A_CLK] = &msm8994_ce2_a_clk,
786*4882a593Smuzhiyun 	[RPM_SMD_CE3_CLK] = &msm8994_ce3_clk,
787*4882a593Smuzhiyun 	[RPM_SMD_CE3_A_CLK] = &msm8994_ce3_a_clk,
788*4882a593Smuzhiyun };
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun static const struct rpm_smd_clk_desc rpm_clk_msm8994 = {
791*4882a593Smuzhiyun 	.clks = msm8994_clks,
792*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(msm8994_clks),
793*4882a593Smuzhiyun };
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun /* msm8996 */
796*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8996, pcnoc_clk, pcnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 0);
797*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8996, snoc_clk, snoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 1);
798*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8996, cnoc_clk, cnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 2);
799*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8996, bimc_clk, bimc_a_clk, QCOM_SMD_RPM_MEM_CLK, 0);
800*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8996, mmssnoc_axi_rpm_clk, mmssnoc_axi_rpm_a_clk,
801*4882a593Smuzhiyun 		   QCOM_SMD_RPM_MMAXI_CLK, 0);
802*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8996, ipa_clk, ipa_a_clk, QCOM_SMD_RPM_IPA_CLK, 0);
803*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8996, ce1_clk, ce1_a_clk, QCOM_SMD_RPM_CE_CLK, 0);
804*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_BRANCH(msm8996, aggre1_noc_clk, aggre1_noc_a_clk,
805*4882a593Smuzhiyun 			  QCOM_SMD_RPM_AGGR_CLK, 1, 1000);
806*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_BRANCH(msm8996, aggre2_noc_clk, aggre2_noc_a_clk,
807*4882a593Smuzhiyun 			  QCOM_SMD_RPM_AGGR_CLK, 2, 1000);
808*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_QDSS(msm8996, qdss_clk, qdss_a_clk,
809*4882a593Smuzhiyun 			QCOM_SMD_RPM_MISC_CLK, 1);
810*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8996, bb_clk1, bb_clk1_a, 1);
811*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8996, bb_clk2, bb_clk2_a, 2);
812*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8996, rf_clk1, rf_clk1_a, 4);
813*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8996, rf_clk2, rf_clk2_a, 5);
814*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8996, ln_bb_clk, ln_bb_a_clk, 8);
815*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8996, div_clk1, div_clk1_a, 0xb);
816*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8996, div_clk2, div_clk2_a, 0xc);
817*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8996, div_clk3, div_clk3_a, 0xd);
818*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8996, bb_clk1_pin, bb_clk1_a_pin, 1);
819*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8996, bb_clk2_pin, bb_clk2_a_pin, 2);
820*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8996, rf_clk1_pin, rf_clk1_a_pin, 4);
821*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8996, rf_clk2_pin, rf_clk2_a_pin, 5);
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun static struct clk_smd_rpm *msm8996_clks[] = {
824*4882a593Smuzhiyun 	[RPM_SMD_PCNOC_CLK] = &msm8996_pcnoc_clk,
825*4882a593Smuzhiyun 	[RPM_SMD_PCNOC_A_CLK] = &msm8996_pcnoc_a_clk,
826*4882a593Smuzhiyun 	[RPM_SMD_SNOC_CLK] = &msm8996_snoc_clk,
827*4882a593Smuzhiyun 	[RPM_SMD_SNOC_A_CLK] = &msm8996_snoc_a_clk,
828*4882a593Smuzhiyun 	[RPM_SMD_CNOC_CLK] = &msm8996_cnoc_clk,
829*4882a593Smuzhiyun 	[RPM_SMD_CNOC_A_CLK] = &msm8996_cnoc_a_clk,
830*4882a593Smuzhiyun 	[RPM_SMD_BIMC_CLK] = &msm8996_bimc_clk,
831*4882a593Smuzhiyun 	[RPM_SMD_BIMC_A_CLK] = &msm8996_bimc_a_clk,
832*4882a593Smuzhiyun 	[RPM_SMD_MMAXI_CLK] = &msm8996_mmssnoc_axi_rpm_clk,
833*4882a593Smuzhiyun 	[RPM_SMD_MMAXI_A_CLK] = &msm8996_mmssnoc_axi_rpm_a_clk,
834*4882a593Smuzhiyun 	[RPM_SMD_IPA_CLK] = &msm8996_ipa_clk,
835*4882a593Smuzhiyun 	[RPM_SMD_IPA_A_CLK] = &msm8996_ipa_a_clk,
836*4882a593Smuzhiyun 	[RPM_SMD_CE1_CLK] = &msm8996_ce1_clk,
837*4882a593Smuzhiyun 	[RPM_SMD_CE1_A_CLK] = &msm8996_ce1_a_clk,
838*4882a593Smuzhiyun 	[RPM_SMD_AGGR1_NOC_CLK] = &msm8996_aggre1_noc_clk,
839*4882a593Smuzhiyun 	[RPM_SMD_AGGR1_NOC_A_CLK] = &msm8996_aggre1_noc_a_clk,
840*4882a593Smuzhiyun 	[RPM_SMD_AGGR2_NOC_CLK] = &msm8996_aggre2_noc_clk,
841*4882a593Smuzhiyun 	[RPM_SMD_AGGR2_NOC_A_CLK] = &msm8996_aggre2_noc_a_clk,
842*4882a593Smuzhiyun 	[RPM_SMD_QDSS_CLK] = &msm8996_qdss_clk,
843*4882a593Smuzhiyun 	[RPM_SMD_QDSS_A_CLK] = &msm8996_qdss_a_clk,
844*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1] = &msm8996_bb_clk1,
845*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1_A] = &msm8996_bb_clk1_a,
846*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2] = &msm8996_bb_clk2,
847*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2_A] = &msm8996_bb_clk2_a,
848*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1] = &msm8996_rf_clk1,
849*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1_A] = &msm8996_rf_clk1_a,
850*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2] = &msm8996_rf_clk2,
851*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2_A] = &msm8996_rf_clk2_a,
852*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_CLK] = &msm8996_ln_bb_clk,
853*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_A_CLK] = &msm8996_ln_bb_a_clk,
854*4882a593Smuzhiyun 	[RPM_SMD_DIV_CLK1] = &msm8996_div_clk1,
855*4882a593Smuzhiyun 	[RPM_SMD_DIV_A_CLK1] = &msm8996_div_clk1_a,
856*4882a593Smuzhiyun 	[RPM_SMD_DIV_CLK2] = &msm8996_div_clk2,
857*4882a593Smuzhiyun 	[RPM_SMD_DIV_A_CLK2] = &msm8996_div_clk2_a,
858*4882a593Smuzhiyun 	[RPM_SMD_DIV_CLK3] = &msm8996_div_clk3,
859*4882a593Smuzhiyun 	[RPM_SMD_DIV_A_CLK3] = &msm8996_div_clk3_a,
860*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1_PIN] = &msm8996_bb_clk1_pin,
861*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK1_A_PIN] = &msm8996_bb_clk1_a_pin,
862*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2_PIN] = &msm8996_bb_clk2_pin,
863*4882a593Smuzhiyun 	[RPM_SMD_BB_CLK2_A_PIN] = &msm8996_bb_clk2_a_pin,
864*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1_PIN] = &msm8996_rf_clk1_pin,
865*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1_A_PIN] = &msm8996_rf_clk1_a_pin,
866*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2_PIN] = &msm8996_rf_clk2_pin,
867*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2_A_PIN] = &msm8996_rf_clk2_a_pin,
868*4882a593Smuzhiyun };
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun static const struct rpm_smd_clk_desc rpm_clk_msm8996 = {
871*4882a593Smuzhiyun 	.clks = msm8996_clks,
872*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(msm8996_clks),
873*4882a593Smuzhiyun };
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun /* QCS404 */
876*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_QDSS(qcs404, qdss_clk, qdss_a_clk, QCOM_SMD_RPM_MISC_CLK, 1);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(qcs404, pnoc_clk, pnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 0);
879*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(qcs404, snoc_clk, snoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 1);
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(qcs404, bimc_clk, bimc_a_clk, QCOM_SMD_RPM_MEM_CLK, 0);
882*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(qcs404, bimc_gpu_clk, bimc_gpu_a_clk, QCOM_SMD_RPM_MEM_CLK, 2);
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(qcs404, qpic_clk, qpic_a_clk, QCOM_SMD_RPM_QPIC_CLK, 0);
885*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(qcs404, ce1_clk, ce1_a_clk, QCOM_SMD_RPM_CE_CLK, 0);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(qcs404, rf_clk1, rf_clk1_a, 4);
888*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(qcs404, rf_clk1_pin, rf_clk1_a_pin, 4);
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(qcs404, ln_bb_clk, ln_bb_a_clk, 8);
891*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(qcs404, ln_bb_clk_pin, ln_bb_clk_a_pin, 8);
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun static struct clk_smd_rpm *qcs404_clks[] = {
894*4882a593Smuzhiyun 	[RPM_SMD_QDSS_CLK] = &qcs404_qdss_clk,
895*4882a593Smuzhiyun 	[RPM_SMD_QDSS_A_CLK] = &qcs404_qdss_a_clk,
896*4882a593Smuzhiyun 	[RPM_SMD_PNOC_CLK] = &qcs404_pnoc_clk,
897*4882a593Smuzhiyun 	[RPM_SMD_PNOC_A_CLK] = &qcs404_pnoc_a_clk,
898*4882a593Smuzhiyun 	[RPM_SMD_SNOC_CLK] = &qcs404_snoc_clk,
899*4882a593Smuzhiyun 	[RPM_SMD_SNOC_A_CLK] = &qcs404_snoc_a_clk,
900*4882a593Smuzhiyun 	[RPM_SMD_BIMC_CLK] = &qcs404_bimc_clk,
901*4882a593Smuzhiyun 	[RPM_SMD_BIMC_A_CLK] = &qcs404_bimc_a_clk,
902*4882a593Smuzhiyun 	[RPM_SMD_BIMC_GPU_CLK] = &qcs404_bimc_gpu_clk,
903*4882a593Smuzhiyun 	[RPM_SMD_BIMC_GPU_A_CLK] = &qcs404_bimc_gpu_a_clk,
904*4882a593Smuzhiyun 	[RPM_SMD_QPIC_CLK] = &qcs404_qpic_clk,
905*4882a593Smuzhiyun 	[RPM_SMD_QPIC_CLK_A] = &qcs404_qpic_a_clk,
906*4882a593Smuzhiyun 	[RPM_SMD_CE1_CLK] = &qcs404_ce1_clk,
907*4882a593Smuzhiyun 	[RPM_SMD_CE1_A_CLK] = &qcs404_ce1_a_clk,
908*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1] = &qcs404_rf_clk1,
909*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1_A] = &qcs404_rf_clk1_a,
910*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_CLK] = &qcs404_ln_bb_clk,
911*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_A_CLK] = &qcs404_ln_bb_a_clk,
912*4882a593Smuzhiyun };
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun static const struct rpm_smd_clk_desc rpm_clk_qcs404 = {
915*4882a593Smuzhiyun 	.clks = qcs404_clks,
916*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(qcs404_clks),
917*4882a593Smuzhiyun };
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun /* msm8998 */
920*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8998, bimc_clk, bimc_a_clk, QCOM_SMD_RPM_MEM_CLK, 0);
921*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8998, pcnoc_clk, pcnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 0);
922*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8998, snoc_clk, snoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 1);
923*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8998, cnoc_clk, cnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 2);
924*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8998, ce1_clk, ce1_a_clk, QCOM_SMD_RPM_CE_CLK, 0);
925*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8998, div_clk1, div_clk1_a, 0xb);
926*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8998, ipa_clk, ipa_a_clk, QCOM_SMD_RPM_IPA_CLK, 0);
927*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8998, ln_bb_clk1, ln_bb_clk1_a, 1);
928*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8998, ln_bb_clk2, ln_bb_clk2_a, 2);
929*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8998, ln_bb_clk3_pin, ln_bb_clk3_a_pin,
930*4882a593Smuzhiyun 				     3);
931*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8998, mmssnoc_axi_rpm_clk, mmssnoc_axi_rpm_a_clk,
932*4882a593Smuzhiyun 		   QCOM_SMD_RPM_MMAXI_CLK, 0);
933*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8998, aggre1_noc_clk, aggre1_noc_a_clk,
934*4882a593Smuzhiyun 		   QCOM_SMD_RPM_AGGR_CLK, 1);
935*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(msm8998, aggre2_noc_clk, aggre2_noc_a_clk,
936*4882a593Smuzhiyun 		   QCOM_SMD_RPM_AGGR_CLK, 2);
937*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_QDSS(msm8998, qdss_clk, qdss_a_clk,
938*4882a593Smuzhiyun 			QCOM_SMD_RPM_MISC_CLK, 1);
939*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8998, rf_clk1, rf_clk1_a, 4);
940*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8998, rf_clk2_pin, rf_clk2_a_pin, 5);
941*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8998, rf_clk3, rf_clk3_a, 6);
942*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8998, rf_clk3_pin, rf_clk3_a_pin, 6);
943*4882a593Smuzhiyun static struct clk_smd_rpm *msm8998_clks[] = {
944*4882a593Smuzhiyun 	[RPM_SMD_BIMC_CLK] = &msm8998_bimc_clk,
945*4882a593Smuzhiyun 	[RPM_SMD_BIMC_A_CLK] = &msm8998_bimc_a_clk,
946*4882a593Smuzhiyun 	[RPM_SMD_PCNOC_CLK] = &msm8998_pcnoc_clk,
947*4882a593Smuzhiyun 	[RPM_SMD_PCNOC_A_CLK] = &msm8998_pcnoc_a_clk,
948*4882a593Smuzhiyun 	[RPM_SMD_SNOC_CLK] = &msm8998_snoc_clk,
949*4882a593Smuzhiyun 	[RPM_SMD_SNOC_A_CLK] = &msm8998_snoc_a_clk,
950*4882a593Smuzhiyun 	[RPM_SMD_CNOC_CLK] = &msm8998_cnoc_clk,
951*4882a593Smuzhiyun 	[RPM_SMD_CNOC_A_CLK] = &msm8998_cnoc_a_clk,
952*4882a593Smuzhiyun 	[RPM_SMD_CE1_CLK] = &msm8998_ce1_clk,
953*4882a593Smuzhiyun 	[RPM_SMD_CE1_A_CLK] = &msm8998_ce1_a_clk,
954*4882a593Smuzhiyun 	[RPM_SMD_DIV_CLK1] = &msm8998_div_clk1,
955*4882a593Smuzhiyun 	[RPM_SMD_DIV_A_CLK1] = &msm8998_div_clk1_a,
956*4882a593Smuzhiyun 	[RPM_SMD_IPA_CLK] = &msm8998_ipa_clk,
957*4882a593Smuzhiyun 	[RPM_SMD_IPA_A_CLK] = &msm8998_ipa_a_clk,
958*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_CLK1] = &msm8998_ln_bb_clk1,
959*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_CLK1_A] = &msm8998_ln_bb_clk1_a,
960*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_CLK2] = &msm8998_ln_bb_clk2,
961*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_CLK2_A] = &msm8998_ln_bb_clk2_a,
962*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_CLK3_PIN] = &msm8998_ln_bb_clk3_pin,
963*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_CLK3_A_PIN] = &msm8998_ln_bb_clk3_a_pin,
964*4882a593Smuzhiyun 	[RPM_SMD_MMAXI_CLK] = &msm8998_mmssnoc_axi_rpm_clk,
965*4882a593Smuzhiyun 	[RPM_SMD_MMAXI_A_CLK] = &msm8998_mmssnoc_axi_rpm_a_clk,
966*4882a593Smuzhiyun 	[RPM_SMD_AGGR1_NOC_CLK] = &msm8998_aggre1_noc_clk,
967*4882a593Smuzhiyun 	[RPM_SMD_AGGR1_NOC_A_CLK] = &msm8998_aggre1_noc_a_clk,
968*4882a593Smuzhiyun 	[RPM_SMD_AGGR2_NOC_CLK] = &msm8998_aggre2_noc_clk,
969*4882a593Smuzhiyun 	[RPM_SMD_AGGR2_NOC_A_CLK] = &msm8998_aggre2_noc_a_clk,
970*4882a593Smuzhiyun 	[RPM_SMD_QDSS_CLK] = &msm8998_qdss_clk,
971*4882a593Smuzhiyun 	[RPM_SMD_QDSS_A_CLK] = &msm8998_qdss_a_clk,
972*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1] = &msm8998_rf_clk1,
973*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1_A] = &msm8998_rf_clk1_a,
974*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2_PIN] = &msm8998_rf_clk2_pin,
975*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK2_A_PIN] = &msm8998_rf_clk2_a_pin,
976*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK3] = &msm8998_rf_clk3,
977*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK3_A] = &msm8998_rf_clk3_a,
978*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK3_PIN] = &msm8998_rf_clk3_pin,
979*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK3_A_PIN] = &msm8998_rf_clk3_a_pin,
980*4882a593Smuzhiyun };
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun static const struct rpm_smd_clk_desc rpm_clk_msm8998 = {
983*4882a593Smuzhiyun 	.clks = msm8998_clks,
984*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(msm8998_clks),
985*4882a593Smuzhiyun };
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun /* sdm660 */
988*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_BRANCH(sdm660, bi_tcxo, bi_tcxo_a, QCOM_SMD_RPM_MISC_CLK, 0,
989*4882a593Smuzhiyun 								19200000);
990*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(sdm660, snoc_clk, snoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 1);
991*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(sdm660, cnoc_clk, cnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 2);
992*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(sdm660, cnoc_periph_clk, cnoc_periph_a_clk,
993*4882a593Smuzhiyun 						QCOM_SMD_RPM_BUS_CLK, 0);
994*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(sdm660, bimc_clk, bimc_a_clk, QCOM_SMD_RPM_MEM_CLK, 0);
995*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(sdm660, mmssnoc_axi_clk, mmssnoc_axi_a_clk,
996*4882a593Smuzhiyun 						   QCOM_SMD_RPM_MMAXI_CLK, 0);
997*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(sdm660, ipa_clk, ipa_a_clk, QCOM_SMD_RPM_IPA_CLK, 0);
998*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(sdm660, ce1_clk, ce1_a_clk, QCOM_SMD_RPM_CE_CLK, 0);
999*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM(sdm660, aggre2_noc_clk, aggre2_noc_a_clk,
1000*4882a593Smuzhiyun 						QCOM_SMD_RPM_AGGR_CLK, 2);
1001*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_QDSS(sdm660, qdss_clk, qdss_a_clk,
1002*4882a593Smuzhiyun 						QCOM_SMD_RPM_MISC_CLK, 1);
1003*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(sdm660, rf_clk1, rf_clk1_a, 4);
1004*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(sdm660, div_clk1, div_clk1_a, 11);
1005*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(sdm660, ln_bb_clk1, ln_bb_clk1_a, 1);
1006*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(sdm660, ln_bb_clk2, ln_bb_clk2_a, 2);
1007*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER(sdm660, ln_bb_clk3, ln_bb_clk3_a, 3);
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(sdm660, rf_clk1_pin, rf_clk1_a_pin, 4);
1010*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(sdm660, ln_bb_clk1_pin,
1011*4882a593Smuzhiyun 							ln_bb_clk1_pin_a, 1);
1012*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(sdm660, ln_bb_clk2_pin,
1013*4882a593Smuzhiyun 							ln_bb_clk2_pin_a, 2);
1014*4882a593Smuzhiyun DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(sdm660, ln_bb_clk3_pin,
1015*4882a593Smuzhiyun 							ln_bb_clk3_pin_a, 3);
1016*4882a593Smuzhiyun static struct clk_smd_rpm *sdm660_clks[] = {
1017*4882a593Smuzhiyun 	[RPM_SMD_XO_CLK_SRC] = &sdm660_bi_tcxo,
1018*4882a593Smuzhiyun 	[RPM_SMD_XO_A_CLK_SRC] = &sdm660_bi_tcxo_a,
1019*4882a593Smuzhiyun 	[RPM_SMD_SNOC_CLK] = &sdm660_snoc_clk,
1020*4882a593Smuzhiyun 	[RPM_SMD_SNOC_A_CLK] = &sdm660_snoc_a_clk,
1021*4882a593Smuzhiyun 	[RPM_SMD_CNOC_CLK] = &sdm660_cnoc_clk,
1022*4882a593Smuzhiyun 	[RPM_SMD_CNOC_A_CLK] = &sdm660_cnoc_a_clk,
1023*4882a593Smuzhiyun 	[RPM_SMD_CNOC_PERIPH_CLK] = &sdm660_cnoc_periph_clk,
1024*4882a593Smuzhiyun 	[RPM_SMD_CNOC_PERIPH_A_CLK] = &sdm660_cnoc_periph_a_clk,
1025*4882a593Smuzhiyun 	[RPM_SMD_BIMC_CLK] = &sdm660_bimc_clk,
1026*4882a593Smuzhiyun 	[RPM_SMD_BIMC_A_CLK] = &sdm660_bimc_a_clk,
1027*4882a593Smuzhiyun 	[RPM_SMD_MMSSNOC_AXI_CLK] = &sdm660_mmssnoc_axi_clk,
1028*4882a593Smuzhiyun 	[RPM_SMD_MMSSNOC_AXI_CLK_A] = &sdm660_mmssnoc_axi_a_clk,
1029*4882a593Smuzhiyun 	[RPM_SMD_IPA_CLK] = &sdm660_ipa_clk,
1030*4882a593Smuzhiyun 	[RPM_SMD_IPA_A_CLK] = &sdm660_ipa_a_clk,
1031*4882a593Smuzhiyun 	[RPM_SMD_CE1_CLK] = &sdm660_ce1_clk,
1032*4882a593Smuzhiyun 	[RPM_SMD_CE1_A_CLK] = &sdm660_ce1_a_clk,
1033*4882a593Smuzhiyun 	[RPM_SMD_AGGR2_NOC_CLK] = &sdm660_aggre2_noc_clk,
1034*4882a593Smuzhiyun 	[RPM_SMD_AGGR2_NOC_A_CLK] = &sdm660_aggre2_noc_a_clk,
1035*4882a593Smuzhiyun 	[RPM_SMD_QDSS_CLK] = &sdm660_qdss_clk,
1036*4882a593Smuzhiyun 	[RPM_SMD_QDSS_A_CLK] = &sdm660_qdss_a_clk,
1037*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1] = &sdm660_rf_clk1,
1038*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1_A] = &sdm660_rf_clk1_a,
1039*4882a593Smuzhiyun 	[RPM_SMD_DIV_CLK1] = &sdm660_div_clk1,
1040*4882a593Smuzhiyun 	[RPM_SMD_DIV_A_CLK1] = &sdm660_div_clk1_a,
1041*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_CLK] = &sdm660_ln_bb_clk1,
1042*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_A_CLK] = &sdm660_ln_bb_clk1_a,
1043*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_CLK2] = &sdm660_ln_bb_clk2,
1044*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_CLK2_A] = &sdm660_ln_bb_clk2_a,
1045*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_CLK3] = &sdm660_ln_bb_clk3,
1046*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_CLK3_A] = &sdm660_ln_bb_clk3_a,
1047*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1_PIN] = &sdm660_rf_clk1_pin,
1048*4882a593Smuzhiyun 	[RPM_SMD_RF_CLK1_A_PIN] = &sdm660_rf_clk1_a_pin,
1049*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_CLK1_PIN] = &sdm660_ln_bb_clk1_pin,
1050*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_CLK1_A_PIN] = &sdm660_ln_bb_clk1_pin_a,
1051*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_CLK2_PIN] = &sdm660_ln_bb_clk2_pin,
1052*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_CLK2_A_PIN] = &sdm660_ln_bb_clk2_pin_a,
1053*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_CLK3_PIN] = &sdm660_ln_bb_clk3_pin,
1054*4882a593Smuzhiyun 	[RPM_SMD_LN_BB_CLK3_A_PIN] = &sdm660_ln_bb_clk3_pin_a,
1055*4882a593Smuzhiyun };
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun static const struct rpm_smd_clk_desc rpm_clk_sdm660 = {
1058*4882a593Smuzhiyun 	.clks = sdm660_clks,
1059*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(sdm660_clks),
1060*4882a593Smuzhiyun };
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun static const struct of_device_id rpm_smd_clk_match_table[] = {
1063*4882a593Smuzhiyun 	{ .compatible = "qcom,rpmcc-msm8916", .data = &rpm_clk_msm8916 },
1064*4882a593Smuzhiyun 	{ .compatible = "qcom,rpmcc-msm8936", .data = &rpm_clk_msm8936 },
1065*4882a593Smuzhiyun 	{ .compatible = "qcom,rpmcc-msm8974", .data = &rpm_clk_msm8974 },
1066*4882a593Smuzhiyun 	{ .compatible = "qcom,rpmcc-msm8976", .data = &rpm_clk_msm8976 },
1067*4882a593Smuzhiyun 	{ .compatible = "qcom,rpmcc-msm8992", .data = &rpm_clk_msm8992 },
1068*4882a593Smuzhiyun 	{ .compatible = "qcom,rpmcc-msm8994", .data = &rpm_clk_msm8994 },
1069*4882a593Smuzhiyun 	{ .compatible = "qcom,rpmcc-msm8996", .data = &rpm_clk_msm8996 },
1070*4882a593Smuzhiyun 	{ .compatible = "qcom,rpmcc-msm8998", .data = &rpm_clk_msm8998 },
1071*4882a593Smuzhiyun 	{ .compatible = "qcom,rpmcc-qcs404",  .data = &rpm_clk_qcs404  },
1072*4882a593Smuzhiyun 	{ .compatible = "qcom,rpmcc-sdm660",  .data = &rpm_clk_sdm660  },
1073*4882a593Smuzhiyun 	{ }
1074*4882a593Smuzhiyun };
1075*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rpm_smd_clk_match_table);
1076*4882a593Smuzhiyun 
qcom_smdrpm_clk_hw_get(struct of_phandle_args * clkspec,void * data)1077*4882a593Smuzhiyun static struct clk_hw *qcom_smdrpm_clk_hw_get(struct of_phandle_args *clkspec,
1078*4882a593Smuzhiyun 					     void *data)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun 	struct rpm_cc *rcc = data;
1081*4882a593Smuzhiyun 	unsigned int idx = clkspec->args[0];
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	if (idx >= rcc->num_clks) {
1084*4882a593Smuzhiyun 		pr_err("%s: invalid index %u\n", __func__, idx);
1085*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
1086*4882a593Smuzhiyun 	}
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	return rcc->clks[idx] ? &rcc->clks[idx]->hw : ERR_PTR(-ENOENT);
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun 
rpm_smd_clk_probe(struct platform_device * pdev)1091*4882a593Smuzhiyun static int rpm_smd_clk_probe(struct platform_device *pdev)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun 	struct rpm_cc *rcc;
1094*4882a593Smuzhiyun 	int ret;
1095*4882a593Smuzhiyun 	size_t num_clks, i;
1096*4882a593Smuzhiyun 	struct qcom_smd_rpm *rpm;
1097*4882a593Smuzhiyun 	struct clk_smd_rpm **rpm_smd_clks;
1098*4882a593Smuzhiyun 	const struct rpm_smd_clk_desc *desc;
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	rpm = dev_get_drvdata(pdev->dev.parent);
1101*4882a593Smuzhiyun 	if (!rpm) {
1102*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unable to retrieve handle to RPM\n");
1103*4882a593Smuzhiyun 		return -ENODEV;
1104*4882a593Smuzhiyun 	}
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	desc = of_device_get_match_data(&pdev->dev);
1107*4882a593Smuzhiyun 	if (!desc)
1108*4882a593Smuzhiyun 		return -EINVAL;
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	rpm_smd_clks = desc->clks;
1111*4882a593Smuzhiyun 	num_clks = desc->num_clks;
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	rcc = devm_kzalloc(&pdev->dev, sizeof(*rcc), GFP_KERNEL);
1114*4882a593Smuzhiyun 	if (!rcc)
1115*4882a593Smuzhiyun 		return -ENOMEM;
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	rcc->clks = rpm_smd_clks;
1118*4882a593Smuzhiyun 	rcc->num_clks = num_clks;
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	for (i = 0; i < num_clks; i++) {
1121*4882a593Smuzhiyun 		if (!rpm_smd_clks[i])
1122*4882a593Smuzhiyun 			continue;
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 		rpm_smd_clks[i]->rpm = rpm;
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 		ret = clk_smd_rpm_handoff(rpm_smd_clks[i]);
1127*4882a593Smuzhiyun 		if (ret)
1128*4882a593Smuzhiyun 			goto err;
1129*4882a593Smuzhiyun 	}
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	ret = clk_smd_rpm_enable_scaling(rpm);
1132*4882a593Smuzhiyun 	if (ret)
1133*4882a593Smuzhiyun 		goto err;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	for (i = 0; i < num_clks; i++) {
1136*4882a593Smuzhiyun 		if (!rpm_smd_clks[i])
1137*4882a593Smuzhiyun 			continue;
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 		ret = devm_clk_hw_register(&pdev->dev, &rpm_smd_clks[i]->hw);
1140*4882a593Smuzhiyun 		if (ret)
1141*4882a593Smuzhiyun 			goto err;
1142*4882a593Smuzhiyun 	}
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	ret = devm_of_clk_add_hw_provider(&pdev->dev, qcom_smdrpm_clk_hw_get,
1145*4882a593Smuzhiyun 				     rcc);
1146*4882a593Smuzhiyun 	if (ret)
1147*4882a593Smuzhiyun 		goto err;
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	return 0;
1150*4882a593Smuzhiyun err:
1151*4882a593Smuzhiyun 	dev_err(&pdev->dev, "Error registering SMD clock driver (%d)\n", ret);
1152*4882a593Smuzhiyun 	return ret;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun static struct platform_driver rpm_smd_clk_driver = {
1156*4882a593Smuzhiyun 	.driver = {
1157*4882a593Smuzhiyun 		.name = "qcom-clk-smd-rpm",
1158*4882a593Smuzhiyun 		.of_match_table = rpm_smd_clk_match_table,
1159*4882a593Smuzhiyun 	},
1160*4882a593Smuzhiyun 	.probe = rpm_smd_clk_probe,
1161*4882a593Smuzhiyun };
1162*4882a593Smuzhiyun 
rpm_smd_clk_init(void)1163*4882a593Smuzhiyun static int __init rpm_smd_clk_init(void)
1164*4882a593Smuzhiyun {
1165*4882a593Smuzhiyun 	return platform_driver_register(&rpm_smd_clk_driver);
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun core_initcall(rpm_smd_clk_init);
1168*4882a593Smuzhiyun 
rpm_smd_clk_exit(void)1169*4882a593Smuzhiyun static void __exit rpm_smd_clk_exit(void)
1170*4882a593Smuzhiyun {
1171*4882a593Smuzhiyun 	platform_driver_unregister(&rpm_smd_clk_driver);
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun module_exit(rpm_smd_clk_exit);
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm RPM over SMD Clock Controller Driver");
1176*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1177*4882a593Smuzhiyun MODULE_ALIAS("platform:qcom-clk-smd-rpm");
1178