xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/clk-rpmh.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <soc/qcom/cmd-db.h>
14*4882a593Smuzhiyun #include <soc/qcom/rpmh.h>
15*4882a593Smuzhiyun #include <soc/qcom/tcs.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,rpmh.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define CLK_RPMH_ARC_EN_OFFSET		0
20*4882a593Smuzhiyun #define CLK_RPMH_VRM_EN_OFFSET		4
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /**
23*4882a593Smuzhiyun  * struct bcm_db - Auxiliary data pertaining to each Bus Clock Manager(BCM)
24*4882a593Smuzhiyun  * @unit: divisor used to convert Hz value to an RPMh msg
25*4882a593Smuzhiyun  * @width: multiplier used to convert Hz value to an RPMh msg
26*4882a593Smuzhiyun  * @vcd: virtual clock domain that this bcm belongs to
27*4882a593Smuzhiyun  * @reserved: reserved to pad the struct
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun struct bcm_db {
30*4882a593Smuzhiyun 	__le32 unit;
31*4882a593Smuzhiyun 	__le16 width;
32*4882a593Smuzhiyun 	u8 vcd;
33*4882a593Smuzhiyun 	u8 reserved;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /**
37*4882a593Smuzhiyun  * struct clk_rpmh - individual rpmh clock data structure
38*4882a593Smuzhiyun  * @hw:			handle between common and hardware-specific interfaces
39*4882a593Smuzhiyun  * @res_name:		resource name for the rpmh clock
40*4882a593Smuzhiyun  * @div:		clock divider to compute the clock rate
41*4882a593Smuzhiyun  * @res_addr:		base address of the rpmh resource within the RPMh
42*4882a593Smuzhiyun  * @res_on_val:		rpmh clock enable value
43*4882a593Smuzhiyun  * @state:		rpmh clock requested state
44*4882a593Smuzhiyun  * @aggr_state:		rpmh clock aggregated state
45*4882a593Smuzhiyun  * @last_sent_aggr_state: rpmh clock last aggr state sent to RPMh
46*4882a593Smuzhiyun  * @valid_state_mask:	mask to determine the state of the rpmh clock
47*4882a593Smuzhiyun  * @unit:		divisor to convert rate to rpmh msg in magnitudes of Khz
48*4882a593Smuzhiyun  * @dev:		device to which it is attached
49*4882a593Smuzhiyun  * @peer:		pointer to the clock rpmh sibling
50*4882a593Smuzhiyun  */
51*4882a593Smuzhiyun struct clk_rpmh {
52*4882a593Smuzhiyun 	struct clk_hw hw;
53*4882a593Smuzhiyun 	const char *res_name;
54*4882a593Smuzhiyun 	u8 div;
55*4882a593Smuzhiyun 	u32 res_addr;
56*4882a593Smuzhiyun 	u32 res_on_val;
57*4882a593Smuzhiyun 	u32 state;
58*4882a593Smuzhiyun 	u32 aggr_state;
59*4882a593Smuzhiyun 	u32 last_sent_aggr_state;
60*4882a593Smuzhiyun 	u32 valid_state_mask;
61*4882a593Smuzhiyun 	u32 unit;
62*4882a593Smuzhiyun 	struct device *dev;
63*4882a593Smuzhiyun 	struct clk_rpmh *peer;
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun struct clk_rpmh_desc {
67*4882a593Smuzhiyun 	struct clk_hw **clks;
68*4882a593Smuzhiyun 	size_t num_clks;
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun static DEFINE_MUTEX(rpmh_clk_lock);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define __DEFINE_CLK_RPMH(_platform, _name, _name_active, _res_name,	\
74*4882a593Smuzhiyun 			  _res_en_offset, _res_on, _div)		\
75*4882a593Smuzhiyun 	static struct clk_rpmh _platform##_##_name_active;		\
76*4882a593Smuzhiyun 	static struct clk_rpmh _platform##_##_name = {			\
77*4882a593Smuzhiyun 		.res_name = _res_name,					\
78*4882a593Smuzhiyun 		.res_addr = _res_en_offset,				\
79*4882a593Smuzhiyun 		.res_on_val = _res_on,					\
80*4882a593Smuzhiyun 		.div = _div,						\
81*4882a593Smuzhiyun 		.peer = &_platform##_##_name_active,			\
82*4882a593Smuzhiyun 		.valid_state_mask = (BIT(RPMH_WAKE_ONLY_STATE) |	\
83*4882a593Smuzhiyun 				      BIT(RPMH_ACTIVE_ONLY_STATE) |	\
84*4882a593Smuzhiyun 				      BIT(RPMH_SLEEP_STATE)),		\
85*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){			\
86*4882a593Smuzhiyun 			.ops = &clk_rpmh_ops,				\
87*4882a593Smuzhiyun 			.name = #_name,					\
88*4882a593Smuzhiyun 			.parent_data =  &(const struct clk_parent_data){ \
89*4882a593Smuzhiyun 					.fw_name = "xo",		\
90*4882a593Smuzhiyun 					.name = "xo_board",		\
91*4882a593Smuzhiyun 			},						\
92*4882a593Smuzhiyun 			.num_parents = 1,				\
93*4882a593Smuzhiyun 		},							\
94*4882a593Smuzhiyun 	};								\
95*4882a593Smuzhiyun 	static struct clk_rpmh _platform##_##_name_active = {		\
96*4882a593Smuzhiyun 		.res_name = _res_name,					\
97*4882a593Smuzhiyun 		.res_addr = _res_en_offset,				\
98*4882a593Smuzhiyun 		.res_on_val = _res_on,					\
99*4882a593Smuzhiyun 		.div = _div,						\
100*4882a593Smuzhiyun 		.peer = &_platform##_##_name,				\
101*4882a593Smuzhiyun 		.valid_state_mask = (BIT(RPMH_WAKE_ONLY_STATE) |	\
102*4882a593Smuzhiyun 					BIT(RPMH_ACTIVE_ONLY_STATE)),	\
103*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){			\
104*4882a593Smuzhiyun 			.ops = &clk_rpmh_ops,				\
105*4882a593Smuzhiyun 			.name = #_name_active,				\
106*4882a593Smuzhiyun 			.parent_data =  &(const struct clk_parent_data){ \
107*4882a593Smuzhiyun 					.fw_name = "xo",		\
108*4882a593Smuzhiyun 					.name = "xo_board",		\
109*4882a593Smuzhiyun 			},						\
110*4882a593Smuzhiyun 			.num_parents = 1,				\
111*4882a593Smuzhiyun 		},							\
112*4882a593Smuzhiyun 	}
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define DEFINE_CLK_RPMH_ARC(_platform, _name, _name_active, _res_name,	\
115*4882a593Smuzhiyun 			    _res_on, _div)				\
116*4882a593Smuzhiyun 	__DEFINE_CLK_RPMH(_platform, _name, _name_active, _res_name,	\
117*4882a593Smuzhiyun 			  CLK_RPMH_ARC_EN_OFFSET, _res_on, _div)
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define DEFINE_CLK_RPMH_VRM(_platform, _name, _name_active, _res_name,	\
120*4882a593Smuzhiyun 				_div)					\
121*4882a593Smuzhiyun 	__DEFINE_CLK_RPMH(_platform, _name, _name_active, _res_name,	\
122*4882a593Smuzhiyun 			  CLK_RPMH_VRM_EN_OFFSET, 1, _div)
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define DEFINE_CLK_RPMH_BCM(_platform, _name, _res_name)		\
125*4882a593Smuzhiyun 	static struct clk_rpmh _platform##_##_name = {			\
126*4882a593Smuzhiyun 		.res_name = _res_name,					\
127*4882a593Smuzhiyun 		.valid_state_mask = BIT(RPMH_ACTIVE_ONLY_STATE),	\
128*4882a593Smuzhiyun 		.div = 1,						\
129*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){			\
130*4882a593Smuzhiyun 			.ops = &clk_rpmh_bcm_ops,			\
131*4882a593Smuzhiyun 			.name = #_name,					\
132*4882a593Smuzhiyun 		},							\
133*4882a593Smuzhiyun 	}
134*4882a593Smuzhiyun 
to_clk_rpmh(struct clk_hw * _hw)135*4882a593Smuzhiyun static inline struct clk_rpmh *to_clk_rpmh(struct clk_hw *_hw)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	return container_of(_hw, struct clk_rpmh, hw);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
has_state_changed(struct clk_rpmh * c,u32 state)140*4882a593Smuzhiyun static inline bool has_state_changed(struct clk_rpmh *c, u32 state)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	return (c->last_sent_aggr_state & BIT(state))
143*4882a593Smuzhiyun 		!= (c->aggr_state & BIT(state));
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
clk_rpmh_send(struct clk_rpmh * c,enum rpmh_state state,struct tcs_cmd * cmd,bool wait)146*4882a593Smuzhiyun static int clk_rpmh_send(struct clk_rpmh *c, enum rpmh_state state,
147*4882a593Smuzhiyun 			 struct tcs_cmd *cmd, bool wait)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	if (wait)
150*4882a593Smuzhiyun 		return rpmh_write(c->dev, state, cmd, 1);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	return rpmh_write_async(c->dev, state, cmd, 1);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
clk_rpmh_send_aggregate_command(struct clk_rpmh * c)155*4882a593Smuzhiyun static int clk_rpmh_send_aggregate_command(struct clk_rpmh *c)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	struct tcs_cmd cmd = { 0 };
158*4882a593Smuzhiyun 	u32 cmd_state, on_val;
159*4882a593Smuzhiyun 	enum rpmh_state state = RPMH_SLEEP_STATE;
160*4882a593Smuzhiyun 	int ret;
161*4882a593Smuzhiyun 	bool wait;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	cmd.addr = c->res_addr;
164*4882a593Smuzhiyun 	cmd_state = c->aggr_state;
165*4882a593Smuzhiyun 	on_val = c->res_on_val;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	for (; state <= RPMH_ACTIVE_ONLY_STATE; state++) {
168*4882a593Smuzhiyun 		if (has_state_changed(c, state)) {
169*4882a593Smuzhiyun 			if (cmd_state & BIT(state))
170*4882a593Smuzhiyun 				cmd.data = on_val;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 			wait = cmd_state && state == RPMH_ACTIVE_ONLY_STATE;
173*4882a593Smuzhiyun 			ret = clk_rpmh_send(c, state, &cmd, wait);
174*4882a593Smuzhiyun 			if (ret) {
175*4882a593Smuzhiyun 				dev_err(c->dev, "set %s state of %s failed: (%d)\n",
176*4882a593Smuzhiyun 					!state ? "sleep" :
177*4882a593Smuzhiyun 					state == RPMH_WAKE_ONLY_STATE	?
178*4882a593Smuzhiyun 					"wake" : "active", c->res_name, ret);
179*4882a593Smuzhiyun 				return ret;
180*4882a593Smuzhiyun 			}
181*4882a593Smuzhiyun 		}
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	c->last_sent_aggr_state = c->aggr_state;
185*4882a593Smuzhiyun 	c->peer->last_sent_aggr_state =  c->last_sent_aggr_state;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /*
191*4882a593Smuzhiyun  * Update state and aggregate state values based on enable value.
192*4882a593Smuzhiyun  */
clk_rpmh_aggregate_state_send_command(struct clk_rpmh * c,bool enable)193*4882a593Smuzhiyun static int clk_rpmh_aggregate_state_send_command(struct clk_rpmh *c,
194*4882a593Smuzhiyun 						bool enable)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	int ret;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* Nothing required to be done if already off or on */
199*4882a593Smuzhiyun 	if (enable == c->state)
200*4882a593Smuzhiyun 		return 0;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	c->state = enable ? c->valid_state_mask : 0;
203*4882a593Smuzhiyun 	c->aggr_state = c->state | c->peer->state;
204*4882a593Smuzhiyun 	c->peer->aggr_state = c->aggr_state;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	ret = clk_rpmh_send_aggregate_command(c);
207*4882a593Smuzhiyun 	if (!ret)
208*4882a593Smuzhiyun 		return 0;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	if (ret && enable)
211*4882a593Smuzhiyun 		c->state = 0;
212*4882a593Smuzhiyun 	else if (ret)
213*4882a593Smuzhiyun 		c->state = c->valid_state_mask;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	WARN(1, "clk: %s failed to %s\n", c->res_name,
216*4882a593Smuzhiyun 	     enable ? "enable" : "disable");
217*4882a593Smuzhiyun 	return ret;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
clk_rpmh_prepare(struct clk_hw * hw)220*4882a593Smuzhiyun static int clk_rpmh_prepare(struct clk_hw *hw)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	struct clk_rpmh *c = to_clk_rpmh(hw);
223*4882a593Smuzhiyun 	int ret = 0;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	mutex_lock(&rpmh_clk_lock);
226*4882a593Smuzhiyun 	ret = clk_rpmh_aggregate_state_send_command(c, true);
227*4882a593Smuzhiyun 	mutex_unlock(&rpmh_clk_lock);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	return ret;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
clk_rpmh_unprepare(struct clk_hw * hw)232*4882a593Smuzhiyun static void clk_rpmh_unprepare(struct clk_hw *hw)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	struct clk_rpmh *c = to_clk_rpmh(hw);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	mutex_lock(&rpmh_clk_lock);
237*4882a593Smuzhiyun 	clk_rpmh_aggregate_state_send_command(c, false);
238*4882a593Smuzhiyun 	mutex_unlock(&rpmh_clk_lock);
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun 
clk_rpmh_recalc_rate(struct clk_hw * hw,unsigned long prate)241*4882a593Smuzhiyun static unsigned long clk_rpmh_recalc_rate(struct clk_hw *hw,
242*4882a593Smuzhiyun 					unsigned long prate)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	struct clk_rpmh *r = to_clk_rpmh(hw);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/*
247*4882a593Smuzhiyun 	 * RPMh clocks have a fixed rate. Return static rate.
248*4882a593Smuzhiyun 	 */
249*4882a593Smuzhiyun 	return prate / r->div;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun static const struct clk_ops clk_rpmh_ops = {
253*4882a593Smuzhiyun 	.prepare	= clk_rpmh_prepare,
254*4882a593Smuzhiyun 	.unprepare	= clk_rpmh_unprepare,
255*4882a593Smuzhiyun 	.recalc_rate	= clk_rpmh_recalc_rate,
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun 
clk_rpmh_bcm_send_cmd(struct clk_rpmh * c,bool enable)258*4882a593Smuzhiyun static int clk_rpmh_bcm_send_cmd(struct clk_rpmh *c, bool enable)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	struct tcs_cmd cmd = { 0 };
261*4882a593Smuzhiyun 	u32 cmd_state;
262*4882a593Smuzhiyun 	int ret = 0;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	mutex_lock(&rpmh_clk_lock);
265*4882a593Smuzhiyun 	if (enable) {
266*4882a593Smuzhiyun 		cmd_state = 1;
267*4882a593Smuzhiyun 		if (c->aggr_state)
268*4882a593Smuzhiyun 			cmd_state = c->aggr_state;
269*4882a593Smuzhiyun 	} else {
270*4882a593Smuzhiyun 		cmd_state = 0;
271*4882a593Smuzhiyun 	}
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	if (c->last_sent_aggr_state != cmd_state) {
274*4882a593Smuzhiyun 		cmd.addr = c->res_addr;
275*4882a593Smuzhiyun 		cmd.data = BCM_TCS_CMD(1, enable, 0, cmd_state);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 		ret = clk_rpmh_send(c, RPMH_ACTIVE_ONLY_STATE, &cmd, enable);
278*4882a593Smuzhiyun 		if (ret) {
279*4882a593Smuzhiyun 			dev_err(c->dev, "set active state of %s failed: (%d)\n",
280*4882a593Smuzhiyun 				c->res_name, ret);
281*4882a593Smuzhiyun 		} else {
282*4882a593Smuzhiyun 			c->last_sent_aggr_state = cmd_state;
283*4882a593Smuzhiyun 		}
284*4882a593Smuzhiyun 	}
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	mutex_unlock(&rpmh_clk_lock);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	return ret;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
clk_rpmh_bcm_prepare(struct clk_hw * hw)291*4882a593Smuzhiyun static int clk_rpmh_bcm_prepare(struct clk_hw *hw)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	struct clk_rpmh *c = to_clk_rpmh(hw);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	return clk_rpmh_bcm_send_cmd(c, true);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
clk_rpmh_bcm_unprepare(struct clk_hw * hw)298*4882a593Smuzhiyun static void clk_rpmh_bcm_unprepare(struct clk_hw *hw)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	struct clk_rpmh *c = to_clk_rpmh(hw);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	clk_rpmh_bcm_send_cmd(c, false);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
clk_rpmh_bcm_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)305*4882a593Smuzhiyun static int clk_rpmh_bcm_set_rate(struct clk_hw *hw, unsigned long rate,
306*4882a593Smuzhiyun 				 unsigned long parent_rate)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	struct clk_rpmh *c = to_clk_rpmh(hw);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	c->aggr_state = rate / c->unit;
311*4882a593Smuzhiyun 	/*
312*4882a593Smuzhiyun 	 * Since any non-zero value sent to hw would result in enabling the
313*4882a593Smuzhiyun 	 * clock, only send the value if the clock has already been prepared.
314*4882a593Smuzhiyun 	 */
315*4882a593Smuzhiyun 	if (clk_hw_is_prepared(hw))
316*4882a593Smuzhiyun 		clk_rpmh_bcm_send_cmd(c, true);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	return 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
clk_rpmh_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)321*4882a593Smuzhiyun static long clk_rpmh_round_rate(struct clk_hw *hw, unsigned long rate,
322*4882a593Smuzhiyun 				unsigned long *parent_rate)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	return rate;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
clk_rpmh_bcm_recalc_rate(struct clk_hw * hw,unsigned long prate)327*4882a593Smuzhiyun static unsigned long clk_rpmh_bcm_recalc_rate(struct clk_hw *hw,
328*4882a593Smuzhiyun 					unsigned long prate)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	struct clk_rpmh *c = to_clk_rpmh(hw);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	return c->aggr_state * c->unit;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun static const struct clk_ops clk_rpmh_bcm_ops = {
336*4882a593Smuzhiyun 	.prepare	= clk_rpmh_bcm_prepare,
337*4882a593Smuzhiyun 	.unprepare	= clk_rpmh_bcm_unprepare,
338*4882a593Smuzhiyun 	.set_rate	= clk_rpmh_bcm_set_rate,
339*4882a593Smuzhiyun 	.round_rate	= clk_rpmh_round_rate,
340*4882a593Smuzhiyun 	.recalc_rate	= clk_rpmh_bcm_recalc_rate,
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun /* Resource name must match resource id present in cmd-db */
344*4882a593Smuzhiyun DEFINE_CLK_RPMH_ARC(sdm845, bi_tcxo, bi_tcxo_ao, "xo.lvl", 0x3, 2);
345*4882a593Smuzhiyun DEFINE_CLK_RPMH_VRM(sdm845, ln_bb_clk2, ln_bb_clk2_ao, "lnbclka2", 2);
346*4882a593Smuzhiyun DEFINE_CLK_RPMH_VRM(sdm845, ln_bb_clk3, ln_bb_clk3_ao, "lnbclka3", 2);
347*4882a593Smuzhiyun DEFINE_CLK_RPMH_VRM(sdm845, rf_clk1, rf_clk1_ao, "rfclka1", 1);
348*4882a593Smuzhiyun DEFINE_CLK_RPMH_VRM(sdm845, rf_clk2, rf_clk2_ao, "rfclka2", 1);
349*4882a593Smuzhiyun DEFINE_CLK_RPMH_VRM(sdm845, rf_clk3, rf_clk3_ao, "rfclka3", 1);
350*4882a593Smuzhiyun DEFINE_CLK_RPMH_VRM(sm8150, rf_clk3, rf_clk3_ao, "rfclka3", 1);
351*4882a593Smuzhiyun DEFINE_CLK_RPMH_BCM(sdm845, ipa, "IP0");
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun static struct clk_hw *sdm845_rpmh_clocks[] = {
354*4882a593Smuzhiyun 	[RPMH_CXO_CLK]		= &sdm845_bi_tcxo.hw,
355*4882a593Smuzhiyun 	[RPMH_CXO_CLK_A]	= &sdm845_bi_tcxo_ao.hw,
356*4882a593Smuzhiyun 	[RPMH_LN_BB_CLK2]	= &sdm845_ln_bb_clk2.hw,
357*4882a593Smuzhiyun 	[RPMH_LN_BB_CLK2_A]	= &sdm845_ln_bb_clk2_ao.hw,
358*4882a593Smuzhiyun 	[RPMH_LN_BB_CLK3]	= &sdm845_ln_bb_clk3.hw,
359*4882a593Smuzhiyun 	[RPMH_LN_BB_CLK3_A]	= &sdm845_ln_bb_clk3_ao.hw,
360*4882a593Smuzhiyun 	[RPMH_RF_CLK1]		= &sdm845_rf_clk1.hw,
361*4882a593Smuzhiyun 	[RPMH_RF_CLK1_A]	= &sdm845_rf_clk1_ao.hw,
362*4882a593Smuzhiyun 	[RPMH_RF_CLK2]		= &sdm845_rf_clk2.hw,
363*4882a593Smuzhiyun 	[RPMH_RF_CLK2_A]	= &sdm845_rf_clk2_ao.hw,
364*4882a593Smuzhiyun 	[RPMH_RF_CLK3]		= &sdm845_rf_clk3.hw,
365*4882a593Smuzhiyun 	[RPMH_RF_CLK3_A]	= &sdm845_rf_clk3_ao.hw,
366*4882a593Smuzhiyun 	[RPMH_IPA_CLK]		= &sdm845_ipa.hw,
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun static const struct clk_rpmh_desc clk_rpmh_sdm845 = {
370*4882a593Smuzhiyun 	.clks = sdm845_rpmh_clocks,
371*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(sdm845_rpmh_clocks),
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun static struct clk_hw *sm8150_rpmh_clocks[] = {
375*4882a593Smuzhiyun 	[RPMH_CXO_CLK]		= &sdm845_bi_tcxo.hw,
376*4882a593Smuzhiyun 	[RPMH_CXO_CLK_A]	= &sdm845_bi_tcxo_ao.hw,
377*4882a593Smuzhiyun 	[RPMH_LN_BB_CLK2]	= &sdm845_ln_bb_clk2.hw,
378*4882a593Smuzhiyun 	[RPMH_LN_BB_CLK2_A]	= &sdm845_ln_bb_clk2_ao.hw,
379*4882a593Smuzhiyun 	[RPMH_LN_BB_CLK3]	= &sdm845_ln_bb_clk3.hw,
380*4882a593Smuzhiyun 	[RPMH_LN_BB_CLK3_A]	= &sdm845_ln_bb_clk3_ao.hw,
381*4882a593Smuzhiyun 	[RPMH_RF_CLK1]		= &sdm845_rf_clk1.hw,
382*4882a593Smuzhiyun 	[RPMH_RF_CLK1_A]	= &sdm845_rf_clk1_ao.hw,
383*4882a593Smuzhiyun 	[RPMH_RF_CLK2]		= &sdm845_rf_clk2.hw,
384*4882a593Smuzhiyun 	[RPMH_RF_CLK2_A]	= &sdm845_rf_clk2_ao.hw,
385*4882a593Smuzhiyun 	[RPMH_RF_CLK3]		= &sdm845_rf_clk3.hw,
386*4882a593Smuzhiyun 	[RPMH_RF_CLK3_A]	= &sdm845_rf_clk3_ao.hw,
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun static const struct clk_rpmh_desc clk_rpmh_sm8150 = {
390*4882a593Smuzhiyun 	.clks = sm8150_rpmh_clocks,
391*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(sm8150_rpmh_clocks),
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun static struct clk_hw *sc7180_rpmh_clocks[] = {
395*4882a593Smuzhiyun 	[RPMH_CXO_CLK]		= &sdm845_bi_tcxo.hw,
396*4882a593Smuzhiyun 	[RPMH_CXO_CLK_A]	= &sdm845_bi_tcxo_ao.hw,
397*4882a593Smuzhiyun 	[RPMH_LN_BB_CLK2]	= &sdm845_ln_bb_clk2.hw,
398*4882a593Smuzhiyun 	[RPMH_LN_BB_CLK2_A]	= &sdm845_ln_bb_clk2_ao.hw,
399*4882a593Smuzhiyun 	[RPMH_LN_BB_CLK3]	= &sdm845_ln_bb_clk3.hw,
400*4882a593Smuzhiyun 	[RPMH_LN_BB_CLK3_A]	= &sdm845_ln_bb_clk3_ao.hw,
401*4882a593Smuzhiyun 	[RPMH_RF_CLK1]		= &sdm845_rf_clk1.hw,
402*4882a593Smuzhiyun 	[RPMH_RF_CLK1_A]	= &sdm845_rf_clk1_ao.hw,
403*4882a593Smuzhiyun 	[RPMH_RF_CLK2]		= &sdm845_rf_clk2.hw,
404*4882a593Smuzhiyun 	[RPMH_RF_CLK2_A]	= &sdm845_rf_clk2_ao.hw,
405*4882a593Smuzhiyun 	[RPMH_IPA_CLK]		= &sdm845_ipa.hw,
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun static const struct clk_rpmh_desc clk_rpmh_sc7180 = {
409*4882a593Smuzhiyun 	.clks = sc7180_rpmh_clocks,
410*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(sc7180_rpmh_clocks),
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun DEFINE_CLK_RPMH_VRM(sm8250, ln_bb_clk1, ln_bb_clk1_ao, "lnbclka1", 2);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun static struct clk_hw *sm8250_rpmh_clocks[] = {
416*4882a593Smuzhiyun 	[RPMH_CXO_CLK]		= &sdm845_bi_tcxo.hw,
417*4882a593Smuzhiyun 	[RPMH_CXO_CLK_A]	= &sdm845_bi_tcxo_ao.hw,
418*4882a593Smuzhiyun 	[RPMH_LN_BB_CLK1]	= &sm8250_ln_bb_clk1.hw,
419*4882a593Smuzhiyun 	[RPMH_LN_BB_CLK1_A]	= &sm8250_ln_bb_clk1_ao.hw,
420*4882a593Smuzhiyun 	[RPMH_LN_BB_CLK2]	= &sdm845_ln_bb_clk2.hw,
421*4882a593Smuzhiyun 	[RPMH_LN_BB_CLK2_A]	= &sdm845_ln_bb_clk2_ao.hw,
422*4882a593Smuzhiyun 	[RPMH_LN_BB_CLK3]	= &sdm845_ln_bb_clk3.hw,
423*4882a593Smuzhiyun 	[RPMH_LN_BB_CLK3_A]	= &sdm845_ln_bb_clk3_ao.hw,
424*4882a593Smuzhiyun 	[RPMH_RF_CLK1]		= &sdm845_rf_clk1.hw,
425*4882a593Smuzhiyun 	[RPMH_RF_CLK1_A]	= &sdm845_rf_clk1_ao.hw,
426*4882a593Smuzhiyun 	[RPMH_RF_CLK3]		= &sdm845_rf_clk3.hw,
427*4882a593Smuzhiyun 	[RPMH_RF_CLK3_A]	= &sdm845_rf_clk3_ao.hw,
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun static const struct clk_rpmh_desc clk_rpmh_sm8250 = {
431*4882a593Smuzhiyun 	.clks = sm8250_rpmh_clocks,
432*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(sm8250_rpmh_clocks),
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun 
of_clk_rpmh_hw_get(struct of_phandle_args * clkspec,void * data)435*4882a593Smuzhiyun static struct clk_hw *of_clk_rpmh_hw_get(struct of_phandle_args *clkspec,
436*4882a593Smuzhiyun 					 void *data)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	struct clk_rpmh_desc *rpmh = data;
439*4882a593Smuzhiyun 	unsigned int idx = clkspec->args[0];
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	if (idx >= rpmh->num_clks) {
442*4882a593Smuzhiyun 		pr_err("%s: invalid index %u\n", __func__, idx);
443*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	return rpmh->clks[idx];
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
clk_rpmh_probe(struct platform_device * pdev)449*4882a593Smuzhiyun static int clk_rpmh_probe(struct platform_device *pdev)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun 	struct clk_hw **hw_clks;
452*4882a593Smuzhiyun 	struct clk_rpmh *rpmh_clk;
453*4882a593Smuzhiyun 	const struct clk_rpmh_desc *desc;
454*4882a593Smuzhiyun 	int ret, i;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	desc = of_device_get_match_data(&pdev->dev);
457*4882a593Smuzhiyun 	if (!desc)
458*4882a593Smuzhiyun 		return -ENODEV;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	hw_clks = desc->clks;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	for (i = 0; i < desc->num_clks; i++) {
463*4882a593Smuzhiyun 		const char *name;
464*4882a593Smuzhiyun 		u32 res_addr;
465*4882a593Smuzhiyun 		size_t aux_data_len;
466*4882a593Smuzhiyun 		const struct bcm_db *data;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 		if (!hw_clks[i])
469*4882a593Smuzhiyun 			continue;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 		name = hw_clks[i]->init->name;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 		rpmh_clk = to_clk_rpmh(hw_clks[i]);
474*4882a593Smuzhiyun 		res_addr = cmd_db_read_addr(rpmh_clk->res_name);
475*4882a593Smuzhiyun 		if (!res_addr) {
476*4882a593Smuzhiyun 			dev_err(&pdev->dev, "missing RPMh resource address for %s\n",
477*4882a593Smuzhiyun 				rpmh_clk->res_name);
478*4882a593Smuzhiyun 			return -ENODEV;
479*4882a593Smuzhiyun 		}
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 		data = cmd_db_read_aux_data(rpmh_clk->res_name, &aux_data_len);
482*4882a593Smuzhiyun 		if (IS_ERR(data)) {
483*4882a593Smuzhiyun 			ret = PTR_ERR(data);
484*4882a593Smuzhiyun 			dev_err(&pdev->dev,
485*4882a593Smuzhiyun 				"error reading RPMh aux data for %s (%d)\n",
486*4882a593Smuzhiyun 				rpmh_clk->res_name, ret);
487*4882a593Smuzhiyun 			return ret;
488*4882a593Smuzhiyun 		}
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 		/* Convert unit from Khz to Hz */
491*4882a593Smuzhiyun 		if (aux_data_len == sizeof(*data))
492*4882a593Smuzhiyun 			rpmh_clk->unit = le32_to_cpu(data->unit) * 1000ULL;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 		rpmh_clk->res_addr += res_addr;
495*4882a593Smuzhiyun 		rpmh_clk->dev = &pdev->dev;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 		ret = devm_clk_hw_register(&pdev->dev, hw_clks[i]);
498*4882a593Smuzhiyun 		if (ret) {
499*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to register %s\n", name);
500*4882a593Smuzhiyun 			return ret;
501*4882a593Smuzhiyun 		}
502*4882a593Smuzhiyun 	}
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	/* typecast to silence compiler warning */
505*4882a593Smuzhiyun 	ret = devm_of_clk_add_hw_provider(&pdev->dev, of_clk_rpmh_hw_get,
506*4882a593Smuzhiyun 					  (void *)desc);
507*4882a593Smuzhiyun 	if (ret) {
508*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to add clock provider\n");
509*4882a593Smuzhiyun 		return ret;
510*4882a593Smuzhiyun 	}
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "Registered RPMh clocks\n");
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	return 0;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun static const struct of_device_id clk_rpmh_match_table[] = {
518*4882a593Smuzhiyun 	{ .compatible = "qcom,sc7180-rpmh-clk", .data = &clk_rpmh_sc7180},
519*4882a593Smuzhiyun 	{ .compatible = "qcom,sdm845-rpmh-clk", .data = &clk_rpmh_sdm845},
520*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8150-rpmh-clk", .data = &clk_rpmh_sm8150},
521*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8250-rpmh-clk", .data = &clk_rpmh_sm8250},
522*4882a593Smuzhiyun 	{ }
523*4882a593Smuzhiyun };
524*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, clk_rpmh_match_table);
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun static struct platform_driver clk_rpmh_driver = {
527*4882a593Smuzhiyun 	.probe		= clk_rpmh_probe,
528*4882a593Smuzhiyun 	.driver		= {
529*4882a593Smuzhiyun 		.name	= "clk-rpmh",
530*4882a593Smuzhiyun 		.of_match_table = clk_rpmh_match_table,
531*4882a593Smuzhiyun 	},
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun 
clk_rpmh_init(void)534*4882a593Smuzhiyun static int __init clk_rpmh_init(void)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun 	return platform_driver_register(&clk_rpmh_driver);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun core_initcall(clk_rpmh_init);
539*4882a593Smuzhiyun 
clk_rpmh_exit(void)540*4882a593Smuzhiyun static void __exit clk_rpmh_exit(void)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun 	platform_driver_unregister(&clk_rpmh_driver);
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun module_exit(clk_rpmh_exit);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM RPMh Clock Driver");
547*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
548