1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2016, Linaro Limited
4*4882a593Smuzhiyun * Copyright (c) 2014, The Linux Foundation. All rights reserved.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/export.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/mutex.h>
14*4882a593Smuzhiyun #include <linux/mfd/qcom_rpm.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <dt-bindings/mfd/qcom-rpm.h>
20*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,rpmcc.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define QCOM_RPM_MISC_CLK_TYPE 0x306b6c63
23*4882a593Smuzhiyun #define QCOM_RPM_SCALING_ENABLE_ID 0x2
24*4882a593Smuzhiyun #define QCOM_RPM_XO_MODE_ON 0x2
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define DEFINE_CLK_RPM(_platform, _name, _active, r_id) \
27*4882a593Smuzhiyun static struct clk_rpm _platform##_##_active; \
28*4882a593Smuzhiyun static struct clk_rpm _platform##_##_name = { \
29*4882a593Smuzhiyun .rpm_clk_id = (r_id), \
30*4882a593Smuzhiyun .peer = &_platform##_##_active, \
31*4882a593Smuzhiyun .rate = INT_MAX, \
32*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){ \
33*4882a593Smuzhiyun .ops = &clk_rpm_ops, \
34*4882a593Smuzhiyun .name = #_name, \
35*4882a593Smuzhiyun .parent_names = (const char *[]){ "pxo_board" }, \
36*4882a593Smuzhiyun .num_parents = 1, \
37*4882a593Smuzhiyun }, \
38*4882a593Smuzhiyun }; \
39*4882a593Smuzhiyun static struct clk_rpm _platform##_##_active = { \
40*4882a593Smuzhiyun .rpm_clk_id = (r_id), \
41*4882a593Smuzhiyun .peer = &_platform##_##_name, \
42*4882a593Smuzhiyun .active_only = true, \
43*4882a593Smuzhiyun .rate = INT_MAX, \
44*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){ \
45*4882a593Smuzhiyun .ops = &clk_rpm_ops, \
46*4882a593Smuzhiyun .name = #_active, \
47*4882a593Smuzhiyun .parent_names = (const char *[]){ "pxo_board" }, \
48*4882a593Smuzhiyun .num_parents = 1, \
49*4882a593Smuzhiyun }, \
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define DEFINE_CLK_RPM_XO_BUFFER(_platform, _name, _active, offset) \
53*4882a593Smuzhiyun static struct clk_rpm _platform##_##_name = { \
54*4882a593Smuzhiyun .rpm_clk_id = QCOM_RPM_CXO_BUFFERS, \
55*4882a593Smuzhiyun .xo_offset = (offset), \
56*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){ \
57*4882a593Smuzhiyun .ops = &clk_rpm_xo_ops, \
58*4882a593Smuzhiyun .name = #_name, \
59*4882a593Smuzhiyun .parent_names = (const char *[]){ "cxo_board" }, \
60*4882a593Smuzhiyun .num_parents = 1, \
61*4882a593Smuzhiyun }, \
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define DEFINE_CLK_RPM_FIXED(_platform, _name, _active, r_id, r) \
65*4882a593Smuzhiyun static struct clk_rpm _platform##_##_name = { \
66*4882a593Smuzhiyun .rpm_clk_id = (r_id), \
67*4882a593Smuzhiyun .rate = (r), \
68*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){ \
69*4882a593Smuzhiyun .ops = &clk_rpm_fixed_ops, \
70*4882a593Smuzhiyun .name = #_name, \
71*4882a593Smuzhiyun .parent_names = (const char *[]){ "pxo" }, \
72*4882a593Smuzhiyun .num_parents = 1, \
73*4882a593Smuzhiyun }, \
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define DEFINE_CLK_RPM_PXO_BRANCH(_platform, _name, _active, r_id, r) \
77*4882a593Smuzhiyun static struct clk_rpm _platform##_##_active; \
78*4882a593Smuzhiyun static struct clk_rpm _platform##_##_name = { \
79*4882a593Smuzhiyun .rpm_clk_id = (r_id), \
80*4882a593Smuzhiyun .active_only = true, \
81*4882a593Smuzhiyun .peer = &_platform##_##_active, \
82*4882a593Smuzhiyun .rate = (r), \
83*4882a593Smuzhiyun .branch = true, \
84*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){ \
85*4882a593Smuzhiyun .ops = &clk_rpm_branch_ops, \
86*4882a593Smuzhiyun .name = #_name, \
87*4882a593Smuzhiyun .parent_names = (const char *[]){ "pxo_board" }, \
88*4882a593Smuzhiyun .num_parents = 1, \
89*4882a593Smuzhiyun }, \
90*4882a593Smuzhiyun }; \
91*4882a593Smuzhiyun static struct clk_rpm _platform##_##_active = { \
92*4882a593Smuzhiyun .rpm_clk_id = (r_id), \
93*4882a593Smuzhiyun .peer = &_platform##_##_name, \
94*4882a593Smuzhiyun .rate = (r), \
95*4882a593Smuzhiyun .branch = true, \
96*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){ \
97*4882a593Smuzhiyun .ops = &clk_rpm_branch_ops, \
98*4882a593Smuzhiyun .name = #_active, \
99*4882a593Smuzhiyun .parent_names = (const char *[]){ "pxo_board" }, \
100*4882a593Smuzhiyun .num_parents = 1, \
101*4882a593Smuzhiyun }, \
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun #define DEFINE_CLK_RPM_CXO_BRANCH(_platform, _name, _active, r_id, r) \
105*4882a593Smuzhiyun static struct clk_rpm _platform##_##_active; \
106*4882a593Smuzhiyun static struct clk_rpm _platform##_##_name = { \
107*4882a593Smuzhiyun .rpm_clk_id = (r_id), \
108*4882a593Smuzhiyun .peer = &_platform##_##_active, \
109*4882a593Smuzhiyun .rate = (r), \
110*4882a593Smuzhiyun .branch = true, \
111*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){ \
112*4882a593Smuzhiyun .ops = &clk_rpm_branch_ops, \
113*4882a593Smuzhiyun .name = #_name, \
114*4882a593Smuzhiyun .parent_names = (const char *[]){ "cxo_board" }, \
115*4882a593Smuzhiyun .num_parents = 1, \
116*4882a593Smuzhiyun }, \
117*4882a593Smuzhiyun }; \
118*4882a593Smuzhiyun static struct clk_rpm _platform##_##_active = { \
119*4882a593Smuzhiyun .rpm_clk_id = (r_id), \
120*4882a593Smuzhiyun .active_only = true, \
121*4882a593Smuzhiyun .peer = &_platform##_##_name, \
122*4882a593Smuzhiyun .rate = (r), \
123*4882a593Smuzhiyun .branch = true, \
124*4882a593Smuzhiyun .hw.init = &(struct clk_init_data){ \
125*4882a593Smuzhiyun .ops = &clk_rpm_branch_ops, \
126*4882a593Smuzhiyun .name = #_active, \
127*4882a593Smuzhiyun .parent_names = (const char *[]){ "cxo_board" }, \
128*4882a593Smuzhiyun .num_parents = 1, \
129*4882a593Smuzhiyun }, \
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define to_clk_rpm(_hw) container_of(_hw, struct clk_rpm, hw)
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun struct rpm_cc;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun struct clk_rpm {
137*4882a593Smuzhiyun const int rpm_clk_id;
138*4882a593Smuzhiyun const int xo_offset;
139*4882a593Smuzhiyun const bool active_only;
140*4882a593Smuzhiyun unsigned long rate;
141*4882a593Smuzhiyun bool enabled;
142*4882a593Smuzhiyun bool branch;
143*4882a593Smuzhiyun struct clk_rpm *peer;
144*4882a593Smuzhiyun struct clk_hw hw;
145*4882a593Smuzhiyun struct qcom_rpm *rpm;
146*4882a593Smuzhiyun struct rpm_cc *rpm_cc;
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun struct rpm_cc {
150*4882a593Smuzhiyun struct qcom_rpm *rpm;
151*4882a593Smuzhiyun struct clk_rpm **clks;
152*4882a593Smuzhiyun size_t num_clks;
153*4882a593Smuzhiyun u32 xo_buffer_value;
154*4882a593Smuzhiyun struct mutex xo_lock;
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun struct rpm_clk_desc {
158*4882a593Smuzhiyun struct clk_rpm **clks;
159*4882a593Smuzhiyun size_t num_clks;
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun static DEFINE_MUTEX(rpm_clk_lock);
163*4882a593Smuzhiyun
clk_rpm_handoff(struct clk_rpm * r)164*4882a593Smuzhiyun static int clk_rpm_handoff(struct clk_rpm *r)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun int ret;
167*4882a593Smuzhiyun u32 value = INT_MAX;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun * The vendor tree simply reads the status for this
171*4882a593Smuzhiyun * RPM clock.
172*4882a593Smuzhiyun */
173*4882a593Smuzhiyun if (r->rpm_clk_id == QCOM_RPM_PLL_4 ||
174*4882a593Smuzhiyun r->rpm_clk_id == QCOM_RPM_CXO_BUFFERS)
175*4882a593Smuzhiyun return 0;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun ret = qcom_rpm_write(r->rpm, QCOM_RPM_ACTIVE_STATE,
178*4882a593Smuzhiyun r->rpm_clk_id, &value, 1);
179*4882a593Smuzhiyun if (ret)
180*4882a593Smuzhiyun return ret;
181*4882a593Smuzhiyun ret = qcom_rpm_write(r->rpm, QCOM_RPM_SLEEP_STATE,
182*4882a593Smuzhiyun r->rpm_clk_id, &value, 1);
183*4882a593Smuzhiyun if (ret)
184*4882a593Smuzhiyun return ret;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return 0;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
clk_rpm_set_rate_active(struct clk_rpm * r,unsigned long rate)189*4882a593Smuzhiyun static int clk_rpm_set_rate_active(struct clk_rpm *r, unsigned long rate)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun u32 value = DIV_ROUND_UP(rate, 1000); /* to kHz */
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun return qcom_rpm_write(r->rpm, QCOM_RPM_ACTIVE_STATE,
194*4882a593Smuzhiyun r->rpm_clk_id, &value, 1);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
clk_rpm_set_rate_sleep(struct clk_rpm * r,unsigned long rate)197*4882a593Smuzhiyun static int clk_rpm_set_rate_sleep(struct clk_rpm *r, unsigned long rate)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun u32 value = DIV_ROUND_UP(rate, 1000); /* to kHz */
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun return qcom_rpm_write(r->rpm, QCOM_RPM_SLEEP_STATE,
202*4882a593Smuzhiyun r->rpm_clk_id, &value, 1);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
to_active_sleep(struct clk_rpm * r,unsigned long rate,unsigned long * active,unsigned long * sleep)205*4882a593Smuzhiyun static void to_active_sleep(struct clk_rpm *r, unsigned long rate,
206*4882a593Smuzhiyun unsigned long *active, unsigned long *sleep)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun *active = rate;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /*
211*4882a593Smuzhiyun * Active-only clocks don't care what the rate is during sleep. So,
212*4882a593Smuzhiyun * they vote for zero.
213*4882a593Smuzhiyun */
214*4882a593Smuzhiyun if (r->active_only)
215*4882a593Smuzhiyun *sleep = 0;
216*4882a593Smuzhiyun else
217*4882a593Smuzhiyun *sleep = *active;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
clk_rpm_prepare(struct clk_hw * hw)220*4882a593Smuzhiyun static int clk_rpm_prepare(struct clk_hw *hw)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct clk_rpm *r = to_clk_rpm(hw);
223*4882a593Smuzhiyun struct clk_rpm *peer = r->peer;
224*4882a593Smuzhiyun unsigned long this_rate = 0, this_sleep_rate = 0;
225*4882a593Smuzhiyun unsigned long peer_rate = 0, peer_sleep_rate = 0;
226*4882a593Smuzhiyun unsigned long active_rate, sleep_rate;
227*4882a593Smuzhiyun int ret = 0;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun mutex_lock(&rpm_clk_lock);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* Don't send requests to the RPM if the rate has not been set. */
232*4882a593Smuzhiyun if (!r->rate)
233*4882a593Smuzhiyun goto out;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun to_active_sleep(r, r->rate, &this_rate, &this_sleep_rate);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* Take peer clock's rate into account only if it's enabled. */
238*4882a593Smuzhiyun if (peer->enabled)
239*4882a593Smuzhiyun to_active_sleep(peer, peer->rate,
240*4882a593Smuzhiyun &peer_rate, &peer_sleep_rate);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun active_rate = max(this_rate, peer_rate);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun if (r->branch)
245*4882a593Smuzhiyun active_rate = !!active_rate;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun ret = clk_rpm_set_rate_active(r, active_rate);
248*4882a593Smuzhiyun if (ret)
249*4882a593Smuzhiyun goto out;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun sleep_rate = max(this_sleep_rate, peer_sleep_rate);
252*4882a593Smuzhiyun if (r->branch)
253*4882a593Smuzhiyun sleep_rate = !!sleep_rate;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun ret = clk_rpm_set_rate_sleep(r, sleep_rate);
256*4882a593Smuzhiyun if (ret)
257*4882a593Smuzhiyun /* Undo the active set vote and restore it */
258*4882a593Smuzhiyun ret = clk_rpm_set_rate_active(r, peer_rate);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun out:
261*4882a593Smuzhiyun if (!ret)
262*4882a593Smuzhiyun r->enabled = true;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun mutex_unlock(&rpm_clk_lock);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun return ret;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
clk_rpm_unprepare(struct clk_hw * hw)269*4882a593Smuzhiyun static void clk_rpm_unprepare(struct clk_hw *hw)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun struct clk_rpm *r = to_clk_rpm(hw);
272*4882a593Smuzhiyun struct clk_rpm *peer = r->peer;
273*4882a593Smuzhiyun unsigned long peer_rate = 0, peer_sleep_rate = 0;
274*4882a593Smuzhiyun unsigned long active_rate, sleep_rate;
275*4882a593Smuzhiyun int ret;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun mutex_lock(&rpm_clk_lock);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun if (!r->rate)
280*4882a593Smuzhiyun goto out;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /* Take peer clock's rate into account only if it's enabled. */
283*4882a593Smuzhiyun if (peer->enabled)
284*4882a593Smuzhiyun to_active_sleep(peer, peer->rate, &peer_rate,
285*4882a593Smuzhiyun &peer_sleep_rate);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun active_rate = r->branch ? !!peer_rate : peer_rate;
288*4882a593Smuzhiyun ret = clk_rpm_set_rate_active(r, active_rate);
289*4882a593Smuzhiyun if (ret)
290*4882a593Smuzhiyun goto out;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun sleep_rate = r->branch ? !!peer_sleep_rate : peer_sleep_rate;
293*4882a593Smuzhiyun ret = clk_rpm_set_rate_sleep(r, sleep_rate);
294*4882a593Smuzhiyun if (ret)
295*4882a593Smuzhiyun goto out;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun r->enabled = false;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun out:
300*4882a593Smuzhiyun mutex_unlock(&rpm_clk_lock);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
clk_rpm_xo_prepare(struct clk_hw * hw)303*4882a593Smuzhiyun static int clk_rpm_xo_prepare(struct clk_hw *hw)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun struct clk_rpm *r = to_clk_rpm(hw);
306*4882a593Smuzhiyun struct rpm_cc *rcc = r->rpm_cc;
307*4882a593Smuzhiyun int ret, clk_id = r->rpm_clk_id;
308*4882a593Smuzhiyun u32 value;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun mutex_lock(&rcc->xo_lock);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun value = rcc->xo_buffer_value | (QCOM_RPM_XO_MODE_ON << r->xo_offset);
313*4882a593Smuzhiyun ret = qcom_rpm_write(r->rpm, QCOM_RPM_ACTIVE_STATE, clk_id, &value, 1);
314*4882a593Smuzhiyun if (!ret) {
315*4882a593Smuzhiyun r->enabled = true;
316*4882a593Smuzhiyun rcc->xo_buffer_value = value;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun mutex_unlock(&rcc->xo_lock);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun return ret;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
clk_rpm_xo_unprepare(struct clk_hw * hw)324*4882a593Smuzhiyun static void clk_rpm_xo_unprepare(struct clk_hw *hw)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun struct clk_rpm *r = to_clk_rpm(hw);
327*4882a593Smuzhiyun struct rpm_cc *rcc = r->rpm_cc;
328*4882a593Smuzhiyun int ret, clk_id = r->rpm_clk_id;
329*4882a593Smuzhiyun u32 value;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun mutex_lock(&rcc->xo_lock);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun value = rcc->xo_buffer_value & ~(QCOM_RPM_XO_MODE_ON << r->xo_offset);
334*4882a593Smuzhiyun ret = qcom_rpm_write(r->rpm, QCOM_RPM_ACTIVE_STATE, clk_id, &value, 1);
335*4882a593Smuzhiyun if (!ret) {
336*4882a593Smuzhiyun r->enabled = false;
337*4882a593Smuzhiyun rcc->xo_buffer_value = value;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun mutex_unlock(&rcc->xo_lock);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
clk_rpm_fixed_prepare(struct clk_hw * hw)343*4882a593Smuzhiyun static int clk_rpm_fixed_prepare(struct clk_hw *hw)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun struct clk_rpm *r = to_clk_rpm(hw);
346*4882a593Smuzhiyun u32 value = 1;
347*4882a593Smuzhiyun int ret;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun ret = qcom_rpm_write(r->rpm, QCOM_RPM_ACTIVE_STATE,
350*4882a593Smuzhiyun r->rpm_clk_id, &value, 1);
351*4882a593Smuzhiyun if (!ret)
352*4882a593Smuzhiyun r->enabled = true;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun return ret;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
clk_rpm_fixed_unprepare(struct clk_hw * hw)357*4882a593Smuzhiyun static void clk_rpm_fixed_unprepare(struct clk_hw *hw)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun struct clk_rpm *r = to_clk_rpm(hw);
360*4882a593Smuzhiyun u32 value = 0;
361*4882a593Smuzhiyun int ret;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun ret = qcom_rpm_write(r->rpm, QCOM_RPM_ACTIVE_STATE,
364*4882a593Smuzhiyun r->rpm_clk_id, &value, 1);
365*4882a593Smuzhiyun if (!ret)
366*4882a593Smuzhiyun r->enabled = false;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
clk_rpm_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)369*4882a593Smuzhiyun static int clk_rpm_set_rate(struct clk_hw *hw,
370*4882a593Smuzhiyun unsigned long rate, unsigned long parent_rate)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun struct clk_rpm *r = to_clk_rpm(hw);
373*4882a593Smuzhiyun struct clk_rpm *peer = r->peer;
374*4882a593Smuzhiyun unsigned long active_rate, sleep_rate;
375*4882a593Smuzhiyun unsigned long this_rate = 0, this_sleep_rate = 0;
376*4882a593Smuzhiyun unsigned long peer_rate = 0, peer_sleep_rate = 0;
377*4882a593Smuzhiyun int ret = 0;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun mutex_lock(&rpm_clk_lock);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun if (!r->enabled)
382*4882a593Smuzhiyun goto out;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun to_active_sleep(r, rate, &this_rate, &this_sleep_rate);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /* Take peer clock's rate into account only if it's enabled. */
387*4882a593Smuzhiyun if (peer->enabled)
388*4882a593Smuzhiyun to_active_sleep(peer, peer->rate,
389*4882a593Smuzhiyun &peer_rate, &peer_sleep_rate);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun active_rate = max(this_rate, peer_rate);
392*4882a593Smuzhiyun ret = clk_rpm_set_rate_active(r, active_rate);
393*4882a593Smuzhiyun if (ret)
394*4882a593Smuzhiyun goto out;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun sleep_rate = max(this_sleep_rate, peer_sleep_rate);
397*4882a593Smuzhiyun ret = clk_rpm_set_rate_sleep(r, sleep_rate);
398*4882a593Smuzhiyun if (ret)
399*4882a593Smuzhiyun goto out;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun r->rate = rate;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun out:
404*4882a593Smuzhiyun mutex_unlock(&rpm_clk_lock);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun return ret;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
clk_rpm_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)409*4882a593Smuzhiyun static long clk_rpm_round_rate(struct clk_hw *hw, unsigned long rate,
410*4882a593Smuzhiyun unsigned long *parent_rate)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun /*
413*4882a593Smuzhiyun * RPM handles rate rounding and we don't have a way to
414*4882a593Smuzhiyun * know what the rate will be, so just return whatever
415*4882a593Smuzhiyun * rate is requested.
416*4882a593Smuzhiyun */
417*4882a593Smuzhiyun return rate;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
clk_rpm_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)420*4882a593Smuzhiyun static unsigned long clk_rpm_recalc_rate(struct clk_hw *hw,
421*4882a593Smuzhiyun unsigned long parent_rate)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun struct clk_rpm *r = to_clk_rpm(hw);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /*
426*4882a593Smuzhiyun * RPM handles rate rounding and we don't have a way to
427*4882a593Smuzhiyun * know what the rate will be, so just return whatever
428*4882a593Smuzhiyun * rate was set.
429*4882a593Smuzhiyun */
430*4882a593Smuzhiyun return r->rate;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun static const struct clk_ops clk_rpm_xo_ops = {
434*4882a593Smuzhiyun .prepare = clk_rpm_xo_prepare,
435*4882a593Smuzhiyun .unprepare = clk_rpm_xo_unprepare,
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun static const struct clk_ops clk_rpm_fixed_ops = {
439*4882a593Smuzhiyun .prepare = clk_rpm_fixed_prepare,
440*4882a593Smuzhiyun .unprepare = clk_rpm_fixed_unprepare,
441*4882a593Smuzhiyun .round_rate = clk_rpm_round_rate,
442*4882a593Smuzhiyun .recalc_rate = clk_rpm_recalc_rate,
443*4882a593Smuzhiyun };
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun static const struct clk_ops clk_rpm_ops = {
446*4882a593Smuzhiyun .prepare = clk_rpm_prepare,
447*4882a593Smuzhiyun .unprepare = clk_rpm_unprepare,
448*4882a593Smuzhiyun .set_rate = clk_rpm_set_rate,
449*4882a593Smuzhiyun .round_rate = clk_rpm_round_rate,
450*4882a593Smuzhiyun .recalc_rate = clk_rpm_recalc_rate,
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun static const struct clk_ops clk_rpm_branch_ops = {
454*4882a593Smuzhiyun .prepare = clk_rpm_prepare,
455*4882a593Smuzhiyun .unprepare = clk_rpm_unprepare,
456*4882a593Smuzhiyun .round_rate = clk_rpm_round_rate,
457*4882a593Smuzhiyun .recalc_rate = clk_rpm_recalc_rate,
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /* MSM8660/APQ8060 */
461*4882a593Smuzhiyun DEFINE_CLK_RPM(msm8660, afab_clk, afab_a_clk, QCOM_RPM_APPS_FABRIC_CLK);
462*4882a593Smuzhiyun DEFINE_CLK_RPM(msm8660, sfab_clk, sfab_a_clk, QCOM_RPM_SYS_FABRIC_CLK);
463*4882a593Smuzhiyun DEFINE_CLK_RPM(msm8660, mmfab_clk, mmfab_a_clk, QCOM_RPM_MM_FABRIC_CLK);
464*4882a593Smuzhiyun DEFINE_CLK_RPM(msm8660, daytona_clk, daytona_a_clk, QCOM_RPM_DAYTONA_FABRIC_CLK);
465*4882a593Smuzhiyun DEFINE_CLK_RPM(msm8660, sfpb_clk, sfpb_a_clk, QCOM_RPM_SFPB_CLK);
466*4882a593Smuzhiyun DEFINE_CLK_RPM(msm8660, cfpb_clk, cfpb_a_clk, QCOM_RPM_CFPB_CLK);
467*4882a593Smuzhiyun DEFINE_CLK_RPM(msm8660, mmfpb_clk, mmfpb_a_clk, QCOM_RPM_MMFPB_CLK);
468*4882a593Smuzhiyun DEFINE_CLK_RPM(msm8660, smi_clk, smi_a_clk, QCOM_RPM_SMI_CLK);
469*4882a593Smuzhiyun DEFINE_CLK_RPM(msm8660, ebi1_clk, ebi1_a_clk, QCOM_RPM_EBI1_CLK);
470*4882a593Smuzhiyun DEFINE_CLK_RPM_FIXED(msm8660, pll4_clk, pll4_a_clk, QCOM_RPM_PLL_4, 540672000);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun static struct clk_rpm *msm8660_clks[] = {
473*4882a593Smuzhiyun [RPM_APPS_FABRIC_CLK] = &msm8660_afab_clk,
474*4882a593Smuzhiyun [RPM_APPS_FABRIC_A_CLK] = &msm8660_afab_a_clk,
475*4882a593Smuzhiyun [RPM_SYS_FABRIC_CLK] = &msm8660_sfab_clk,
476*4882a593Smuzhiyun [RPM_SYS_FABRIC_A_CLK] = &msm8660_sfab_a_clk,
477*4882a593Smuzhiyun [RPM_MM_FABRIC_CLK] = &msm8660_mmfab_clk,
478*4882a593Smuzhiyun [RPM_MM_FABRIC_A_CLK] = &msm8660_mmfab_a_clk,
479*4882a593Smuzhiyun [RPM_DAYTONA_FABRIC_CLK] = &msm8660_daytona_clk,
480*4882a593Smuzhiyun [RPM_DAYTONA_FABRIC_A_CLK] = &msm8660_daytona_a_clk,
481*4882a593Smuzhiyun [RPM_SFPB_CLK] = &msm8660_sfpb_clk,
482*4882a593Smuzhiyun [RPM_SFPB_A_CLK] = &msm8660_sfpb_a_clk,
483*4882a593Smuzhiyun [RPM_CFPB_CLK] = &msm8660_cfpb_clk,
484*4882a593Smuzhiyun [RPM_CFPB_A_CLK] = &msm8660_cfpb_a_clk,
485*4882a593Smuzhiyun [RPM_MMFPB_CLK] = &msm8660_mmfpb_clk,
486*4882a593Smuzhiyun [RPM_MMFPB_A_CLK] = &msm8660_mmfpb_a_clk,
487*4882a593Smuzhiyun [RPM_SMI_CLK] = &msm8660_smi_clk,
488*4882a593Smuzhiyun [RPM_SMI_A_CLK] = &msm8660_smi_a_clk,
489*4882a593Smuzhiyun [RPM_EBI1_CLK] = &msm8660_ebi1_clk,
490*4882a593Smuzhiyun [RPM_EBI1_A_CLK] = &msm8660_ebi1_a_clk,
491*4882a593Smuzhiyun [RPM_PLL4_CLK] = &msm8660_pll4_clk,
492*4882a593Smuzhiyun };
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun static const struct rpm_clk_desc rpm_clk_msm8660 = {
495*4882a593Smuzhiyun .clks = msm8660_clks,
496*4882a593Smuzhiyun .num_clks = ARRAY_SIZE(msm8660_clks),
497*4882a593Smuzhiyun };
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /* apq8064 */
500*4882a593Smuzhiyun DEFINE_CLK_RPM(apq8064, afab_clk, afab_a_clk, QCOM_RPM_APPS_FABRIC_CLK);
501*4882a593Smuzhiyun DEFINE_CLK_RPM(apq8064, cfpb_clk, cfpb_a_clk, QCOM_RPM_CFPB_CLK);
502*4882a593Smuzhiyun DEFINE_CLK_RPM(apq8064, daytona_clk, daytona_a_clk, QCOM_RPM_DAYTONA_FABRIC_CLK);
503*4882a593Smuzhiyun DEFINE_CLK_RPM(apq8064, ebi1_clk, ebi1_a_clk, QCOM_RPM_EBI1_CLK);
504*4882a593Smuzhiyun DEFINE_CLK_RPM(apq8064, mmfab_clk, mmfab_a_clk, QCOM_RPM_MM_FABRIC_CLK);
505*4882a593Smuzhiyun DEFINE_CLK_RPM(apq8064, mmfpb_clk, mmfpb_a_clk, QCOM_RPM_MMFPB_CLK);
506*4882a593Smuzhiyun DEFINE_CLK_RPM(apq8064, sfab_clk, sfab_a_clk, QCOM_RPM_SYS_FABRIC_CLK);
507*4882a593Smuzhiyun DEFINE_CLK_RPM(apq8064, sfpb_clk, sfpb_a_clk, QCOM_RPM_SFPB_CLK);
508*4882a593Smuzhiyun DEFINE_CLK_RPM(apq8064, qdss_clk, qdss_a_clk, QCOM_RPM_QDSS_CLK);
509*4882a593Smuzhiyun DEFINE_CLK_RPM_XO_BUFFER(apq8064, xo_d0_clk, xo_d0_a_clk, 0);
510*4882a593Smuzhiyun DEFINE_CLK_RPM_XO_BUFFER(apq8064, xo_d1_clk, xo_d1_a_clk, 8);
511*4882a593Smuzhiyun DEFINE_CLK_RPM_XO_BUFFER(apq8064, xo_a0_clk, xo_a0_a_clk, 16);
512*4882a593Smuzhiyun DEFINE_CLK_RPM_XO_BUFFER(apq8064, xo_a1_clk, xo_a1_a_clk, 24);
513*4882a593Smuzhiyun DEFINE_CLK_RPM_XO_BUFFER(apq8064, xo_a2_clk, xo_a2_a_clk, 28);
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun static struct clk_rpm *apq8064_clks[] = {
516*4882a593Smuzhiyun [RPM_APPS_FABRIC_CLK] = &apq8064_afab_clk,
517*4882a593Smuzhiyun [RPM_APPS_FABRIC_A_CLK] = &apq8064_afab_a_clk,
518*4882a593Smuzhiyun [RPM_CFPB_CLK] = &apq8064_cfpb_clk,
519*4882a593Smuzhiyun [RPM_CFPB_A_CLK] = &apq8064_cfpb_a_clk,
520*4882a593Smuzhiyun [RPM_DAYTONA_FABRIC_CLK] = &apq8064_daytona_clk,
521*4882a593Smuzhiyun [RPM_DAYTONA_FABRIC_A_CLK] = &apq8064_daytona_a_clk,
522*4882a593Smuzhiyun [RPM_EBI1_CLK] = &apq8064_ebi1_clk,
523*4882a593Smuzhiyun [RPM_EBI1_A_CLK] = &apq8064_ebi1_a_clk,
524*4882a593Smuzhiyun [RPM_MM_FABRIC_CLK] = &apq8064_mmfab_clk,
525*4882a593Smuzhiyun [RPM_MM_FABRIC_A_CLK] = &apq8064_mmfab_a_clk,
526*4882a593Smuzhiyun [RPM_MMFPB_CLK] = &apq8064_mmfpb_clk,
527*4882a593Smuzhiyun [RPM_MMFPB_A_CLK] = &apq8064_mmfpb_a_clk,
528*4882a593Smuzhiyun [RPM_SYS_FABRIC_CLK] = &apq8064_sfab_clk,
529*4882a593Smuzhiyun [RPM_SYS_FABRIC_A_CLK] = &apq8064_sfab_a_clk,
530*4882a593Smuzhiyun [RPM_SFPB_CLK] = &apq8064_sfpb_clk,
531*4882a593Smuzhiyun [RPM_SFPB_A_CLK] = &apq8064_sfpb_a_clk,
532*4882a593Smuzhiyun [RPM_QDSS_CLK] = &apq8064_qdss_clk,
533*4882a593Smuzhiyun [RPM_QDSS_A_CLK] = &apq8064_qdss_a_clk,
534*4882a593Smuzhiyun [RPM_XO_D0] = &apq8064_xo_d0_clk,
535*4882a593Smuzhiyun [RPM_XO_D1] = &apq8064_xo_d1_clk,
536*4882a593Smuzhiyun [RPM_XO_A0] = &apq8064_xo_a0_clk,
537*4882a593Smuzhiyun [RPM_XO_A1] = &apq8064_xo_a1_clk,
538*4882a593Smuzhiyun [RPM_XO_A2] = &apq8064_xo_a2_clk,
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun static const struct rpm_clk_desc rpm_clk_apq8064 = {
542*4882a593Smuzhiyun .clks = apq8064_clks,
543*4882a593Smuzhiyun .num_clks = ARRAY_SIZE(apq8064_clks),
544*4882a593Smuzhiyun };
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /* ipq806x */
547*4882a593Smuzhiyun DEFINE_CLK_RPM(ipq806x, afab_clk, afab_a_clk, QCOM_RPM_APPS_FABRIC_CLK);
548*4882a593Smuzhiyun DEFINE_CLK_RPM(ipq806x, cfpb_clk, cfpb_a_clk, QCOM_RPM_CFPB_CLK);
549*4882a593Smuzhiyun DEFINE_CLK_RPM(ipq806x, daytona_clk, daytona_a_clk, QCOM_RPM_DAYTONA_FABRIC_CLK);
550*4882a593Smuzhiyun DEFINE_CLK_RPM(ipq806x, ebi1_clk, ebi1_a_clk, QCOM_RPM_EBI1_CLK);
551*4882a593Smuzhiyun DEFINE_CLK_RPM(ipq806x, sfab_clk, sfab_a_clk, QCOM_RPM_SYS_FABRIC_CLK);
552*4882a593Smuzhiyun DEFINE_CLK_RPM(ipq806x, sfpb_clk, sfpb_a_clk, QCOM_RPM_SFPB_CLK);
553*4882a593Smuzhiyun DEFINE_CLK_RPM(ipq806x, nss_fabric_0_clk, nss_fabric_0_a_clk, QCOM_RPM_NSS_FABRIC_0_CLK);
554*4882a593Smuzhiyun DEFINE_CLK_RPM(ipq806x, nss_fabric_1_clk, nss_fabric_1_a_clk, QCOM_RPM_NSS_FABRIC_1_CLK);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun static struct clk_rpm *ipq806x_clks[] = {
557*4882a593Smuzhiyun [RPM_APPS_FABRIC_CLK] = &ipq806x_afab_clk,
558*4882a593Smuzhiyun [RPM_APPS_FABRIC_A_CLK] = &ipq806x_afab_a_clk,
559*4882a593Smuzhiyun [RPM_CFPB_CLK] = &ipq806x_cfpb_clk,
560*4882a593Smuzhiyun [RPM_CFPB_A_CLK] = &ipq806x_cfpb_a_clk,
561*4882a593Smuzhiyun [RPM_DAYTONA_FABRIC_CLK] = &ipq806x_daytona_clk,
562*4882a593Smuzhiyun [RPM_DAYTONA_FABRIC_A_CLK] = &ipq806x_daytona_a_clk,
563*4882a593Smuzhiyun [RPM_EBI1_CLK] = &ipq806x_ebi1_clk,
564*4882a593Smuzhiyun [RPM_EBI1_A_CLK] = &ipq806x_ebi1_a_clk,
565*4882a593Smuzhiyun [RPM_SYS_FABRIC_CLK] = &ipq806x_sfab_clk,
566*4882a593Smuzhiyun [RPM_SYS_FABRIC_A_CLK] = &ipq806x_sfab_a_clk,
567*4882a593Smuzhiyun [RPM_SFPB_CLK] = &ipq806x_sfpb_clk,
568*4882a593Smuzhiyun [RPM_SFPB_A_CLK] = &ipq806x_sfpb_a_clk,
569*4882a593Smuzhiyun [RPM_NSS_FABRIC_0_CLK] = &ipq806x_nss_fabric_0_clk,
570*4882a593Smuzhiyun [RPM_NSS_FABRIC_0_A_CLK] = &ipq806x_nss_fabric_0_a_clk,
571*4882a593Smuzhiyun [RPM_NSS_FABRIC_1_CLK] = &ipq806x_nss_fabric_1_clk,
572*4882a593Smuzhiyun [RPM_NSS_FABRIC_1_A_CLK] = &ipq806x_nss_fabric_1_a_clk,
573*4882a593Smuzhiyun };
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun static const struct rpm_clk_desc rpm_clk_ipq806x = {
576*4882a593Smuzhiyun .clks = ipq806x_clks,
577*4882a593Smuzhiyun .num_clks = ARRAY_SIZE(ipq806x_clks),
578*4882a593Smuzhiyun };
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun static const struct of_device_id rpm_clk_match_table[] = {
581*4882a593Smuzhiyun { .compatible = "qcom,rpmcc-msm8660", .data = &rpm_clk_msm8660 },
582*4882a593Smuzhiyun { .compatible = "qcom,rpmcc-apq8060", .data = &rpm_clk_msm8660 },
583*4882a593Smuzhiyun { .compatible = "qcom,rpmcc-apq8064", .data = &rpm_clk_apq8064 },
584*4882a593Smuzhiyun { .compatible = "qcom,rpmcc-ipq806x", .data = &rpm_clk_ipq806x },
585*4882a593Smuzhiyun { }
586*4882a593Smuzhiyun };
587*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rpm_clk_match_table);
588*4882a593Smuzhiyun
qcom_rpm_clk_hw_get(struct of_phandle_args * clkspec,void * data)589*4882a593Smuzhiyun static struct clk_hw *qcom_rpm_clk_hw_get(struct of_phandle_args *clkspec,
590*4882a593Smuzhiyun void *data)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun struct rpm_cc *rcc = data;
593*4882a593Smuzhiyun unsigned int idx = clkspec->args[0];
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun if (idx >= rcc->num_clks) {
596*4882a593Smuzhiyun pr_err("%s: invalid index %u\n", __func__, idx);
597*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun return rcc->clks[idx] ? &rcc->clks[idx]->hw : ERR_PTR(-ENOENT);
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
rpm_clk_probe(struct platform_device * pdev)603*4882a593Smuzhiyun static int rpm_clk_probe(struct platform_device *pdev)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun struct rpm_cc *rcc;
606*4882a593Smuzhiyun int ret;
607*4882a593Smuzhiyun size_t num_clks, i;
608*4882a593Smuzhiyun struct qcom_rpm *rpm;
609*4882a593Smuzhiyun struct clk_rpm **rpm_clks;
610*4882a593Smuzhiyun const struct rpm_clk_desc *desc;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun rpm = dev_get_drvdata(pdev->dev.parent);
613*4882a593Smuzhiyun if (!rpm) {
614*4882a593Smuzhiyun dev_err(&pdev->dev, "Unable to retrieve handle to RPM\n");
615*4882a593Smuzhiyun return -ENODEV;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun desc = of_device_get_match_data(&pdev->dev);
619*4882a593Smuzhiyun if (!desc)
620*4882a593Smuzhiyun return -EINVAL;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun rpm_clks = desc->clks;
623*4882a593Smuzhiyun num_clks = desc->num_clks;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun rcc = devm_kzalloc(&pdev->dev, sizeof(*rcc), GFP_KERNEL);
626*4882a593Smuzhiyun if (!rcc)
627*4882a593Smuzhiyun return -ENOMEM;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun rcc->clks = rpm_clks;
630*4882a593Smuzhiyun rcc->num_clks = num_clks;
631*4882a593Smuzhiyun mutex_init(&rcc->xo_lock);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun for (i = 0; i < num_clks; i++) {
634*4882a593Smuzhiyun if (!rpm_clks[i])
635*4882a593Smuzhiyun continue;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun rpm_clks[i]->rpm = rpm;
638*4882a593Smuzhiyun rpm_clks[i]->rpm_cc = rcc;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun ret = clk_rpm_handoff(rpm_clks[i]);
641*4882a593Smuzhiyun if (ret)
642*4882a593Smuzhiyun goto err;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun for (i = 0; i < num_clks; i++) {
646*4882a593Smuzhiyun if (!rpm_clks[i])
647*4882a593Smuzhiyun continue;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun ret = devm_clk_hw_register(&pdev->dev, &rpm_clks[i]->hw);
650*4882a593Smuzhiyun if (ret)
651*4882a593Smuzhiyun goto err;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun ret = of_clk_add_hw_provider(pdev->dev.of_node, qcom_rpm_clk_hw_get,
655*4882a593Smuzhiyun rcc);
656*4882a593Smuzhiyun if (ret)
657*4882a593Smuzhiyun goto err;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun return 0;
660*4882a593Smuzhiyun err:
661*4882a593Smuzhiyun dev_err(&pdev->dev, "Error registering RPM Clock driver (%d)\n", ret);
662*4882a593Smuzhiyun return ret;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
rpm_clk_remove(struct platform_device * pdev)665*4882a593Smuzhiyun static int rpm_clk_remove(struct platform_device *pdev)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun of_clk_del_provider(pdev->dev.of_node);
668*4882a593Smuzhiyun return 0;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun static struct platform_driver rpm_clk_driver = {
672*4882a593Smuzhiyun .driver = {
673*4882a593Smuzhiyun .name = "qcom-clk-rpm",
674*4882a593Smuzhiyun .of_match_table = rpm_clk_match_table,
675*4882a593Smuzhiyun },
676*4882a593Smuzhiyun .probe = rpm_clk_probe,
677*4882a593Smuzhiyun .remove = rpm_clk_remove,
678*4882a593Smuzhiyun };
679*4882a593Smuzhiyun
rpm_clk_init(void)680*4882a593Smuzhiyun static int __init rpm_clk_init(void)
681*4882a593Smuzhiyun {
682*4882a593Smuzhiyun return platform_driver_register(&rpm_clk_driver);
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun core_initcall(rpm_clk_init);
685*4882a593Smuzhiyun
rpm_clk_exit(void)686*4882a593Smuzhiyun static void __exit rpm_clk_exit(void)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun platform_driver_unregister(&rpm_clk_driver);
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun module_exit(rpm_clk_exit);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm RPM Clock Controller Driver");
693*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
694*4882a593Smuzhiyun MODULE_ALIAS("platform:qcom-clk-rpm");
695