1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2017, Linaro Limited
4*4882a593Smuzhiyun * Author: Georgi Djakov <georgi.djakov@linaro.org>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/regmap.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "clk-regmap-mux-div.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define CMD_RCGR 0x0
15*4882a593Smuzhiyun #define CMD_RCGR_UPDATE BIT(0)
16*4882a593Smuzhiyun #define CMD_RCGR_DIRTY_CFG BIT(4)
17*4882a593Smuzhiyun #define CMD_RCGR_ROOT_OFF BIT(31)
18*4882a593Smuzhiyun #define CFG_RCGR 0x4
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define to_clk_regmap_mux_div(_hw) \
21*4882a593Smuzhiyun container_of(to_clk_regmap(_hw), struct clk_regmap_mux_div, clkr)
22*4882a593Smuzhiyun
mux_div_set_src_div(struct clk_regmap_mux_div * md,u32 src,u32 div)23*4882a593Smuzhiyun int mux_div_set_src_div(struct clk_regmap_mux_div *md, u32 src, u32 div)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun int ret, count;
26*4882a593Smuzhiyun u32 val, mask;
27*4882a593Smuzhiyun const char *name = clk_hw_get_name(&md->clkr.hw);
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun val = (div << md->hid_shift) | (src << md->src_shift);
30*4882a593Smuzhiyun mask = ((BIT(md->hid_width) - 1) << md->hid_shift) |
31*4882a593Smuzhiyun ((BIT(md->src_width) - 1) << md->src_shift);
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun ret = regmap_update_bits(md->clkr.regmap, CFG_RCGR + md->reg_offset,
34*4882a593Smuzhiyun mask, val);
35*4882a593Smuzhiyun if (ret)
36*4882a593Smuzhiyun return ret;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun ret = regmap_update_bits(md->clkr.regmap, CMD_RCGR + md->reg_offset,
39*4882a593Smuzhiyun CMD_RCGR_UPDATE, CMD_RCGR_UPDATE);
40*4882a593Smuzhiyun if (ret)
41*4882a593Smuzhiyun return ret;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* Wait for update to take effect */
44*4882a593Smuzhiyun for (count = 500; count > 0; count--) {
45*4882a593Smuzhiyun ret = regmap_read(md->clkr.regmap, CMD_RCGR + md->reg_offset,
46*4882a593Smuzhiyun &val);
47*4882a593Smuzhiyun if (ret)
48*4882a593Smuzhiyun return ret;
49*4882a593Smuzhiyun if (!(val & CMD_RCGR_UPDATE))
50*4882a593Smuzhiyun return 0;
51*4882a593Smuzhiyun udelay(1);
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun pr_err("%s: RCG did not update its configuration", name);
55*4882a593Smuzhiyun return -EBUSY;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mux_div_set_src_div);
58*4882a593Smuzhiyun
mux_div_get_src_div(struct clk_regmap_mux_div * md,u32 * src,u32 * div)59*4882a593Smuzhiyun static void mux_div_get_src_div(struct clk_regmap_mux_div *md, u32 *src,
60*4882a593Smuzhiyun u32 *div)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun u32 val, d, s;
63*4882a593Smuzhiyun const char *name = clk_hw_get_name(&md->clkr.hw);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun regmap_read(md->clkr.regmap, CMD_RCGR + md->reg_offset, &val);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun if (val & CMD_RCGR_DIRTY_CFG) {
68*4882a593Smuzhiyun pr_err("%s: RCG configuration is pending\n", name);
69*4882a593Smuzhiyun return;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun regmap_read(md->clkr.regmap, CFG_RCGR + md->reg_offset, &val);
73*4882a593Smuzhiyun s = (val >> md->src_shift);
74*4882a593Smuzhiyun s &= BIT(md->src_width) - 1;
75*4882a593Smuzhiyun *src = s;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun d = (val >> md->hid_shift);
78*4882a593Smuzhiyun d &= BIT(md->hid_width) - 1;
79*4882a593Smuzhiyun *div = d;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
is_better_rate(unsigned long req,unsigned long best,unsigned long new)82*4882a593Smuzhiyun static inline bool is_better_rate(unsigned long req, unsigned long best,
83*4882a593Smuzhiyun unsigned long new)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun return (req <= new && new < best) || (best < req && best < new);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
mux_div_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)88*4882a593Smuzhiyun static int mux_div_determine_rate(struct clk_hw *hw,
89*4882a593Smuzhiyun struct clk_rate_request *req)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun struct clk_regmap_mux_div *md = to_clk_regmap_mux_div(hw);
92*4882a593Smuzhiyun unsigned int i, div, max_div;
93*4882a593Smuzhiyun unsigned long actual_rate, best_rate = 0;
94*4882a593Smuzhiyun unsigned long req_rate = req->rate;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun for (i = 0; i < clk_hw_get_num_parents(hw); i++) {
97*4882a593Smuzhiyun struct clk_hw *parent = clk_hw_get_parent_by_index(hw, i);
98*4882a593Smuzhiyun unsigned long parent_rate = clk_hw_get_rate(parent);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun max_div = BIT(md->hid_width) - 1;
101*4882a593Smuzhiyun for (div = 1; div < max_div; div++) {
102*4882a593Smuzhiyun parent_rate = mult_frac(req_rate, div, 2);
103*4882a593Smuzhiyun parent_rate = clk_hw_round_rate(parent, parent_rate);
104*4882a593Smuzhiyun actual_rate = mult_frac(parent_rate, 2, div);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun if (is_better_rate(req_rate, best_rate, actual_rate)) {
107*4882a593Smuzhiyun best_rate = actual_rate;
108*4882a593Smuzhiyun req->rate = best_rate;
109*4882a593Smuzhiyun req->best_parent_rate = parent_rate;
110*4882a593Smuzhiyun req->best_parent_hw = parent;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun if (actual_rate < req_rate || best_rate <= req_rate)
114*4882a593Smuzhiyun break;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun if (!best_rate)
119*4882a593Smuzhiyun return -EINVAL;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun return 0;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
__mux_div_set_rate_and_parent(struct clk_hw * hw,unsigned long rate,unsigned long prate,u32 src)124*4882a593Smuzhiyun static int __mux_div_set_rate_and_parent(struct clk_hw *hw, unsigned long rate,
125*4882a593Smuzhiyun unsigned long prate, u32 src)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun struct clk_regmap_mux_div *md = to_clk_regmap_mux_div(hw);
128*4882a593Smuzhiyun int ret;
129*4882a593Smuzhiyun u32 div, max_div, best_src = 0, best_div = 0;
130*4882a593Smuzhiyun unsigned int i;
131*4882a593Smuzhiyun unsigned long actual_rate, best_rate = 0;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun for (i = 0; i < clk_hw_get_num_parents(hw); i++) {
134*4882a593Smuzhiyun struct clk_hw *parent = clk_hw_get_parent_by_index(hw, i);
135*4882a593Smuzhiyun unsigned long parent_rate = clk_hw_get_rate(parent);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun max_div = BIT(md->hid_width) - 1;
138*4882a593Smuzhiyun for (div = 1; div < max_div; div++) {
139*4882a593Smuzhiyun parent_rate = mult_frac(rate, div, 2);
140*4882a593Smuzhiyun parent_rate = clk_hw_round_rate(parent, parent_rate);
141*4882a593Smuzhiyun actual_rate = mult_frac(parent_rate, 2, div);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (is_better_rate(rate, best_rate, actual_rate)) {
144*4882a593Smuzhiyun best_rate = actual_rate;
145*4882a593Smuzhiyun best_src = md->parent_map[i];
146*4882a593Smuzhiyun best_div = div - 1;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun if (actual_rate < rate || best_rate <= rate)
150*4882a593Smuzhiyun break;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun ret = mux_div_set_src_div(md, best_src, best_div);
155*4882a593Smuzhiyun if (!ret) {
156*4882a593Smuzhiyun md->div = best_div;
157*4882a593Smuzhiyun md->src = best_src;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun return ret;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
mux_div_get_parent(struct clk_hw * hw)163*4882a593Smuzhiyun static u8 mux_div_get_parent(struct clk_hw *hw)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun struct clk_regmap_mux_div *md = to_clk_regmap_mux_div(hw);
166*4882a593Smuzhiyun const char *name = clk_hw_get_name(hw);
167*4882a593Smuzhiyun u32 i, div, src = 0;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun mux_div_get_src_div(md, &src, &div);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun for (i = 0; i < clk_hw_get_num_parents(hw); i++)
172*4882a593Smuzhiyun if (src == md->parent_map[i])
173*4882a593Smuzhiyun return i;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun pr_err("%s: Can't find parent with src %d\n", name, src);
176*4882a593Smuzhiyun return 0;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
mux_div_set_parent(struct clk_hw * hw,u8 index)179*4882a593Smuzhiyun static int mux_div_set_parent(struct clk_hw *hw, u8 index)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun struct clk_regmap_mux_div *md = to_clk_regmap_mux_div(hw);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun return mux_div_set_src_div(md, md->parent_map[index], md->div);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
mux_div_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long prate)186*4882a593Smuzhiyun static int mux_div_set_rate(struct clk_hw *hw,
187*4882a593Smuzhiyun unsigned long rate, unsigned long prate)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun struct clk_regmap_mux_div *md = to_clk_regmap_mux_div(hw);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun return __mux_div_set_rate_and_parent(hw, rate, prate, md->src);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
mux_div_set_rate_and_parent(struct clk_hw * hw,unsigned long rate,unsigned long prate,u8 index)194*4882a593Smuzhiyun static int mux_div_set_rate_and_parent(struct clk_hw *hw, unsigned long rate,
195*4882a593Smuzhiyun unsigned long prate, u8 index)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun struct clk_regmap_mux_div *md = to_clk_regmap_mux_div(hw);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun return __mux_div_set_rate_and_parent(hw, rate, prate,
200*4882a593Smuzhiyun md->parent_map[index]);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
mux_div_recalc_rate(struct clk_hw * hw,unsigned long prate)203*4882a593Smuzhiyun static unsigned long mux_div_recalc_rate(struct clk_hw *hw, unsigned long prate)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun struct clk_regmap_mux_div *md = to_clk_regmap_mux_div(hw);
206*4882a593Smuzhiyun u32 div, src;
207*4882a593Smuzhiyun int i, num_parents = clk_hw_get_num_parents(hw);
208*4882a593Smuzhiyun const char *name = clk_hw_get_name(hw);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun mux_div_get_src_div(md, &src, &div);
211*4882a593Smuzhiyun for (i = 0; i < num_parents; i++)
212*4882a593Smuzhiyun if (src == md->parent_map[i]) {
213*4882a593Smuzhiyun struct clk_hw *p = clk_hw_get_parent_by_index(hw, i);
214*4882a593Smuzhiyun unsigned long parent_rate = clk_hw_get_rate(p);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun return mult_frac(parent_rate, 2, div + 1);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun pr_err("%s: Can't find parent %d\n", name, src);
220*4882a593Smuzhiyun return 0;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun const struct clk_ops clk_regmap_mux_div_ops = {
224*4882a593Smuzhiyun .get_parent = mux_div_get_parent,
225*4882a593Smuzhiyun .set_parent = mux_div_set_parent,
226*4882a593Smuzhiyun .set_rate = mux_div_set_rate,
227*4882a593Smuzhiyun .set_rate_and_parent = mux_div_set_rate_and_parent,
228*4882a593Smuzhiyun .determine_rate = mux_div_determine_rate,
229*4882a593Smuzhiyun .recalc_rate = mux_div_recalc_rate,
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_regmap_mux_div_ops);
232