xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/clk-rcg2.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2013, 2018, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/bug.h>
10*4882a593Smuzhiyun #include <linux/export.h>
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/rational.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/math64.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <asm/div64.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "clk-rcg.h"
21*4882a593Smuzhiyun #include "common.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define CMD_REG			0x0
24*4882a593Smuzhiyun #define CMD_UPDATE		BIT(0)
25*4882a593Smuzhiyun #define CMD_ROOT_EN		BIT(1)
26*4882a593Smuzhiyun #define CMD_DIRTY_CFG		BIT(4)
27*4882a593Smuzhiyun #define CMD_DIRTY_N		BIT(5)
28*4882a593Smuzhiyun #define CMD_DIRTY_M		BIT(6)
29*4882a593Smuzhiyun #define CMD_DIRTY_D		BIT(7)
30*4882a593Smuzhiyun #define CMD_ROOT_OFF		BIT(31)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define CFG_REG			0x4
33*4882a593Smuzhiyun #define CFG_SRC_DIV_SHIFT	0
34*4882a593Smuzhiyun #define CFG_SRC_SEL_SHIFT	8
35*4882a593Smuzhiyun #define CFG_SRC_SEL_MASK	(0x7 << CFG_SRC_SEL_SHIFT)
36*4882a593Smuzhiyun #define CFG_MODE_SHIFT		12
37*4882a593Smuzhiyun #define CFG_MODE_MASK		(0x3 << CFG_MODE_SHIFT)
38*4882a593Smuzhiyun #define CFG_MODE_DUAL_EDGE	(0x2 << CFG_MODE_SHIFT)
39*4882a593Smuzhiyun #define CFG_HW_CLK_CTRL_MASK	BIT(20)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define M_REG			0x8
42*4882a593Smuzhiyun #define N_REG			0xc
43*4882a593Smuzhiyun #define D_REG			0x10
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define RCG_CFG_OFFSET(rcg)	((rcg)->cmd_rcgr + (rcg)->cfg_off + CFG_REG)
46*4882a593Smuzhiyun #define RCG_M_OFFSET(rcg)	((rcg)->cmd_rcgr + (rcg)->cfg_off + M_REG)
47*4882a593Smuzhiyun #define RCG_N_OFFSET(rcg)	((rcg)->cmd_rcgr + (rcg)->cfg_off + N_REG)
48*4882a593Smuzhiyun #define RCG_D_OFFSET(rcg)	((rcg)->cmd_rcgr + (rcg)->cfg_off + D_REG)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* Dynamic Frequency Scaling */
51*4882a593Smuzhiyun #define MAX_PERF_LEVEL		8
52*4882a593Smuzhiyun #define SE_CMD_DFSR_OFFSET	0x14
53*4882a593Smuzhiyun #define SE_CMD_DFS_EN		BIT(0)
54*4882a593Smuzhiyun #define SE_PERF_DFSR(level)	(0x1c + 0x4 * (level))
55*4882a593Smuzhiyun #define SE_PERF_M_DFSR(level)	(0x5c + 0x4 * (level))
56*4882a593Smuzhiyun #define SE_PERF_N_DFSR(level)	(0x9c + 0x4 * (level))
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun enum freq_policy {
59*4882a593Smuzhiyun 	FLOOR,
60*4882a593Smuzhiyun 	CEIL,
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
clk_rcg2_is_enabled(struct clk_hw * hw)63*4882a593Smuzhiyun static int clk_rcg2_is_enabled(struct clk_hw *hw)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
66*4882a593Smuzhiyun 	u32 cmd;
67*4882a593Smuzhiyun 	int ret;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	ret = regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CMD_REG, &cmd);
70*4882a593Smuzhiyun 	if (ret)
71*4882a593Smuzhiyun 		return ret;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	return (cmd & CMD_ROOT_OFF) == 0;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
clk_rcg2_get_parent(struct clk_hw * hw)76*4882a593Smuzhiyun static u8 clk_rcg2_get_parent(struct clk_hw *hw)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
79*4882a593Smuzhiyun 	int num_parents = clk_hw_get_num_parents(hw);
80*4882a593Smuzhiyun 	u32 cfg;
81*4882a593Smuzhiyun 	int i, ret;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	ret = regmap_read(rcg->clkr.regmap, RCG_CFG_OFFSET(rcg), &cfg);
84*4882a593Smuzhiyun 	if (ret)
85*4882a593Smuzhiyun 		goto err;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	cfg &= CFG_SRC_SEL_MASK;
88*4882a593Smuzhiyun 	cfg >>= CFG_SRC_SEL_SHIFT;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	for (i = 0; i < num_parents; i++)
91*4882a593Smuzhiyun 		if (cfg == rcg->parent_map[i].cfg)
92*4882a593Smuzhiyun 			return i;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun err:
95*4882a593Smuzhiyun 	pr_debug("%s: Clock %s has invalid parent, using default.\n",
96*4882a593Smuzhiyun 		 __func__, clk_hw_get_name(hw));
97*4882a593Smuzhiyun 	return 0;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
update_config(struct clk_rcg2 * rcg)100*4882a593Smuzhiyun static int update_config(struct clk_rcg2 *rcg)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	int count, ret;
103*4882a593Smuzhiyun 	u32 cmd;
104*4882a593Smuzhiyun 	struct clk_hw *hw = &rcg->clkr.hw;
105*4882a593Smuzhiyun 	const char *name = clk_hw_get_name(hw);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	ret = regmap_update_bits(rcg->clkr.regmap, rcg->cmd_rcgr + CMD_REG,
108*4882a593Smuzhiyun 				 CMD_UPDATE, CMD_UPDATE);
109*4882a593Smuzhiyun 	if (ret)
110*4882a593Smuzhiyun 		return ret;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/* Wait for update to take effect */
113*4882a593Smuzhiyun 	for (count = 500; count > 0; count--) {
114*4882a593Smuzhiyun 		ret = regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CMD_REG, &cmd);
115*4882a593Smuzhiyun 		if (ret)
116*4882a593Smuzhiyun 			return ret;
117*4882a593Smuzhiyun 		if (!(cmd & CMD_UPDATE))
118*4882a593Smuzhiyun 			return 0;
119*4882a593Smuzhiyun 		udelay(1);
120*4882a593Smuzhiyun 	}
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	WARN(1, "%s: rcg didn't update its configuration.", name);
123*4882a593Smuzhiyun 	return -EBUSY;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
clk_rcg2_set_parent(struct clk_hw * hw,u8 index)126*4882a593Smuzhiyun static int clk_rcg2_set_parent(struct clk_hw *hw, u8 index)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
129*4882a593Smuzhiyun 	int ret;
130*4882a593Smuzhiyun 	u32 cfg = rcg->parent_map[index].cfg << CFG_SRC_SEL_SHIFT;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	ret = regmap_update_bits(rcg->clkr.regmap, RCG_CFG_OFFSET(rcg),
133*4882a593Smuzhiyun 				 CFG_SRC_SEL_MASK, cfg);
134*4882a593Smuzhiyun 	if (ret)
135*4882a593Smuzhiyun 		return ret;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	return update_config(rcg);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /*
141*4882a593Smuzhiyun  * Calculate m/n:d rate
142*4882a593Smuzhiyun  *
143*4882a593Smuzhiyun  *          parent_rate     m
144*4882a593Smuzhiyun  *   rate = ----------- x  ---
145*4882a593Smuzhiyun  *            hid_div       n
146*4882a593Smuzhiyun  */
147*4882a593Smuzhiyun static unsigned long
calc_rate(unsigned long rate,u32 m,u32 n,u32 mode,u32 hid_div)148*4882a593Smuzhiyun calc_rate(unsigned long rate, u32 m, u32 n, u32 mode, u32 hid_div)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	if (hid_div) {
151*4882a593Smuzhiyun 		rate *= 2;
152*4882a593Smuzhiyun 		rate /= hid_div + 1;
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	if (mode) {
156*4882a593Smuzhiyun 		u64 tmp = rate;
157*4882a593Smuzhiyun 		tmp *= m;
158*4882a593Smuzhiyun 		do_div(tmp, n);
159*4882a593Smuzhiyun 		rate = tmp;
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	return rate;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun static unsigned long
clk_rcg2_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)166*4882a593Smuzhiyun clk_rcg2_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
169*4882a593Smuzhiyun 	u32 cfg, hid_div, m = 0, n = 0, mode = 0, mask;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	regmap_read(rcg->clkr.regmap, RCG_CFG_OFFSET(rcg), &cfg);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	if (rcg->mnd_width) {
174*4882a593Smuzhiyun 		mask = BIT(rcg->mnd_width) - 1;
175*4882a593Smuzhiyun 		regmap_read(rcg->clkr.regmap, RCG_M_OFFSET(rcg), &m);
176*4882a593Smuzhiyun 		m &= mask;
177*4882a593Smuzhiyun 		regmap_read(rcg->clkr.regmap, RCG_N_OFFSET(rcg), &n);
178*4882a593Smuzhiyun 		n =  ~n;
179*4882a593Smuzhiyun 		n &= mask;
180*4882a593Smuzhiyun 		n += m;
181*4882a593Smuzhiyun 		mode = cfg & CFG_MODE_MASK;
182*4882a593Smuzhiyun 		mode >>= CFG_MODE_SHIFT;
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	mask = BIT(rcg->hid_width) - 1;
186*4882a593Smuzhiyun 	hid_div = cfg >> CFG_SRC_DIV_SHIFT;
187*4882a593Smuzhiyun 	hid_div &= mask;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	return calc_rate(parent_rate, m, n, mode, hid_div);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
_freq_tbl_determine_rate(struct clk_hw * hw,const struct freq_tbl * f,struct clk_rate_request * req,enum freq_policy policy)192*4882a593Smuzhiyun static int _freq_tbl_determine_rate(struct clk_hw *hw, const struct freq_tbl *f,
193*4882a593Smuzhiyun 				    struct clk_rate_request *req,
194*4882a593Smuzhiyun 				    enum freq_policy policy)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	unsigned long clk_flags, rate = req->rate;
197*4882a593Smuzhiyun 	struct clk_hw *p;
198*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
199*4882a593Smuzhiyun 	int index;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	switch (policy) {
202*4882a593Smuzhiyun 	case FLOOR:
203*4882a593Smuzhiyun 		f = qcom_find_freq_floor(f, rate);
204*4882a593Smuzhiyun 		break;
205*4882a593Smuzhiyun 	case CEIL:
206*4882a593Smuzhiyun 		f = qcom_find_freq(f, rate);
207*4882a593Smuzhiyun 		break;
208*4882a593Smuzhiyun 	default:
209*4882a593Smuzhiyun 		return -EINVAL;
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	if (!f)
213*4882a593Smuzhiyun 		return -EINVAL;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	index = qcom_find_src_index(hw, rcg->parent_map, f->src);
216*4882a593Smuzhiyun 	if (index < 0)
217*4882a593Smuzhiyun 		return index;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	clk_flags = clk_hw_get_flags(hw);
220*4882a593Smuzhiyun 	p = clk_hw_get_parent_by_index(hw, index);
221*4882a593Smuzhiyun 	if (!p)
222*4882a593Smuzhiyun 		return -EINVAL;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	if (clk_flags & CLK_SET_RATE_PARENT) {
225*4882a593Smuzhiyun 		rate = f->freq;
226*4882a593Smuzhiyun 		if (f->pre_div) {
227*4882a593Smuzhiyun 			if (!rate)
228*4882a593Smuzhiyun 				rate = req->rate;
229*4882a593Smuzhiyun 			rate /= 2;
230*4882a593Smuzhiyun 			rate *= f->pre_div + 1;
231*4882a593Smuzhiyun 		}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 		if (f->n) {
234*4882a593Smuzhiyun 			u64 tmp = rate;
235*4882a593Smuzhiyun 			tmp = tmp * f->n;
236*4882a593Smuzhiyun 			do_div(tmp, f->m);
237*4882a593Smuzhiyun 			rate = tmp;
238*4882a593Smuzhiyun 		}
239*4882a593Smuzhiyun 	} else {
240*4882a593Smuzhiyun 		rate =  clk_hw_get_rate(p);
241*4882a593Smuzhiyun 	}
242*4882a593Smuzhiyun 	req->best_parent_hw = p;
243*4882a593Smuzhiyun 	req->best_parent_rate = rate;
244*4882a593Smuzhiyun 	req->rate = f->freq;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	return 0;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
clk_rcg2_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)249*4882a593Smuzhiyun static int clk_rcg2_determine_rate(struct clk_hw *hw,
250*4882a593Smuzhiyun 				   struct clk_rate_request *req)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	return _freq_tbl_determine_rate(hw, rcg->freq_tbl, req, CEIL);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
clk_rcg2_determine_floor_rate(struct clk_hw * hw,struct clk_rate_request * req)257*4882a593Smuzhiyun static int clk_rcg2_determine_floor_rate(struct clk_hw *hw,
258*4882a593Smuzhiyun 					 struct clk_rate_request *req)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	return _freq_tbl_determine_rate(hw, rcg->freq_tbl, req, FLOOR);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
__clk_rcg2_configure(struct clk_rcg2 * rcg,const struct freq_tbl * f)265*4882a593Smuzhiyun static int __clk_rcg2_configure(struct clk_rcg2 *rcg, const struct freq_tbl *f)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	u32 cfg, mask, d_val, not2d_val, n_minus_m;
268*4882a593Smuzhiyun 	struct clk_hw *hw = &rcg->clkr.hw;
269*4882a593Smuzhiyun 	int ret, index = qcom_find_src_index(hw, rcg->parent_map, f->src);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	if (index < 0)
272*4882a593Smuzhiyun 		return index;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	if (rcg->mnd_width && f->n) {
275*4882a593Smuzhiyun 		mask = BIT(rcg->mnd_width) - 1;
276*4882a593Smuzhiyun 		ret = regmap_update_bits(rcg->clkr.regmap,
277*4882a593Smuzhiyun 				RCG_M_OFFSET(rcg), mask, f->m);
278*4882a593Smuzhiyun 		if (ret)
279*4882a593Smuzhiyun 			return ret;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 		ret = regmap_update_bits(rcg->clkr.regmap,
282*4882a593Smuzhiyun 				RCG_N_OFFSET(rcg), mask, ~(f->n - f->m));
283*4882a593Smuzhiyun 		if (ret)
284*4882a593Smuzhiyun 			return ret;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 		/* Calculate 2d value */
287*4882a593Smuzhiyun 		d_val = f->n;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 		n_minus_m = f->n - f->m;
290*4882a593Smuzhiyun 		n_minus_m *= 2;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 		d_val = clamp_t(u32, d_val, f->m, n_minus_m);
293*4882a593Smuzhiyun 		not2d_val = ~d_val & mask;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 		ret = regmap_update_bits(rcg->clkr.regmap,
296*4882a593Smuzhiyun 				RCG_D_OFFSET(rcg), mask, not2d_val);
297*4882a593Smuzhiyun 		if (ret)
298*4882a593Smuzhiyun 			return ret;
299*4882a593Smuzhiyun 	}
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	mask = BIT(rcg->hid_width) - 1;
302*4882a593Smuzhiyun 	mask |= CFG_SRC_SEL_MASK | CFG_MODE_MASK | CFG_HW_CLK_CTRL_MASK;
303*4882a593Smuzhiyun 	cfg = f->pre_div << CFG_SRC_DIV_SHIFT;
304*4882a593Smuzhiyun 	cfg |= rcg->parent_map[index].cfg << CFG_SRC_SEL_SHIFT;
305*4882a593Smuzhiyun 	if (rcg->mnd_width && f->n && (f->m != f->n))
306*4882a593Smuzhiyun 		cfg |= CFG_MODE_DUAL_EDGE;
307*4882a593Smuzhiyun 	return regmap_update_bits(rcg->clkr.regmap, RCG_CFG_OFFSET(rcg),
308*4882a593Smuzhiyun 					mask, cfg);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
clk_rcg2_configure(struct clk_rcg2 * rcg,const struct freq_tbl * f)311*4882a593Smuzhiyun static int clk_rcg2_configure(struct clk_rcg2 *rcg, const struct freq_tbl *f)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	int ret;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	ret = __clk_rcg2_configure(rcg, f);
316*4882a593Smuzhiyun 	if (ret)
317*4882a593Smuzhiyun 		return ret;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	return update_config(rcg);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
__clk_rcg2_set_rate(struct clk_hw * hw,unsigned long rate,enum freq_policy policy)322*4882a593Smuzhiyun static int __clk_rcg2_set_rate(struct clk_hw *hw, unsigned long rate,
323*4882a593Smuzhiyun 			       enum freq_policy policy)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
326*4882a593Smuzhiyun 	const struct freq_tbl *f;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	switch (policy) {
329*4882a593Smuzhiyun 	case FLOOR:
330*4882a593Smuzhiyun 		f = qcom_find_freq_floor(rcg->freq_tbl, rate);
331*4882a593Smuzhiyun 		break;
332*4882a593Smuzhiyun 	case CEIL:
333*4882a593Smuzhiyun 		f = qcom_find_freq(rcg->freq_tbl, rate);
334*4882a593Smuzhiyun 		break;
335*4882a593Smuzhiyun 	default:
336*4882a593Smuzhiyun 		return -EINVAL;
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	if (!f)
340*4882a593Smuzhiyun 		return -EINVAL;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	return clk_rcg2_configure(rcg, f);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
clk_rcg2_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)345*4882a593Smuzhiyun static int clk_rcg2_set_rate(struct clk_hw *hw, unsigned long rate,
346*4882a593Smuzhiyun 			    unsigned long parent_rate)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	return __clk_rcg2_set_rate(hw, rate, CEIL);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
clk_rcg2_set_floor_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)351*4882a593Smuzhiyun static int clk_rcg2_set_floor_rate(struct clk_hw *hw, unsigned long rate,
352*4882a593Smuzhiyun 				   unsigned long parent_rate)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	return __clk_rcg2_set_rate(hw, rate, FLOOR);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
clk_rcg2_set_rate_and_parent(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate,u8 index)357*4882a593Smuzhiyun static int clk_rcg2_set_rate_and_parent(struct clk_hw *hw,
358*4882a593Smuzhiyun 		unsigned long rate, unsigned long parent_rate, u8 index)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	return __clk_rcg2_set_rate(hw, rate, CEIL);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
clk_rcg2_set_floor_rate_and_parent(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate,u8 index)363*4882a593Smuzhiyun static int clk_rcg2_set_floor_rate_and_parent(struct clk_hw *hw,
364*4882a593Smuzhiyun 		unsigned long rate, unsigned long parent_rate, u8 index)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun 	return __clk_rcg2_set_rate(hw, rate, FLOOR);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun const struct clk_ops clk_rcg2_ops = {
370*4882a593Smuzhiyun 	.is_enabled = clk_rcg2_is_enabled,
371*4882a593Smuzhiyun 	.get_parent = clk_rcg2_get_parent,
372*4882a593Smuzhiyun 	.set_parent = clk_rcg2_set_parent,
373*4882a593Smuzhiyun 	.recalc_rate = clk_rcg2_recalc_rate,
374*4882a593Smuzhiyun 	.determine_rate = clk_rcg2_determine_rate,
375*4882a593Smuzhiyun 	.set_rate = clk_rcg2_set_rate,
376*4882a593Smuzhiyun 	.set_rate_and_parent = clk_rcg2_set_rate_and_parent,
377*4882a593Smuzhiyun };
378*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_rcg2_ops);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun const struct clk_ops clk_rcg2_floor_ops = {
381*4882a593Smuzhiyun 	.is_enabled = clk_rcg2_is_enabled,
382*4882a593Smuzhiyun 	.get_parent = clk_rcg2_get_parent,
383*4882a593Smuzhiyun 	.set_parent = clk_rcg2_set_parent,
384*4882a593Smuzhiyun 	.recalc_rate = clk_rcg2_recalc_rate,
385*4882a593Smuzhiyun 	.determine_rate = clk_rcg2_determine_floor_rate,
386*4882a593Smuzhiyun 	.set_rate = clk_rcg2_set_floor_rate,
387*4882a593Smuzhiyun 	.set_rate_and_parent = clk_rcg2_set_floor_rate_and_parent,
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_rcg2_floor_ops);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun struct frac_entry {
392*4882a593Smuzhiyun 	int num;
393*4882a593Smuzhiyun 	int den;
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun static const struct frac_entry frac_table_675m[] = {	/* link rate of 270M */
397*4882a593Smuzhiyun 	{ 52, 295 },	/* 119 M */
398*4882a593Smuzhiyun 	{ 11, 57 },	/* 130.25 M */
399*4882a593Smuzhiyun 	{ 63, 307 },	/* 138.50 M */
400*4882a593Smuzhiyun 	{ 11, 50 },	/* 148.50 M */
401*4882a593Smuzhiyun 	{ 47, 206 },	/* 154 M */
402*4882a593Smuzhiyun 	{ 31, 100 },	/* 205.25 M */
403*4882a593Smuzhiyun 	{ 107, 269 },	/* 268.50 M */
404*4882a593Smuzhiyun 	{ },
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun static struct frac_entry frac_table_810m[] = { /* Link rate of 162M */
408*4882a593Smuzhiyun 	{ 31, 211 },	/* 119 M */
409*4882a593Smuzhiyun 	{ 32, 199 },	/* 130.25 M */
410*4882a593Smuzhiyun 	{ 63, 307 },	/* 138.50 M */
411*4882a593Smuzhiyun 	{ 11, 60 },	/* 148.50 M */
412*4882a593Smuzhiyun 	{ 50, 263 },	/* 154 M */
413*4882a593Smuzhiyun 	{ 31, 120 },	/* 205.25 M */
414*4882a593Smuzhiyun 	{ 119, 359 },	/* 268.50 M */
415*4882a593Smuzhiyun 	{ },
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun 
clk_edp_pixel_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)418*4882a593Smuzhiyun static int clk_edp_pixel_set_rate(struct clk_hw *hw, unsigned long rate,
419*4882a593Smuzhiyun 			      unsigned long parent_rate)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
422*4882a593Smuzhiyun 	struct freq_tbl f = *rcg->freq_tbl;
423*4882a593Smuzhiyun 	const struct frac_entry *frac;
424*4882a593Smuzhiyun 	int delta = 100000;
425*4882a593Smuzhiyun 	s64 src_rate = parent_rate;
426*4882a593Smuzhiyun 	s64 request;
427*4882a593Smuzhiyun 	u32 mask = BIT(rcg->hid_width) - 1;
428*4882a593Smuzhiyun 	u32 hid_div;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	if (src_rate == 810000000)
431*4882a593Smuzhiyun 		frac = frac_table_810m;
432*4882a593Smuzhiyun 	else
433*4882a593Smuzhiyun 		frac = frac_table_675m;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	for (; frac->num; frac++) {
436*4882a593Smuzhiyun 		request = rate;
437*4882a593Smuzhiyun 		request *= frac->den;
438*4882a593Smuzhiyun 		request = div_s64(request, frac->num);
439*4882a593Smuzhiyun 		if ((src_rate < (request - delta)) ||
440*4882a593Smuzhiyun 		    (src_rate > (request + delta)))
441*4882a593Smuzhiyun 			continue;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 		regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG,
444*4882a593Smuzhiyun 				&hid_div);
445*4882a593Smuzhiyun 		f.pre_div = hid_div;
446*4882a593Smuzhiyun 		f.pre_div >>= CFG_SRC_DIV_SHIFT;
447*4882a593Smuzhiyun 		f.pre_div &= mask;
448*4882a593Smuzhiyun 		f.m = frac->num;
449*4882a593Smuzhiyun 		f.n = frac->den;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 		return clk_rcg2_configure(rcg, &f);
452*4882a593Smuzhiyun 	}
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	return -EINVAL;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
clk_edp_pixel_set_rate_and_parent(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate,u8 index)457*4882a593Smuzhiyun static int clk_edp_pixel_set_rate_and_parent(struct clk_hw *hw,
458*4882a593Smuzhiyun 		unsigned long rate, unsigned long parent_rate, u8 index)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	/* Parent index is set statically in frequency table */
461*4882a593Smuzhiyun 	return clk_edp_pixel_set_rate(hw, rate, parent_rate);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun 
clk_edp_pixel_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)464*4882a593Smuzhiyun static int clk_edp_pixel_determine_rate(struct clk_hw *hw,
465*4882a593Smuzhiyun 					struct clk_rate_request *req)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
468*4882a593Smuzhiyun 	const struct freq_tbl *f = rcg->freq_tbl;
469*4882a593Smuzhiyun 	const struct frac_entry *frac;
470*4882a593Smuzhiyun 	int delta = 100000;
471*4882a593Smuzhiyun 	s64 request;
472*4882a593Smuzhiyun 	u32 mask = BIT(rcg->hid_width) - 1;
473*4882a593Smuzhiyun 	u32 hid_div;
474*4882a593Smuzhiyun 	int index = qcom_find_src_index(hw, rcg->parent_map, f->src);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	/* Force the correct parent */
477*4882a593Smuzhiyun 	req->best_parent_hw = clk_hw_get_parent_by_index(hw, index);
478*4882a593Smuzhiyun 	req->best_parent_rate = clk_hw_get_rate(req->best_parent_hw);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	if (req->best_parent_rate == 810000000)
481*4882a593Smuzhiyun 		frac = frac_table_810m;
482*4882a593Smuzhiyun 	else
483*4882a593Smuzhiyun 		frac = frac_table_675m;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	for (; frac->num; frac++) {
486*4882a593Smuzhiyun 		request = req->rate;
487*4882a593Smuzhiyun 		request *= frac->den;
488*4882a593Smuzhiyun 		request = div_s64(request, frac->num);
489*4882a593Smuzhiyun 		if ((req->best_parent_rate < (request - delta)) ||
490*4882a593Smuzhiyun 		    (req->best_parent_rate > (request + delta)))
491*4882a593Smuzhiyun 			continue;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 		regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG,
494*4882a593Smuzhiyun 				&hid_div);
495*4882a593Smuzhiyun 		hid_div >>= CFG_SRC_DIV_SHIFT;
496*4882a593Smuzhiyun 		hid_div &= mask;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 		req->rate = calc_rate(req->best_parent_rate,
499*4882a593Smuzhiyun 				      frac->num, frac->den,
500*4882a593Smuzhiyun 				      !!frac->den, hid_div);
501*4882a593Smuzhiyun 		return 0;
502*4882a593Smuzhiyun 	}
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	return -EINVAL;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun const struct clk_ops clk_edp_pixel_ops = {
508*4882a593Smuzhiyun 	.is_enabled = clk_rcg2_is_enabled,
509*4882a593Smuzhiyun 	.get_parent = clk_rcg2_get_parent,
510*4882a593Smuzhiyun 	.set_parent = clk_rcg2_set_parent,
511*4882a593Smuzhiyun 	.recalc_rate = clk_rcg2_recalc_rate,
512*4882a593Smuzhiyun 	.set_rate = clk_edp_pixel_set_rate,
513*4882a593Smuzhiyun 	.set_rate_and_parent = clk_edp_pixel_set_rate_and_parent,
514*4882a593Smuzhiyun 	.determine_rate = clk_edp_pixel_determine_rate,
515*4882a593Smuzhiyun };
516*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_edp_pixel_ops);
517*4882a593Smuzhiyun 
clk_byte_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)518*4882a593Smuzhiyun static int clk_byte_determine_rate(struct clk_hw *hw,
519*4882a593Smuzhiyun 				   struct clk_rate_request *req)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
522*4882a593Smuzhiyun 	const struct freq_tbl *f = rcg->freq_tbl;
523*4882a593Smuzhiyun 	int index = qcom_find_src_index(hw, rcg->parent_map, f->src);
524*4882a593Smuzhiyun 	unsigned long parent_rate, div;
525*4882a593Smuzhiyun 	u32 mask = BIT(rcg->hid_width) - 1;
526*4882a593Smuzhiyun 	struct clk_hw *p;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	if (req->rate == 0)
529*4882a593Smuzhiyun 		return -EINVAL;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	req->best_parent_hw = p = clk_hw_get_parent_by_index(hw, index);
532*4882a593Smuzhiyun 	req->best_parent_rate = parent_rate = clk_hw_round_rate(p, req->rate);
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	div = DIV_ROUND_UP((2 * parent_rate), req->rate) - 1;
535*4882a593Smuzhiyun 	div = min_t(u32, div, mask);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	req->rate = calc_rate(parent_rate, 0, 0, 0, div);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	return 0;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
clk_byte_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)542*4882a593Smuzhiyun static int clk_byte_set_rate(struct clk_hw *hw, unsigned long rate,
543*4882a593Smuzhiyun 			 unsigned long parent_rate)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
546*4882a593Smuzhiyun 	struct freq_tbl f = *rcg->freq_tbl;
547*4882a593Smuzhiyun 	unsigned long div;
548*4882a593Smuzhiyun 	u32 mask = BIT(rcg->hid_width) - 1;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	div = DIV_ROUND_UP((2 * parent_rate), rate) - 1;
551*4882a593Smuzhiyun 	div = min_t(u32, div, mask);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	f.pre_div = div;
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	return clk_rcg2_configure(rcg, &f);
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun 
clk_byte_set_rate_and_parent(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate,u8 index)558*4882a593Smuzhiyun static int clk_byte_set_rate_and_parent(struct clk_hw *hw,
559*4882a593Smuzhiyun 		unsigned long rate, unsigned long parent_rate, u8 index)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun 	/* Parent index is set statically in frequency table */
562*4882a593Smuzhiyun 	return clk_byte_set_rate(hw, rate, parent_rate);
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun const struct clk_ops clk_byte_ops = {
566*4882a593Smuzhiyun 	.is_enabled = clk_rcg2_is_enabled,
567*4882a593Smuzhiyun 	.get_parent = clk_rcg2_get_parent,
568*4882a593Smuzhiyun 	.set_parent = clk_rcg2_set_parent,
569*4882a593Smuzhiyun 	.recalc_rate = clk_rcg2_recalc_rate,
570*4882a593Smuzhiyun 	.set_rate = clk_byte_set_rate,
571*4882a593Smuzhiyun 	.set_rate_and_parent = clk_byte_set_rate_and_parent,
572*4882a593Smuzhiyun 	.determine_rate = clk_byte_determine_rate,
573*4882a593Smuzhiyun };
574*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_byte_ops);
575*4882a593Smuzhiyun 
clk_byte2_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)576*4882a593Smuzhiyun static int clk_byte2_determine_rate(struct clk_hw *hw,
577*4882a593Smuzhiyun 				    struct clk_rate_request *req)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
580*4882a593Smuzhiyun 	unsigned long parent_rate, div;
581*4882a593Smuzhiyun 	u32 mask = BIT(rcg->hid_width) - 1;
582*4882a593Smuzhiyun 	struct clk_hw *p;
583*4882a593Smuzhiyun 	unsigned long rate = req->rate;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	if (rate == 0)
586*4882a593Smuzhiyun 		return -EINVAL;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	p = req->best_parent_hw;
589*4882a593Smuzhiyun 	req->best_parent_rate = parent_rate = clk_hw_round_rate(p, rate);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	div = DIV_ROUND_UP((2 * parent_rate), rate) - 1;
592*4882a593Smuzhiyun 	div = min_t(u32, div, mask);
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	req->rate = calc_rate(parent_rate, 0, 0, 0, div);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	return 0;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
clk_byte2_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)599*4882a593Smuzhiyun static int clk_byte2_set_rate(struct clk_hw *hw, unsigned long rate,
600*4882a593Smuzhiyun 			 unsigned long parent_rate)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
603*4882a593Smuzhiyun 	struct freq_tbl f = { 0 };
604*4882a593Smuzhiyun 	unsigned long div;
605*4882a593Smuzhiyun 	int i, num_parents = clk_hw_get_num_parents(hw);
606*4882a593Smuzhiyun 	u32 mask = BIT(rcg->hid_width) - 1;
607*4882a593Smuzhiyun 	u32 cfg;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	div = DIV_ROUND_UP((2 * parent_rate), rate) - 1;
610*4882a593Smuzhiyun 	div = min_t(u32, div, mask);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	f.pre_div = div;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG, &cfg);
615*4882a593Smuzhiyun 	cfg &= CFG_SRC_SEL_MASK;
616*4882a593Smuzhiyun 	cfg >>= CFG_SRC_SEL_SHIFT;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	for (i = 0; i < num_parents; i++) {
619*4882a593Smuzhiyun 		if (cfg == rcg->parent_map[i].cfg) {
620*4882a593Smuzhiyun 			f.src = rcg->parent_map[i].src;
621*4882a593Smuzhiyun 			return clk_rcg2_configure(rcg, &f);
622*4882a593Smuzhiyun 		}
623*4882a593Smuzhiyun 	}
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	return -EINVAL;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun 
clk_byte2_set_rate_and_parent(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate,u8 index)628*4882a593Smuzhiyun static int clk_byte2_set_rate_and_parent(struct clk_hw *hw,
629*4882a593Smuzhiyun 		unsigned long rate, unsigned long parent_rate, u8 index)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun 	/* Read the hardware to determine parent during set_rate */
632*4882a593Smuzhiyun 	return clk_byte2_set_rate(hw, rate, parent_rate);
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun const struct clk_ops clk_byte2_ops = {
636*4882a593Smuzhiyun 	.is_enabled = clk_rcg2_is_enabled,
637*4882a593Smuzhiyun 	.get_parent = clk_rcg2_get_parent,
638*4882a593Smuzhiyun 	.set_parent = clk_rcg2_set_parent,
639*4882a593Smuzhiyun 	.recalc_rate = clk_rcg2_recalc_rate,
640*4882a593Smuzhiyun 	.set_rate = clk_byte2_set_rate,
641*4882a593Smuzhiyun 	.set_rate_and_parent = clk_byte2_set_rate_and_parent,
642*4882a593Smuzhiyun 	.determine_rate = clk_byte2_determine_rate,
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_byte2_ops);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun static const struct frac_entry frac_table_pixel[] = {
647*4882a593Smuzhiyun 	{ 3, 8 },
648*4882a593Smuzhiyun 	{ 2, 9 },
649*4882a593Smuzhiyun 	{ 4, 9 },
650*4882a593Smuzhiyun 	{ 1, 1 },
651*4882a593Smuzhiyun 	{ 2, 3 },
652*4882a593Smuzhiyun 	{ }
653*4882a593Smuzhiyun };
654*4882a593Smuzhiyun 
clk_pixel_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)655*4882a593Smuzhiyun static int clk_pixel_determine_rate(struct clk_hw *hw,
656*4882a593Smuzhiyun 				    struct clk_rate_request *req)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun 	unsigned long request, src_rate;
659*4882a593Smuzhiyun 	int delta = 100000;
660*4882a593Smuzhiyun 	const struct frac_entry *frac = frac_table_pixel;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	for (; frac->num; frac++) {
663*4882a593Smuzhiyun 		request = (req->rate * frac->den) / frac->num;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 		src_rate = clk_hw_round_rate(req->best_parent_hw, request);
666*4882a593Smuzhiyun 		if ((src_rate < (request - delta)) ||
667*4882a593Smuzhiyun 			(src_rate > (request + delta)))
668*4882a593Smuzhiyun 			continue;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 		req->best_parent_rate = src_rate;
671*4882a593Smuzhiyun 		req->rate = (src_rate * frac->num) / frac->den;
672*4882a593Smuzhiyun 		return 0;
673*4882a593Smuzhiyun 	}
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	return -EINVAL;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun 
clk_pixel_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)678*4882a593Smuzhiyun static int clk_pixel_set_rate(struct clk_hw *hw, unsigned long rate,
679*4882a593Smuzhiyun 		unsigned long parent_rate)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
682*4882a593Smuzhiyun 	struct freq_tbl f = { 0 };
683*4882a593Smuzhiyun 	const struct frac_entry *frac = frac_table_pixel;
684*4882a593Smuzhiyun 	unsigned long request;
685*4882a593Smuzhiyun 	int delta = 100000;
686*4882a593Smuzhiyun 	u32 mask = BIT(rcg->hid_width) - 1;
687*4882a593Smuzhiyun 	u32 hid_div, cfg;
688*4882a593Smuzhiyun 	int i, num_parents = clk_hw_get_num_parents(hw);
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG, &cfg);
691*4882a593Smuzhiyun 	cfg &= CFG_SRC_SEL_MASK;
692*4882a593Smuzhiyun 	cfg >>= CFG_SRC_SEL_SHIFT;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	for (i = 0; i < num_parents; i++)
695*4882a593Smuzhiyun 		if (cfg == rcg->parent_map[i].cfg) {
696*4882a593Smuzhiyun 			f.src = rcg->parent_map[i].src;
697*4882a593Smuzhiyun 			break;
698*4882a593Smuzhiyun 		}
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	for (; frac->num; frac++) {
701*4882a593Smuzhiyun 		request = (rate * frac->den) / frac->num;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 		if ((parent_rate < (request - delta)) ||
704*4882a593Smuzhiyun 			(parent_rate > (request + delta)))
705*4882a593Smuzhiyun 			continue;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 		regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG,
708*4882a593Smuzhiyun 				&hid_div);
709*4882a593Smuzhiyun 		f.pre_div = hid_div;
710*4882a593Smuzhiyun 		f.pre_div >>= CFG_SRC_DIV_SHIFT;
711*4882a593Smuzhiyun 		f.pre_div &= mask;
712*4882a593Smuzhiyun 		f.m = frac->num;
713*4882a593Smuzhiyun 		f.n = frac->den;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 		return clk_rcg2_configure(rcg, &f);
716*4882a593Smuzhiyun 	}
717*4882a593Smuzhiyun 	return -EINVAL;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun 
clk_pixel_set_rate_and_parent(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate,u8 index)720*4882a593Smuzhiyun static int clk_pixel_set_rate_and_parent(struct clk_hw *hw, unsigned long rate,
721*4882a593Smuzhiyun 		unsigned long parent_rate, u8 index)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun 	return clk_pixel_set_rate(hw, rate, parent_rate);
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun const struct clk_ops clk_pixel_ops = {
727*4882a593Smuzhiyun 	.is_enabled = clk_rcg2_is_enabled,
728*4882a593Smuzhiyun 	.get_parent = clk_rcg2_get_parent,
729*4882a593Smuzhiyun 	.set_parent = clk_rcg2_set_parent,
730*4882a593Smuzhiyun 	.recalc_rate = clk_rcg2_recalc_rate,
731*4882a593Smuzhiyun 	.set_rate = clk_pixel_set_rate,
732*4882a593Smuzhiyun 	.set_rate_and_parent = clk_pixel_set_rate_and_parent,
733*4882a593Smuzhiyun 	.determine_rate = clk_pixel_determine_rate,
734*4882a593Smuzhiyun };
735*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_pixel_ops);
736*4882a593Smuzhiyun 
clk_gfx3d_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)737*4882a593Smuzhiyun static int clk_gfx3d_determine_rate(struct clk_hw *hw,
738*4882a593Smuzhiyun 				    struct clk_rate_request *req)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun 	struct clk_rate_request parent_req = { };
741*4882a593Smuzhiyun 	struct clk_hw *p2, *p8, *p9, *xo;
742*4882a593Smuzhiyun 	unsigned long p9_rate;
743*4882a593Smuzhiyun 	int ret;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	xo = clk_hw_get_parent_by_index(hw, 0);
746*4882a593Smuzhiyun 	if (req->rate == clk_hw_get_rate(xo)) {
747*4882a593Smuzhiyun 		req->best_parent_hw = xo;
748*4882a593Smuzhiyun 		return 0;
749*4882a593Smuzhiyun 	}
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	p9 = clk_hw_get_parent_by_index(hw, 2);
752*4882a593Smuzhiyun 	p2 = clk_hw_get_parent_by_index(hw, 3);
753*4882a593Smuzhiyun 	p8 = clk_hw_get_parent_by_index(hw, 4);
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	/* PLL9 is a fixed rate PLL */
756*4882a593Smuzhiyun 	p9_rate = clk_hw_get_rate(p9);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	parent_req.rate = req->rate = min(req->rate, p9_rate);
759*4882a593Smuzhiyun 	if (req->rate == p9_rate) {
760*4882a593Smuzhiyun 		req->rate = req->best_parent_rate = p9_rate;
761*4882a593Smuzhiyun 		req->best_parent_hw = p9;
762*4882a593Smuzhiyun 		return 0;
763*4882a593Smuzhiyun 	}
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	if (req->best_parent_hw == p9) {
766*4882a593Smuzhiyun 		/* Are we going back to a previously used rate? */
767*4882a593Smuzhiyun 		if (clk_hw_get_rate(p8) == req->rate)
768*4882a593Smuzhiyun 			req->best_parent_hw = p8;
769*4882a593Smuzhiyun 		else
770*4882a593Smuzhiyun 			req->best_parent_hw = p2;
771*4882a593Smuzhiyun 	} else if (req->best_parent_hw == p8) {
772*4882a593Smuzhiyun 		req->best_parent_hw = p2;
773*4882a593Smuzhiyun 	} else {
774*4882a593Smuzhiyun 		req->best_parent_hw = p8;
775*4882a593Smuzhiyun 	}
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	ret = __clk_determine_rate(req->best_parent_hw, &parent_req);
778*4882a593Smuzhiyun 	if (ret)
779*4882a593Smuzhiyun 		return ret;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	req->rate = req->best_parent_rate = parent_req.rate;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	return 0;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun 
clk_gfx3d_set_rate_and_parent(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate,u8 index)786*4882a593Smuzhiyun static int clk_gfx3d_set_rate_and_parent(struct clk_hw *hw, unsigned long rate,
787*4882a593Smuzhiyun 		unsigned long parent_rate, u8 index)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
790*4882a593Smuzhiyun 	u32 cfg;
791*4882a593Smuzhiyun 	int ret;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	/* Just mux it, we don't use the division or m/n hardware */
794*4882a593Smuzhiyun 	cfg = rcg->parent_map[index].cfg << CFG_SRC_SEL_SHIFT;
795*4882a593Smuzhiyun 	ret = regmap_write(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG, cfg);
796*4882a593Smuzhiyun 	if (ret)
797*4882a593Smuzhiyun 		return ret;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	return update_config(rcg);
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun 
clk_gfx3d_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)802*4882a593Smuzhiyun static int clk_gfx3d_set_rate(struct clk_hw *hw, unsigned long rate,
803*4882a593Smuzhiyun 			      unsigned long parent_rate)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun 	/*
806*4882a593Smuzhiyun 	 * We should never get here; clk_gfx3d_determine_rate() should always
807*4882a593Smuzhiyun 	 * make us use a different parent than what we're currently using, so
808*4882a593Smuzhiyun 	 * clk_gfx3d_set_rate_and_parent() should always be called.
809*4882a593Smuzhiyun 	 */
810*4882a593Smuzhiyun 	return 0;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun const struct clk_ops clk_gfx3d_ops = {
814*4882a593Smuzhiyun 	.is_enabled = clk_rcg2_is_enabled,
815*4882a593Smuzhiyun 	.get_parent = clk_rcg2_get_parent,
816*4882a593Smuzhiyun 	.set_parent = clk_rcg2_set_parent,
817*4882a593Smuzhiyun 	.recalc_rate = clk_rcg2_recalc_rate,
818*4882a593Smuzhiyun 	.set_rate = clk_gfx3d_set_rate,
819*4882a593Smuzhiyun 	.set_rate_and_parent = clk_gfx3d_set_rate_and_parent,
820*4882a593Smuzhiyun 	.determine_rate = clk_gfx3d_determine_rate,
821*4882a593Smuzhiyun };
822*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_gfx3d_ops);
823*4882a593Smuzhiyun 
clk_rcg2_set_force_enable(struct clk_hw * hw)824*4882a593Smuzhiyun static int clk_rcg2_set_force_enable(struct clk_hw *hw)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
827*4882a593Smuzhiyun 	const char *name = clk_hw_get_name(hw);
828*4882a593Smuzhiyun 	int ret, count;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	ret = regmap_update_bits(rcg->clkr.regmap, rcg->cmd_rcgr + CMD_REG,
831*4882a593Smuzhiyun 				 CMD_ROOT_EN, CMD_ROOT_EN);
832*4882a593Smuzhiyun 	if (ret)
833*4882a593Smuzhiyun 		return ret;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	/* wait for RCG to turn ON */
836*4882a593Smuzhiyun 	for (count = 500; count > 0; count--) {
837*4882a593Smuzhiyun 		if (clk_rcg2_is_enabled(hw))
838*4882a593Smuzhiyun 			return 0;
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 		udelay(1);
841*4882a593Smuzhiyun 	}
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	pr_err("%s: RCG did not turn on\n", name);
844*4882a593Smuzhiyun 	return -ETIMEDOUT;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun 
clk_rcg2_clear_force_enable(struct clk_hw * hw)847*4882a593Smuzhiyun static int clk_rcg2_clear_force_enable(struct clk_hw *hw)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	return regmap_update_bits(rcg->clkr.regmap, rcg->cmd_rcgr + CMD_REG,
852*4882a593Smuzhiyun 					CMD_ROOT_EN, 0);
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun static int
clk_rcg2_shared_force_enable_clear(struct clk_hw * hw,const struct freq_tbl * f)856*4882a593Smuzhiyun clk_rcg2_shared_force_enable_clear(struct clk_hw *hw, const struct freq_tbl *f)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
859*4882a593Smuzhiyun 	int ret;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	ret = clk_rcg2_set_force_enable(hw);
862*4882a593Smuzhiyun 	if (ret)
863*4882a593Smuzhiyun 		return ret;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	ret = clk_rcg2_configure(rcg, f);
866*4882a593Smuzhiyun 	if (ret)
867*4882a593Smuzhiyun 		return ret;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	return clk_rcg2_clear_force_enable(hw);
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun 
clk_rcg2_shared_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)872*4882a593Smuzhiyun static int clk_rcg2_shared_set_rate(struct clk_hw *hw, unsigned long rate,
873*4882a593Smuzhiyun 				    unsigned long parent_rate)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
876*4882a593Smuzhiyun 	const struct freq_tbl *f;
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	f = qcom_find_freq(rcg->freq_tbl, rate);
879*4882a593Smuzhiyun 	if (!f)
880*4882a593Smuzhiyun 		return -EINVAL;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	/*
883*4882a593Smuzhiyun 	 * In case clock is disabled, update the CFG, M, N and D registers
884*4882a593Smuzhiyun 	 * and don't hit the update bit of CMD register.
885*4882a593Smuzhiyun 	 */
886*4882a593Smuzhiyun 	if (!__clk_is_enabled(hw->clk))
887*4882a593Smuzhiyun 		return __clk_rcg2_configure(rcg, f);
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	return clk_rcg2_shared_force_enable_clear(hw, f);
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun 
clk_rcg2_shared_set_rate_and_parent(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate,u8 index)892*4882a593Smuzhiyun static int clk_rcg2_shared_set_rate_and_parent(struct clk_hw *hw,
893*4882a593Smuzhiyun 		unsigned long rate, unsigned long parent_rate, u8 index)
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun 	return clk_rcg2_shared_set_rate(hw, rate, parent_rate);
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun 
clk_rcg2_shared_enable(struct clk_hw * hw)898*4882a593Smuzhiyun static int clk_rcg2_shared_enable(struct clk_hw *hw)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
901*4882a593Smuzhiyun 	int ret;
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	/*
904*4882a593Smuzhiyun 	 * Set the update bit because required configuration has already
905*4882a593Smuzhiyun 	 * been written in clk_rcg2_shared_set_rate()
906*4882a593Smuzhiyun 	 */
907*4882a593Smuzhiyun 	ret = clk_rcg2_set_force_enable(hw);
908*4882a593Smuzhiyun 	if (ret)
909*4882a593Smuzhiyun 		return ret;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	ret = update_config(rcg);
912*4882a593Smuzhiyun 	if (ret)
913*4882a593Smuzhiyun 		return ret;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	return clk_rcg2_clear_force_enable(hw);
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun 
clk_rcg2_shared_disable(struct clk_hw * hw)918*4882a593Smuzhiyun static void clk_rcg2_shared_disable(struct clk_hw *hw)
919*4882a593Smuzhiyun {
920*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
921*4882a593Smuzhiyun 	u32 cfg;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	/*
924*4882a593Smuzhiyun 	 * Store current configuration as switching to safe source would clear
925*4882a593Smuzhiyun 	 * the SRC and DIV of CFG register
926*4882a593Smuzhiyun 	 */
927*4882a593Smuzhiyun 	regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG, &cfg);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	/*
930*4882a593Smuzhiyun 	 * Park the RCG at a safe configuration - sourced off of safe source.
931*4882a593Smuzhiyun 	 * Force enable and disable the RCG while configuring it to safeguard
932*4882a593Smuzhiyun 	 * against any update signal coming from the downstream clock.
933*4882a593Smuzhiyun 	 * The current parent is still prepared and enabled at this point, and
934*4882a593Smuzhiyun 	 * the safe source is always on while application processor subsystem
935*4882a593Smuzhiyun 	 * is online. Therefore, the RCG can safely switch its parent.
936*4882a593Smuzhiyun 	 */
937*4882a593Smuzhiyun 	clk_rcg2_set_force_enable(hw);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	regmap_write(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG,
940*4882a593Smuzhiyun 		     rcg->safe_src_index << CFG_SRC_SEL_SHIFT);
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	update_config(rcg);
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	clk_rcg2_clear_force_enable(hw);
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	/* Write back the stored configuration corresponding to current rate */
947*4882a593Smuzhiyun 	regmap_write(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG, cfg);
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun const struct clk_ops clk_rcg2_shared_ops = {
951*4882a593Smuzhiyun 	.enable = clk_rcg2_shared_enable,
952*4882a593Smuzhiyun 	.disable = clk_rcg2_shared_disable,
953*4882a593Smuzhiyun 	.get_parent = clk_rcg2_get_parent,
954*4882a593Smuzhiyun 	.set_parent = clk_rcg2_set_parent,
955*4882a593Smuzhiyun 	.recalc_rate = clk_rcg2_recalc_rate,
956*4882a593Smuzhiyun 	.determine_rate = clk_rcg2_determine_rate,
957*4882a593Smuzhiyun 	.set_rate = clk_rcg2_shared_set_rate,
958*4882a593Smuzhiyun 	.set_rate_and_parent = clk_rcg2_shared_set_rate_and_parent,
959*4882a593Smuzhiyun };
960*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_rcg2_shared_ops);
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun /* Common APIs to be used for DFS based RCGR */
clk_rcg2_dfs_populate_freq(struct clk_hw * hw,unsigned int l,struct freq_tbl * f)963*4882a593Smuzhiyun static void clk_rcg2_dfs_populate_freq(struct clk_hw *hw, unsigned int l,
964*4882a593Smuzhiyun 				       struct freq_tbl *f)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
967*4882a593Smuzhiyun 	struct clk_hw *p;
968*4882a593Smuzhiyun 	unsigned long prate = 0;
969*4882a593Smuzhiyun 	u32 val, mask, cfg, mode, src;
970*4882a593Smuzhiyun 	int i, num_parents;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + SE_PERF_DFSR(l), &cfg);
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	mask = BIT(rcg->hid_width) - 1;
975*4882a593Smuzhiyun 	f->pre_div = 1;
976*4882a593Smuzhiyun 	if (cfg & mask)
977*4882a593Smuzhiyun 		f->pre_div = cfg & mask;
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	src = cfg & CFG_SRC_SEL_MASK;
980*4882a593Smuzhiyun 	src >>= CFG_SRC_SEL_SHIFT;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	num_parents = clk_hw_get_num_parents(hw);
983*4882a593Smuzhiyun 	for (i = 0; i < num_parents; i++) {
984*4882a593Smuzhiyun 		if (src == rcg->parent_map[i].cfg) {
985*4882a593Smuzhiyun 			f->src = rcg->parent_map[i].src;
986*4882a593Smuzhiyun 			p = clk_hw_get_parent_by_index(&rcg->clkr.hw, i);
987*4882a593Smuzhiyun 			prate = clk_hw_get_rate(p);
988*4882a593Smuzhiyun 		}
989*4882a593Smuzhiyun 	}
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	mode = cfg & CFG_MODE_MASK;
992*4882a593Smuzhiyun 	mode >>= CFG_MODE_SHIFT;
993*4882a593Smuzhiyun 	if (mode) {
994*4882a593Smuzhiyun 		mask = BIT(rcg->mnd_width) - 1;
995*4882a593Smuzhiyun 		regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + SE_PERF_M_DFSR(l),
996*4882a593Smuzhiyun 			    &val);
997*4882a593Smuzhiyun 		val &= mask;
998*4882a593Smuzhiyun 		f->m = val;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 		regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + SE_PERF_N_DFSR(l),
1001*4882a593Smuzhiyun 			    &val);
1002*4882a593Smuzhiyun 		val = ~val;
1003*4882a593Smuzhiyun 		val &= mask;
1004*4882a593Smuzhiyun 		val += f->m;
1005*4882a593Smuzhiyun 		f->n = val;
1006*4882a593Smuzhiyun 	}
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	f->freq = calc_rate(prate, f->m, f->n, mode, f->pre_div);
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun 
clk_rcg2_dfs_populate_freq_table(struct clk_rcg2 * rcg)1011*4882a593Smuzhiyun static int clk_rcg2_dfs_populate_freq_table(struct clk_rcg2 *rcg)
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun 	struct freq_tbl *freq_tbl;
1014*4882a593Smuzhiyun 	int i;
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	/* Allocate space for 1 extra since table is NULL terminated */
1017*4882a593Smuzhiyun 	freq_tbl = kcalloc(MAX_PERF_LEVEL + 1, sizeof(*freq_tbl), GFP_KERNEL);
1018*4882a593Smuzhiyun 	if (!freq_tbl)
1019*4882a593Smuzhiyun 		return -ENOMEM;
1020*4882a593Smuzhiyun 	rcg->freq_tbl = freq_tbl;
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	for (i = 0; i < MAX_PERF_LEVEL; i++)
1023*4882a593Smuzhiyun 		clk_rcg2_dfs_populate_freq(&rcg->clkr.hw, i, freq_tbl + i);
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	return 0;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun 
clk_rcg2_dfs_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)1028*4882a593Smuzhiyun static int clk_rcg2_dfs_determine_rate(struct clk_hw *hw,
1029*4882a593Smuzhiyun 				   struct clk_rate_request *req)
1030*4882a593Smuzhiyun {
1031*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
1032*4882a593Smuzhiyun 	int ret;
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	if (!rcg->freq_tbl) {
1035*4882a593Smuzhiyun 		ret = clk_rcg2_dfs_populate_freq_table(rcg);
1036*4882a593Smuzhiyun 		if (ret) {
1037*4882a593Smuzhiyun 			pr_err("Failed to update DFS tables for %s\n",
1038*4882a593Smuzhiyun 					clk_hw_get_name(hw));
1039*4882a593Smuzhiyun 			return ret;
1040*4882a593Smuzhiyun 		}
1041*4882a593Smuzhiyun 	}
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	return clk_rcg2_determine_rate(hw, req);
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun static unsigned long
clk_rcg2_dfs_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)1047*4882a593Smuzhiyun clk_rcg2_dfs_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
1050*4882a593Smuzhiyun 	u32 level, mask, cfg, m = 0, n = 0, mode, pre_div;
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	regmap_read(rcg->clkr.regmap,
1053*4882a593Smuzhiyun 		    rcg->cmd_rcgr + SE_CMD_DFSR_OFFSET, &level);
1054*4882a593Smuzhiyun 	level &= GENMASK(4, 1);
1055*4882a593Smuzhiyun 	level >>= 1;
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	if (rcg->freq_tbl)
1058*4882a593Smuzhiyun 		return rcg->freq_tbl[level].freq;
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	/*
1061*4882a593Smuzhiyun 	 * Assume that parent_rate is actually the parent because
1062*4882a593Smuzhiyun 	 * we can't do any better at figuring it out when the table
1063*4882a593Smuzhiyun 	 * hasn't been populated yet. We only populate the table
1064*4882a593Smuzhiyun 	 * in determine_rate because we can't guarantee the parents
1065*4882a593Smuzhiyun 	 * will be registered with the framework until then.
1066*4882a593Smuzhiyun 	 */
1067*4882a593Smuzhiyun 	regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + SE_PERF_DFSR(level),
1068*4882a593Smuzhiyun 		    &cfg);
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	mask = BIT(rcg->hid_width) - 1;
1071*4882a593Smuzhiyun 	pre_div = 1;
1072*4882a593Smuzhiyun 	if (cfg & mask)
1073*4882a593Smuzhiyun 		pre_div = cfg & mask;
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	mode = cfg & CFG_MODE_MASK;
1076*4882a593Smuzhiyun 	mode >>= CFG_MODE_SHIFT;
1077*4882a593Smuzhiyun 	if (mode) {
1078*4882a593Smuzhiyun 		mask = BIT(rcg->mnd_width) - 1;
1079*4882a593Smuzhiyun 		regmap_read(rcg->clkr.regmap,
1080*4882a593Smuzhiyun 			    rcg->cmd_rcgr + SE_PERF_M_DFSR(level), &m);
1081*4882a593Smuzhiyun 		m &= mask;
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 		regmap_read(rcg->clkr.regmap,
1084*4882a593Smuzhiyun 			    rcg->cmd_rcgr + SE_PERF_N_DFSR(level), &n);
1085*4882a593Smuzhiyun 		n = ~n;
1086*4882a593Smuzhiyun 		n &= mask;
1087*4882a593Smuzhiyun 		n += m;
1088*4882a593Smuzhiyun 	}
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	return calc_rate(parent_rate, m, n, mode, pre_div);
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun static const struct clk_ops clk_rcg2_dfs_ops = {
1094*4882a593Smuzhiyun 	.is_enabled = clk_rcg2_is_enabled,
1095*4882a593Smuzhiyun 	.get_parent = clk_rcg2_get_parent,
1096*4882a593Smuzhiyun 	.determine_rate = clk_rcg2_dfs_determine_rate,
1097*4882a593Smuzhiyun 	.recalc_rate = clk_rcg2_dfs_recalc_rate,
1098*4882a593Smuzhiyun };
1099*4882a593Smuzhiyun 
clk_rcg2_enable_dfs(const struct clk_rcg_dfs_data * data,struct regmap * regmap)1100*4882a593Smuzhiyun static int clk_rcg2_enable_dfs(const struct clk_rcg_dfs_data *data,
1101*4882a593Smuzhiyun 			       struct regmap *regmap)
1102*4882a593Smuzhiyun {
1103*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = data->rcg;
1104*4882a593Smuzhiyun 	struct clk_init_data *init = data->init;
1105*4882a593Smuzhiyun 	u32 val;
1106*4882a593Smuzhiyun 	int ret;
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	ret = regmap_read(regmap, rcg->cmd_rcgr + SE_CMD_DFSR_OFFSET, &val);
1109*4882a593Smuzhiyun 	if (ret)
1110*4882a593Smuzhiyun 		return -EINVAL;
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	if (!(val & SE_CMD_DFS_EN))
1113*4882a593Smuzhiyun 		return 0;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	/*
1116*4882a593Smuzhiyun 	 * Rate changes with consumer writing a register in
1117*4882a593Smuzhiyun 	 * their own I/O region
1118*4882a593Smuzhiyun 	 */
1119*4882a593Smuzhiyun 	init->flags |= CLK_GET_RATE_NOCACHE;
1120*4882a593Smuzhiyun 	init->ops = &clk_rcg2_dfs_ops;
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	rcg->freq_tbl = NULL;
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	return 0;
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun 
qcom_cc_register_rcg_dfs(struct regmap * regmap,const struct clk_rcg_dfs_data * rcgs,size_t len)1127*4882a593Smuzhiyun int qcom_cc_register_rcg_dfs(struct regmap *regmap,
1128*4882a593Smuzhiyun 			     const struct clk_rcg_dfs_data *rcgs, size_t len)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun 	int i, ret;
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	for (i = 0; i < len; i++) {
1133*4882a593Smuzhiyun 		ret = clk_rcg2_enable_dfs(&rcgs[i], regmap);
1134*4882a593Smuzhiyun 		if (ret)
1135*4882a593Smuzhiyun 			return ret;
1136*4882a593Smuzhiyun 	}
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	return 0;
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(qcom_cc_register_rcg_dfs);
1141*4882a593Smuzhiyun 
clk_rcg2_dp_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)1142*4882a593Smuzhiyun static int clk_rcg2_dp_set_rate(struct clk_hw *hw, unsigned long rate,
1143*4882a593Smuzhiyun 			unsigned long parent_rate)
1144*4882a593Smuzhiyun {
1145*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
1146*4882a593Smuzhiyun 	struct freq_tbl f = { 0 };
1147*4882a593Smuzhiyun 	u32 mask = BIT(rcg->hid_width) - 1;
1148*4882a593Smuzhiyun 	u32 hid_div, cfg;
1149*4882a593Smuzhiyun 	int i, num_parents = clk_hw_get_num_parents(hw);
1150*4882a593Smuzhiyun 	unsigned long num, den;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	rational_best_approximation(parent_rate, rate,
1153*4882a593Smuzhiyun 			GENMASK(rcg->mnd_width - 1, 0),
1154*4882a593Smuzhiyun 			GENMASK(rcg->mnd_width - 1, 0), &den, &num);
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	if (!num || !den)
1157*4882a593Smuzhiyun 		return -EINVAL;
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	regmap_read(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG, &cfg);
1160*4882a593Smuzhiyun 	hid_div = cfg;
1161*4882a593Smuzhiyun 	cfg &= CFG_SRC_SEL_MASK;
1162*4882a593Smuzhiyun 	cfg >>= CFG_SRC_SEL_SHIFT;
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 	for (i = 0; i < num_parents; i++) {
1165*4882a593Smuzhiyun 		if (cfg == rcg->parent_map[i].cfg) {
1166*4882a593Smuzhiyun 			f.src = rcg->parent_map[i].src;
1167*4882a593Smuzhiyun 			break;
1168*4882a593Smuzhiyun 		}
1169*4882a593Smuzhiyun 	}
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	f.pre_div = hid_div;
1172*4882a593Smuzhiyun 	f.pre_div >>= CFG_SRC_DIV_SHIFT;
1173*4882a593Smuzhiyun 	f.pre_div &= mask;
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	if (num != den) {
1176*4882a593Smuzhiyun 		f.m = num;
1177*4882a593Smuzhiyun 		f.n = den;
1178*4882a593Smuzhiyun 	} else {
1179*4882a593Smuzhiyun 		f.m = 0;
1180*4882a593Smuzhiyun 		f.n = 0;
1181*4882a593Smuzhiyun 	}
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	return clk_rcg2_configure(rcg, &f);
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun 
clk_rcg2_dp_set_rate_and_parent(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate,u8 index)1186*4882a593Smuzhiyun static int clk_rcg2_dp_set_rate_and_parent(struct clk_hw *hw,
1187*4882a593Smuzhiyun 		unsigned long rate, unsigned long parent_rate, u8 index)
1188*4882a593Smuzhiyun {
1189*4882a593Smuzhiyun 	return clk_rcg2_dp_set_rate(hw, rate, parent_rate);
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun 
clk_rcg2_dp_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)1192*4882a593Smuzhiyun static int clk_rcg2_dp_determine_rate(struct clk_hw *hw,
1193*4882a593Smuzhiyun 				struct clk_rate_request *req)
1194*4882a593Smuzhiyun {
1195*4882a593Smuzhiyun 	struct clk_rcg2 *rcg = to_clk_rcg2(hw);
1196*4882a593Smuzhiyun 	unsigned long num, den;
1197*4882a593Smuzhiyun 	u64 tmp;
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	/* Parent rate is a fixed phy link rate */
1200*4882a593Smuzhiyun 	rational_best_approximation(req->best_parent_rate, req->rate,
1201*4882a593Smuzhiyun 			GENMASK(rcg->mnd_width - 1, 0),
1202*4882a593Smuzhiyun 			GENMASK(rcg->mnd_width - 1, 0), &den, &num);
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	if (!num || !den)
1205*4882a593Smuzhiyun 		return -EINVAL;
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	tmp = req->best_parent_rate * num;
1208*4882a593Smuzhiyun 	do_div(tmp, den);
1209*4882a593Smuzhiyun 	req->rate = tmp;
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	return 0;
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun const struct clk_ops clk_dp_ops = {
1215*4882a593Smuzhiyun 	.is_enabled = clk_rcg2_is_enabled,
1216*4882a593Smuzhiyun 	.get_parent = clk_rcg2_get_parent,
1217*4882a593Smuzhiyun 	.set_parent = clk_rcg2_set_parent,
1218*4882a593Smuzhiyun 	.recalc_rate = clk_rcg2_recalc_rate,
1219*4882a593Smuzhiyun 	.set_rate = clk_rcg2_dp_set_rate,
1220*4882a593Smuzhiyun 	.set_rate_and_parent = clk_rcg2_dp_set_rate_and_parent,
1221*4882a593Smuzhiyun 	.determine_rate = clk_rcg2_dp_determine_rate,
1222*4882a593Smuzhiyun };
1223*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_dp_ops);
1224