1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2013, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/export.h>
10*4882a593Smuzhiyun #include <linux/clk-provider.h>
11*4882a593Smuzhiyun #include <linux/regmap.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <asm/div64.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "clk-rcg.h"
16*4882a593Smuzhiyun #include "common.h"
17*4882a593Smuzhiyun
ns_to_src(struct src_sel * s,u32 ns)18*4882a593Smuzhiyun static u32 ns_to_src(struct src_sel *s, u32 ns)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun ns >>= s->src_sel_shift;
21*4882a593Smuzhiyun ns &= SRC_SEL_MASK;
22*4882a593Smuzhiyun return ns;
23*4882a593Smuzhiyun }
24*4882a593Smuzhiyun
src_to_ns(struct src_sel * s,u8 src,u32 ns)25*4882a593Smuzhiyun static u32 src_to_ns(struct src_sel *s, u8 src, u32 ns)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun u32 mask;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun mask = SRC_SEL_MASK;
30*4882a593Smuzhiyun mask <<= s->src_sel_shift;
31*4882a593Smuzhiyun ns &= ~mask;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun ns |= src << s->src_sel_shift;
34*4882a593Smuzhiyun return ns;
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun
clk_rcg_get_parent(struct clk_hw * hw)37*4882a593Smuzhiyun static u8 clk_rcg_get_parent(struct clk_hw *hw)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun struct clk_rcg *rcg = to_clk_rcg(hw);
40*4882a593Smuzhiyun int num_parents = clk_hw_get_num_parents(hw);
41*4882a593Smuzhiyun u32 ns;
42*4882a593Smuzhiyun int i, ret;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun ret = regmap_read(rcg->clkr.regmap, rcg->ns_reg, &ns);
45*4882a593Smuzhiyun if (ret)
46*4882a593Smuzhiyun goto err;
47*4882a593Smuzhiyun ns = ns_to_src(&rcg->s, ns);
48*4882a593Smuzhiyun for (i = 0; i < num_parents; i++)
49*4882a593Smuzhiyun if (ns == rcg->s.parent_map[i].cfg)
50*4882a593Smuzhiyun return i;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun err:
53*4882a593Smuzhiyun pr_debug("%s: Clock %s has invalid parent, using default.\n",
54*4882a593Smuzhiyun __func__, clk_hw_get_name(hw));
55*4882a593Smuzhiyun return 0;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
reg_to_bank(struct clk_dyn_rcg * rcg,u32 bank)58*4882a593Smuzhiyun static int reg_to_bank(struct clk_dyn_rcg *rcg, u32 bank)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun bank &= BIT(rcg->mux_sel_bit);
61*4882a593Smuzhiyun return !!bank;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
clk_dyn_rcg_get_parent(struct clk_hw * hw)64*4882a593Smuzhiyun static u8 clk_dyn_rcg_get_parent(struct clk_hw *hw)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun struct clk_dyn_rcg *rcg = to_clk_dyn_rcg(hw);
67*4882a593Smuzhiyun int num_parents = clk_hw_get_num_parents(hw);
68*4882a593Smuzhiyun u32 ns, reg;
69*4882a593Smuzhiyun int bank;
70*4882a593Smuzhiyun int i, ret;
71*4882a593Smuzhiyun struct src_sel *s;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun ret = regmap_read(rcg->clkr.regmap, rcg->bank_reg, ®);
74*4882a593Smuzhiyun if (ret)
75*4882a593Smuzhiyun goto err;
76*4882a593Smuzhiyun bank = reg_to_bank(rcg, reg);
77*4882a593Smuzhiyun s = &rcg->s[bank];
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun ret = regmap_read(rcg->clkr.regmap, rcg->ns_reg[bank], &ns);
80*4882a593Smuzhiyun if (ret)
81*4882a593Smuzhiyun goto err;
82*4882a593Smuzhiyun ns = ns_to_src(s, ns);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun for (i = 0; i < num_parents; i++)
85*4882a593Smuzhiyun if (ns == s->parent_map[i].cfg)
86*4882a593Smuzhiyun return i;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun err:
89*4882a593Smuzhiyun pr_debug("%s: Clock %s has invalid parent, using default.\n",
90*4882a593Smuzhiyun __func__, clk_hw_get_name(hw));
91*4882a593Smuzhiyun return 0;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
clk_rcg_set_parent(struct clk_hw * hw,u8 index)94*4882a593Smuzhiyun static int clk_rcg_set_parent(struct clk_hw *hw, u8 index)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun struct clk_rcg *rcg = to_clk_rcg(hw);
97*4882a593Smuzhiyun u32 ns;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun regmap_read(rcg->clkr.regmap, rcg->ns_reg, &ns);
100*4882a593Smuzhiyun ns = src_to_ns(&rcg->s, rcg->s.parent_map[index].cfg, ns);
101*4882a593Smuzhiyun regmap_write(rcg->clkr.regmap, rcg->ns_reg, ns);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun return 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
md_to_m(struct mn * mn,u32 md)106*4882a593Smuzhiyun static u32 md_to_m(struct mn *mn, u32 md)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun md >>= mn->m_val_shift;
109*4882a593Smuzhiyun md &= BIT(mn->width) - 1;
110*4882a593Smuzhiyun return md;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
ns_to_pre_div(struct pre_div * p,u32 ns)113*4882a593Smuzhiyun static u32 ns_to_pre_div(struct pre_div *p, u32 ns)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun ns >>= p->pre_div_shift;
116*4882a593Smuzhiyun ns &= BIT(p->pre_div_width) - 1;
117*4882a593Smuzhiyun return ns;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
pre_div_to_ns(struct pre_div * p,u8 pre_div,u32 ns)120*4882a593Smuzhiyun static u32 pre_div_to_ns(struct pre_div *p, u8 pre_div, u32 ns)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun u32 mask;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun mask = BIT(p->pre_div_width) - 1;
125*4882a593Smuzhiyun mask <<= p->pre_div_shift;
126*4882a593Smuzhiyun ns &= ~mask;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun ns |= pre_div << p->pre_div_shift;
129*4882a593Smuzhiyun return ns;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
mn_to_md(struct mn * mn,u32 m,u32 n,u32 md)132*4882a593Smuzhiyun static u32 mn_to_md(struct mn *mn, u32 m, u32 n, u32 md)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun u32 mask, mask_w;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun mask_w = BIT(mn->width) - 1;
137*4882a593Smuzhiyun mask = (mask_w << mn->m_val_shift) | mask_w;
138*4882a593Smuzhiyun md &= ~mask;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun if (n) {
141*4882a593Smuzhiyun m <<= mn->m_val_shift;
142*4882a593Smuzhiyun md |= m;
143*4882a593Smuzhiyun md |= ~n & mask_w;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun return md;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
ns_m_to_n(struct mn * mn,u32 ns,u32 m)149*4882a593Smuzhiyun static u32 ns_m_to_n(struct mn *mn, u32 ns, u32 m)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun ns = ~ns >> mn->n_val_shift;
152*4882a593Smuzhiyun ns &= BIT(mn->width) - 1;
153*4882a593Smuzhiyun return ns + m;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
reg_to_mnctr_mode(struct mn * mn,u32 val)156*4882a593Smuzhiyun static u32 reg_to_mnctr_mode(struct mn *mn, u32 val)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun val >>= mn->mnctr_mode_shift;
159*4882a593Smuzhiyun val &= MNCTR_MODE_MASK;
160*4882a593Smuzhiyun return val;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
mn_to_ns(struct mn * mn,u32 m,u32 n,u32 ns)163*4882a593Smuzhiyun static u32 mn_to_ns(struct mn *mn, u32 m, u32 n, u32 ns)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun u32 mask;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun mask = BIT(mn->width) - 1;
168*4882a593Smuzhiyun mask <<= mn->n_val_shift;
169*4882a593Smuzhiyun ns &= ~mask;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if (n) {
172*4882a593Smuzhiyun n = n - m;
173*4882a593Smuzhiyun n = ~n;
174*4882a593Smuzhiyun n &= BIT(mn->width) - 1;
175*4882a593Smuzhiyun n <<= mn->n_val_shift;
176*4882a593Smuzhiyun ns |= n;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun return ns;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
mn_to_reg(struct mn * mn,u32 m,u32 n,u32 val)182*4882a593Smuzhiyun static u32 mn_to_reg(struct mn *mn, u32 m, u32 n, u32 val)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun u32 mask;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun mask = MNCTR_MODE_MASK << mn->mnctr_mode_shift;
187*4882a593Smuzhiyun mask |= BIT(mn->mnctr_en_bit);
188*4882a593Smuzhiyun val &= ~mask;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun if (n) {
191*4882a593Smuzhiyun val |= BIT(mn->mnctr_en_bit);
192*4882a593Smuzhiyun val |= MNCTR_MODE_DUAL << mn->mnctr_mode_shift;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun return val;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
configure_bank(struct clk_dyn_rcg * rcg,const struct freq_tbl * f)198*4882a593Smuzhiyun static int configure_bank(struct clk_dyn_rcg *rcg, const struct freq_tbl *f)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun u32 ns, md, reg;
201*4882a593Smuzhiyun int bank, new_bank, ret, index;
202*4882a593Smuzhiyun struct mn *mn;
203*4882a593Smuzhiyun struct pre_div *p;
204*4882a593Smuzhiyun struct src_sel *s;
205*4882a593Smuzhiyun bool enabled;
206*4882a593Smuzhiyun u32 md_reg, ns_reg;
207*4882a593Smuzhiyun bool banked_mn = !!rcg->mn[1].width;
208*4882a593Smuzhiyun bool banked_p = !!rcg->p[1].pre_div_width;
209*4882a593Smuzhiyun struct clk_hw *hw = &rcg->clkr.hw;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun enabled = __clk_is_enabled(hw->clk);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun ret = regmap_read(rcg->clkr.regmap, rcg->bank_reg, ®);
214*4882a593Smuzhiyun if (ret)
215*4882a593Smuzhiyun return ret;
216*4882a593Smuzhiyun bank = reg_to_bank(rcg, reg);
217*4882a593Smuzhiyun new_bank = enabled ? !bank : bank;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun ns_reg = rcg->ns_reg[new_bank];
220*4882a593Smuzhiyun ret = regmap_read(rcg->clkr.regmap, ns_reg, &ns);
221*4882a593Smuzhiyun if (ret)
222*4882a593Smuzhiyun return ret;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (banked_mn) {
225*4882a593Smuzhiyun mn = &rcg->mn[new_bank];
226*4882a593Smuzhiyun md_reg = rcg->md_reg[new_bank];
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun ns |= BIT(mn->mnctr_reset_bit);
229*4882a593Smuzhiyun ret = regmap_write(rcg->clkr.regmap, ns_reg, ns);
230*4882a593Smuzhiyun if (ret)
231*4882a593Smuzhiyun return ret;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun ret = regmap_read(rcg->clkr.regmap, md_reg, &md);
234*4882a593Smuzhiyun if (ret)
235*4882a593Smuzhiyun return ret;
236*4882a593Smuzhiyun md = mn_to_md(mn, f->m, f->n, md);
237*4882a593Smuzhiyun ret = regmap_write(rcg->clkr.regmap, md_reg, md);
238*4882a593Smuzhiyun if (ret)
239*4882a593Smuzhiyun return ret;
240*4882a593Smuzhiyun ns = mn_to_ns(mn, f->m, f->n, ns);
241*4882a593Smuzhiyun ret = regmap_write(rcg->clkr.regmap, ns_reg, ns);
242*4882a593Smuzhiyun if (ret)
243*4882a593Smuzhiyun return ret;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* Two NS registers means mode control is in NS register */
246*4882a593Smuzhiyun if (rcg->ns_reg[0] != rcg->ns_reg[1]) {
247*4882a593Smuzhiyun ns = mn_to_reg(mn, f->m, f->n, ns);
248*4882a593Smuzhiyun ret = regmap_write(rcg->clkr.regmap, ns_reg, ns);
249*4882a593Smuzhiyun if (ret)
250*4882a593Smuzhiyun return ret;
251*4882a593Smuzhiyun } else {
252*4882a593Smuzhiyun reg = mn_to_reg(mn, f->m, f->n, reg);
253*4882a593Smuzhiyun ret = regmap_write(rcg->clkr.regmap, rcg->bank_reg,
254*4882a593Smuzhiyun reg);
255*4882a593Smuzhiyun if (ret)
256*4882a593Smuzhiyun return ret;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun ns &= ~BIT(mn->mnctr_reset_bit);
260*4882a593Smuzhiyun ret = regmap_write(rcg->clkr.regmap, ns_reg, ns);
261*4882a593Smuzhiyun if (ret)
262*4882a593Smuzhiyun return ret;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (banked_p) {
266*4882a593Smuzhiyun p = &rcg->p[new_bank];
267*4882a593Smuzhiyun ns = pre_div_to_ns(p, f->pre_div - 1, ns);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun s = &rcg->s[new_bank];
271*4882a593Smuzhiyun index = qcom_find_src_index(hw, s->parent_map, f->src);
272*4882a593Smuzhiyun if (index < 0)
273*4882a593Smuzhiyun return index;
274*4882a593Smuzhiyun ns = src_to_ns(s, s->parent_map[index].cfg, ns);
275*4882a593Smuzhiyun ret = regmap_write(rcg->clkr.regmap, ns_reg, ns);
276*4882a593Smuzhiyun if (ret)
277*4882a593Smuzhiyun return ret;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun if (enabled) {
280*4882a593Smuzhiyun ret = regmap_read(rcg->clkr.regmap, rcg->bank_reg, ®);
281*4882a593Smuzhiyun if (ret)
282*4882a593Smuzhiyun return ret;
283*4882a593Smuzhiyun reg ^= BIT(rcg->mux_sel_bit);
284*4882a593Smuzhiyun ret = regmap_write(rcg->clkr.regmap, rcg->bank_reg, reg);
285*4882a593Smuzhiyun if (ret)
286*4882a593Smuzhiyun return ret;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun return 0;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
clk_dyn_rcg_set_parent(struct clk_hw * hw,u8 index)291*4882a593Smuzhiyun static int clk_dyn_rcg_set_parent(struct clk_hw *hw, u8 index)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun struct clk_dyn_rcg *rcg = to_clk_dyn_rcg(hw);
294*4882a593Smuzhiyun u32 ns, md, reg;
295*4882a593Smuzhiyun int bank;
296*4882a593Smuzhiyun struct freq_tbl f = { 0 };
297*4882a593Smuzhiyun bool banked_mn = !!rcg->mn[1].width;
298*4882a593Smuzhiyun bool banked_p = !!rcg->p[1].pre_div_width;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun regmap_read(rcg->clkr.regmap, rcg->bank_reg, ®);
301*4882a593Smuzhiyun bank = reg_to_bank(rcg, reg);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun regmap_read(rcg->clkr.regmap, rcg->ns_reg[bank], &ns);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun if (banked_mn) {
306*4882a593Smuzhiyun regmap_read(rcg->clkr.regmap, rcg->md_reg[bank], &md);
307*4882a593Smuzhiyun f.m = md_to_m(&rcg->mn[bank], md);
308*4882a593Smuzhiyun f.n = ns_m_to_n(&rcg->mn[bank], ns, f.m);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun if (banked_p)
312*4882a593Smuzhiyun f.pre_div = ns_to_pre_div(&rcg->p[bank], ns) + 1;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun f.src = qcom_find_src_index(hw, rcg->s[bank].parent_map, index);
315*4882a593Smuzhiyun return configure_bank(rcg, &f);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /*
319*4882a593Smuzhiyun * Calculate m/n:d rate
320*4882a593Smuzhiyun *
321*4882a593Smuzhiyun * parent_rate m
322*4882a593Smuzhiyun * rate = ----------- x ---
323*4882a593Smuzhiyun * pre_div n
324*4882a593Smuzhiyun */
325*4882a593Smuzhiyun static unsigned long
calc_rate(unsigned long rate,u32 m,u32 n,u32 mode,u32 pre_div)326*4882a593Smuzhiyun calc_rate(unsigned long rate, u32 m, u32 n, u32 mode, u32 pre_div)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun if (pre_div)
329*4882a593Smuzhiyun rate /= pre_div + 1;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun if (mode) {
332*4882a593Smuzhiyun u64 tmp = rate;
333*4882a593Smuzhiyun tmp *= m;
334*4882a593Smuzhiyun do_div(tmp, n);
335*4882a593Smuzhiyun rate = tmp;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun return rate;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun static unsigned long
clk_rcg_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)342*4882a593Smuzhiyun clk_rcg_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun struct clk_rcg *rcg = to_clk_rcg(hw);
345*4882a593Smuzhiyun u32 pre_div, m = 0, n = 0, ns, md, mode = 0;
346*4882a593Smuzhiyun struct mn *mn = &rcg->mn;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun regmap_read(rcg->clkr.regmap, rcg->ns_reg, &ns);
349*4882a593Smuzhiyun pre_div = ns_to_pre_div(&rcg->p, ns);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (rcg->mn.width) {
352*4882a593Smuzhiyun regmap_read(rcg->clkr.regmap, rcg->md_reg, &md);
353*4882a593Smuzhiyun m = md_to_m(mn, md);
354*4882a593Smuzhiyun n = ns_m_to_n(mn, ns, m);
355*4882a593Smuzhiyun /* MN counter mode is in hw.enable_reg sometimes */
356*4882a593Smuzhiyun if (rcg->clkr.enable_reg != rcg->ns_reg)
357*4882a593Smuzhiyun regmap_read(rcg->clkr.regmap, rcg->clkr.enable_reg, &mode);
358*4882a593Smuzhiyun else
359*4882a593Smuzhiyun mode = ns;
360*4882a593Smuzhiyun mode = reg_to_mnctr_mode(mn, mode);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun return calc_rate(parent_rate, m, n, mode, pre_div);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun static unsigned long
clk_dyn_rcg_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)367*4882a593Smuzhiyun clk_dyn_rcg_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun struct clk_dyn_rcg *rcg = to_clk_dyn_rcg(hw);
370*4882a593Smuzhiyun u32 m, n, pre_div, ns, md, mode, reg;
371*4882a593Smuzhiyun int bank;
372*4882a593Smuzhiyun struct mn *mn;
373*4882a593Smuzhiyun bool banked_p = !!rcg->p[1].pre_div_width;
374*4882a593Smuzhiyun bool banked_mn = !!rcg->mn[1].width;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun regmap_read(rcg->clkr.regmap, rcg->bank_reg, ®);
377*4882a593Smuzhiyun bank = reg_to_bank(rcg, reg);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun regmap_read(rcg->clkr.regmap, rcg->ns_reg[bank], &ns);
380*4882a593Smuzhiyun m = n = pre_div = mode = 0;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun if (banked_mn) {
383*4882a593Smuzhiyun mn = &rcg->mn[bank];
384*4882a593Smuzhiyun regmap_read(rcg->clkr.regmap, rcg->md_reg[bank], &md);
385*4882a593Smuzhiyun m = md_to_m(mn, md);
386*4882a593Smuzhiyun n = ns_m_to_n(mn, ns, m);
387*4882a593Smuzhiyun /* Two NS registers means mode control is in NS register */
388*4882a593Smuzhiyun if (rcg->ns_reg[0] != rcg->ns_reg[1])
389*4882a593Smuzhiyun reg = ns;
390*4882a593Smuzhiyun mode = reg_to_mnctr_mode(mn, reg);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun if (banked_p)
394*4882a593Smuzhiyun pre_div = ns_to_pre_div(&rcg->p[bank], ns);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun return calc_rate(parent_rate, m, n, mode, pre_div);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
_freq_tbl_determine_rate(struct clk_hw * hw,const struct freq_tbl * f,struct clk_rate_request * req,const struct parent_map * parent_map)399*4882a593Smuzhiyun static int _freq_tbl_determine_rate(struct clk_hw *hw, const struct freq_tbl *f,
400*4882a593Smuzhiyun struct clk_rate_request *req,
401*4882a593Smuzhiyun const struct parent_map *parent_map)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun unsigned long clk_flags, rate = req->rate;
404*4882a593Smuzhiyun struct clk_hw *p;
405*4882a593Smuzhiyun int index;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun f = qcom_find_freq(f, rate);
408*4882a593Smuzhiyun if (!f)
409*4882a593Smuzhiyun return -EINVAL;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun index = qcom_find_src_index(hw, parent_map, f->src);
412*4882a593Smuzhiyun if (index < 0)
413*4882a593Smuzhiyun return index;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun clk_flags = clk_hw_get_flags(hw);
416*4882a593Smuzhiyun p = clk_hw_get_parent_by_index(hw, index);
417*4882a593Smuzhiyun if (clk_flags & CLK_SET_RATE_PARENT) {
418*4882a593Smuzhiyun rate = rate * f->pre_div;
419*4882a593Smuzhiyun if (f->n) {
420*4882a593Smuzhiyun u64 tmp = rate;
421*4882a593Smuzhiyun tmp = tmp * f->n;
422*4882a593Smuzhiyun do_div(tmp, f->m);
423*4882a593Smuzhiyun rate = tmp;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun } else {
426*4882a593Smuzhiyun rate = clk_hw_get_rate(p);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun req->best_parent_hw = p;
429*4882a593Smuzhiyun req->best_parent_rate = rate;
430*4882a593Smuzhiyun req->rate = f->freq;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun return 0;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
clk_rcg_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)435*4882a593Smuzhiyun static int clk_rcg_determine_rate(struct clk_hw *hw,
436*4882a593Smuzhiyun struct clk_rate_request *req)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun struct clk_rcg *rcg = to_clk_rcg(hw);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun return _freq_tbl_determine_rate(hw, rcg->freq_tbl, req,
441*4882a593Smuzhiyun rcg->s.parent_map);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
clk_dyn_rcg_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)444*4882a593Smuzhiyun static int clk_dyn_rcg_determine_rate(struct clk_hw *hw,
445*4882a593Smuzhiyun struct clk_rate_request *req)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun struct clk_dyn_rcg *rcg = to_clk_dyn_rcg(hw);
448*4882a593Smuzhiyun u32 reg;
449*4882a593Smuzhiyun int bank;
450*4882a593Smuzhiyun struct src_sel *s;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun regmap_read(rcg->clkr.regmap, rcg->bank_reg, ®);
453*4882a593Smuzhiyun bank = reg_to_bank(rcg, reg);
454*4882a593Smuzhiyun s = &rcg->s[bank];
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun return _freq_tbl_determine_rate(hw, rcg->freq_tbl, req, s->parent_map);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
clk_rcg_bypass_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)459*4882a593Smuzhiyun static int clk_rcg_bypass_determine_rate(struct clk_hw *hw,
460*4882a593Smuzhiyun struct clk_rate_request *req)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun struct clk_rcg *rcg = to_clk_rcg(hw);
463*4882a593Smuzhiyun const struct freq_tbl *f = rcg->freq_tbl;
464*4882a593Smuzhiyun struct clk_hw *p;
465*4882a593Smuzhiyun int index = qcom_find_src_index(hw, rcg->s.parent_map, f->src);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun req->best_parent_hw = p = clk_hw_get_parent_by_index(hw, index);
468*4882a593Smuzhiyun req->best_parent_rate = clk_hw_round_rate(p, req->rate);
469*4882a593Smuzhiyun req->rate = req->best_parent_rate;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun return 0;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
__clk_rcg_set_rate(struct clk_rcg * rcg,const struct freq_tbl * f)474*4882a593Smuzhiyun static int __clk_rcg_set_rate(struct clk_rcg *rcg, const struct freq_tbl *f)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun u32 ns, md, ctl;
477*4882a593Smuzhiyun struct mn *mn = &rcg->mn;
478*4882a593Smuzhiyun u32 mask = 0;
479*4882a593Smuzhiyun unsigned int reset_reg;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun if (rcg->mn.reset_in_cc)
482*4882a593Smuzhiyun reset_reg = rcg->clkr.enable_reg;
483*4882a593Smuzhiyun else
484*4882a593Smuzhiyun reset_reg = rcg->ns_reg;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun if (rcg->mn.width) {
487*4882a593Smuzhiyun mask = BIT(mn->mnctr_reset_bit);
488*4882a593Smuzhiyun regmap_update_bits(rcg->clkr.regmap, reset_reg, mask, mask);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun regmap_read(rcg->clkr.regmap, rcg->md_reg, &md);
491*4882a593Smuzhiyun md = mn_to_md(mn, f->m, f->n, md);
492*4882a593Smuzhiyun regmap_write(rcg->clkr.regmap, rcg->md_reg, md);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun regmap_read(rcg->clkr.regmap, rcg->ns_reg, &ns);
495*4882a593Smuzhiyun /* MN counter mode is in hw.enable_reg sometimes */
496*4882a593Smuzhiyun if (rcg->clkr.enable_reg != rcg->ns_reg) {
497*4882a593Smuzhiyun regmap_read(rcg->clkr.regmap, rcg->clkr.enable_reg, &ctl);
498*4882a593Smuzhiyun ctl = mn_to_reg(mn, f->m, f->n, ctl);
499*4882a593Smuzhiyun regmap_write(rcg->clkr.regmap, rcg->clkr.enable_reg, ctl);
500*4882a593Smuzhiyun } else {
501*4882a593Smuzhiyun ns = mn_to_reg(mn, f->m, f->n, ns);
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun ns = mn_to_ns(mn, f->m, f->n, ns);
504*4882a593Smuzhiyun } else {
505*4882a593Smuzhiyun regmap_read(rcg->clkr.regmap, rcg->ns_reg, &ns);
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun ns = pre_div_to_ns(&rcg->p, f->pre_div - 1, ns);
509*4882a593Smuzhiyun regmap_write(rcg->clkr.regmap, rcg->ns_reg, ns);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun regmap_update_bits(rcg->clkr.regmap, reset_reg, mask, 0);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun return 0;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
clk_rcg_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)516*4882a593Smuzhiyun static int clk_rcg_set_rate(struct clk_hw *hw, unsigned long rate,
517*4882a593Smuzhiyun unsigned long parent_rate)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun struct clk_rcg *rcg = to_clk_rcg(hw);
520*4882a593Smuzhiyun const struct freq_tbl *f;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun f = qcom_find_freq(rcg->freq_tbl, rate);
523*4882a593Smuzhiyun if (!f)
524*4882a593Smuzhiyun return -EINVAL;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun return __clk_rcg_set_rate(rcg, f);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
clk_rcg_bypass_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)529*4882a593Smuzhiyun static int clk_rcg_bypass_set_rate(struct clk_hw *hw, unsigned long rate,
530*4882a593Smuzhiyun unsigned long parent_rate)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun struct clk_rcg *rcg = to_clk_rcg(hw);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun return __clk_rcg_set_rate(rcg, rcg->freq_tbl);
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
clk_rcg_bypass2_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)537*4882a593Smuzhiyun static int clk_rcg_bypass2_determine_rate(struct clk_hw *hw,
538*4882a593Smuzhiyun struct clk_rate_request *req)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun struct clk_hw *p;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun p = req->best_parent_hw;
543*4882a593Smuzhiyun req->best_parent_rate = clk_hw_round_rate(p, req->rate);
544*4882a593Smuzhiyun req->rate = req->best_parent_rate;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun return 0;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
clk_rcg_bypass2_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)549*4882a593Smuzhiyun static int clk_rcg_bypass2_set_rate(struct clk_hw *hw, unsigned long rate,
550*4882a593Smuzhiyun unsigned long parent_rate)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun struct clk_rcg *rcg = to_clk_rcg(hw);
553*4882a593Smuzhiyun struct freq_tbl f = { 0 };
554*4882a593Smuzhiyun u32 ns, src;
555*4882a593Smuzhiyun int i, ret, num_parents = clk_hw_get_num_parents(hw);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun ret = regmap_read(rcg->clkr.regmap, rcg->ns_reg, &ns);
558*4882a593Smuzhiyun if (ret)
559*4882a593Smuzhiyun return ret;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun src = ns_to_src(&rcg->s, ns);
562*4882a593Smuzhiyun f.pre_div = ns_to_pre_div(&rcg->p, ns) + 1;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun for (i = 0; i < num_parents; i++) {
565*4882a593Smuzhiyun if (src == rcg->s.parent_map[i].cfg) {
566*4882a593Smuzhiyun f.src = rcg->s.parent_map[i].src;
567*4882a593Smuzhiyun return __clk_rcg_set_rate(rcg, &f);
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun return -EINVAL;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
clk_rcg_bypass2_set_rate_and_parent(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate,u8 index)574*4882a593Smuzhiyun static int clk_rcg_bypass2_set_rate_and_parent(struct clk_hw *hw,
575*4882a593Smuzhiyun unsigned long rate, unsigned long parent_rate, u8 index)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun /* Read the hardware to determine parent during set_rate */
578*4882a593Smuzhiyun return clk_rcg_bypass2_set_rate(hw, rate, parent_rate);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun struct frac_entry {
582*4882a593Smuzhiyun int num;
583*4882a593Smuzhiyun int den;
584*4882a593Smuzhiyun };
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun static const struct frac_entry pixel_table[] = {
587*4882a593Smuzhiyun { 1, 2 },
588*4882a593Smuzhiyun { 1, 3 },
589*4882a593Smuzhiyun { 3, 16 },
590*4882a593Smuzhiyun { }
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun
clk_rcg_pixel_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)593*4882a593Smuzhiyun static int clk_rcg_pixel_determine_rate(struct clk_hw *hw,
594*4882a593Smuzhiyun struct clk_rate_request *req)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun int delta = 100000;
597*4882a593Smuzhiyun const struct frac_entry *frac = pixel_table;
598*4882a593Smuzhiyun unsigned long request, src_rate;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun for (; frac->num; frac++) {
601*4882a593Smuzhiyun request = (req->rate * frac->den) / frac->num;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun src_rate = clk_hw_round_rate(req->best_parent_hw, request);
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun if ((src_rate < (request - delta)) ||
606*4882a593Smuzhiyun (src_rate > (request + delta)))
607*4882a593Smuzhiyun continue;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun req->best_parent_rate = src_rate;
610*4882a593Smuzhiyun req->rate = (src_rate * frac->num) / frac->den;
611*4882a593Smuzhiyun return 0;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun return -EINVAL;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
clk_rcg_pixel_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)617*4882a593Smuzhiyun static int clk_rcg_pixel_set_rate(struct clk_hw *hw, unsigned long rate,
618*4882a593Smuzhiyun unsigned long parent_rate)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun struct clk_rcg *rcg = to_clk_rcg(hw);
621*4882a593Smuzhiyun int delta = 100000;
622*4882a593Smuzhiyun const struct frac_entry *frac = pixel_table;
623*4882a593Smuzhiyun unsigned long request;
624*4882a593Smuzhiyun struct freq_tbl f = { 0 };
625*4882a593Smuzhiyun u32 ns, src;
626*4882a593Smuzhiyun int i, ret, num_parents = clk_hw_get_num_parents(hw);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun ret = regmap_read(rcg->clkr.regmap, rcg->ns_reg, &ns);
629*4882a593Smuzhiyun if (ret)
630*4882a593Smuzhiyun return ret;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun src = ns_to_src(&rcg->s, ns);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun for (i = 0; i < num_parents; i++) {
635*4882a593Smuzhiyun if (src == rcg->s.parent_map[i].cfg) {
636*4882a593Smuzhiyun f.src = rcg->s.parent_map[i].src;
637*4882a593Smuzhiyun break;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun /* bypass the pre divider */
642*4882a593Smuzhiyun f.pre_div = 1;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun /* let us find appropriate m/n values for this */
645*4882a593Smuzhiyun for (; frac->num; frac++) {
646*4882a593Smuzhiyun request = (rate * frac->den) / frac->num;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun if ((parent_rate < (request - delta)) ||
649*4882a593Smuzhiyun (parent_rate > (request + delta)))
650*4882a593Smuzhiyun continue;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun f.m = frac->num;
653*4882a593Smuzhiyun f.n = frac->den;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun return __clk_rcg_set_rate(rcg, &f);
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun return -EINVAL;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
clk_rcg_pixel_set_rate_and_parent(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate,u8 index)661*4882a593Smuzhiyun static int clk_rcg_pixel_set_rate_and_parent(struct clk_hw *hw,
662*4882a593Smuzhiyun unsigned long rate, unsigned long parent_rate, u8 index)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun return clk_rcg_pixel_set_rate(hw, rate, parent_rate);
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
clk_rcg_esc_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)667*4882a593Smuzhiyun static int clk_rcg_esc_determine_rate(struct clk_hw *hw,
668*4882a593Smuzhiyun struct clk_rate_request *req)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun struct clk_rcg *rcg = to_clk_rcg(hw);
671*4882a593Smuzhiyun int pre_div_max = BIT(rcg->p.pre_div_width);
672*4882a593Smuzhiyun int div;
673*4882a593Smuzhiyun unsigned long src_rate;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun if (req->rate == 0)
676*4882a593Smuzhiyun return -EINVAL;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun src_rate = clk_hw_get_rate(req->best_parent_hw);
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun div = src_rate / req->rate;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun if (div >= 1 && div <= pre_div_max) {
683*4882a593Smuzhiyun req->best_parent_rate = src_rate;
684*4882a593Smuzhiyun req->rate = src_rate / div;
685*4882a593Smuzhiyun return 0;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun return -EINVAL;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
clk_rcg_esc_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)691*4882a593Smuzhiyun static int clk_rcg_esc_set_rate(struct clk_hw *hw, unsigned long rate,
692*4882a593Smuzhiyun unsigned long parent_rate)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun struct clk_rcg *rcg = to_clk_rcg(hw);
695*4882a593Smuzhiyun struct freq_tbl f = { 0 };
696*4882a593Smuzhiyun int pre_div_max = BIT(rcg->p.pre_div_width);
697*4882a593Smuzhiyun int div;
698*4882a593Smuzhiyun u32 ns;
699*4882a593Smuzhiyun int i, ret, num_parents = clk_hw_get_num_parents(hw);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun if (rate == 0)
702*4882a593Smuzhiyun return -EINVAL;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun ret = regmap_read(rcg->clkr.regmap, rcg->ns_reg, &ns);
705*4882a593Smuzhiyun if (ret)
706*4882a593Smuzhiyun return ret;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun ns = ns_to_src(&rcg->s, ns);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun for (i = 0; i < num_parents; i++) {
711*4882a593Smuzhiyun if (ns == rcg->s.parent_map[i].cfg) {
712*4882a593Smuzhiyun f.src = rcg->s.parent_map[i].src;
713*4882a593Smuzhiyun break;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun div = parent_rate / rate;
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun if (div >= 1 && div <= pre_div_max) {
720*4882a593Smuzhiyun f.pre_div = div;
721*4882a593Smuzhiyun return __clk_rcg_set_rate(rcg, &f);
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun return -EINVAL;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
clk_rcg_esc_set_rate_and_parent(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate,u8 index)727*4882a593Smuzhiyun static int clk_rcg_esc_set_rate_and_parent(struct clk_hw *hw,
728*4882a593Smuzhiyun unsigned long rate, unsigned long parent_rate, u8 index)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun return clk_rcg_esc_set_rate(hw, rate, parent_rate);
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun /*
734*4882a593Smuzhiyun * This type of clock has a glitch-free mux that switches between the output of
735*4882a593Smuzhiyun * the M/N counter and an always on clock source (XO). When clk_set_rate() is
736*4882a593Smuzhiyun * called we need to make sure that we don't switch to the M/N counter if it
737*4882a593Smuzhiyun * isn't clocking because the mux will get stuck and the clock will stop
738*4882a593Smuzhiyun * outputting a clock. This can happen if the framework isn't aware that this
739*4882a593Smuzhiyun * clock is on and so clk_set_rate() doesn't turn on the new parent. To fix
740*4882a593Smuzhiyun * this we switch the mux in the enable/disable ops and reprogram the M/N
741*4882a593Smuzhiyun * counter in the set_rate op. We also make sure to switch away from the M/N
742*4882a593Smuzhiyun * counter in set_rate if software thinks the clock is off.
743*4882a593Smuzhiyun */
clk_rcg_lcc_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)744*4882a593Smuzhiyun static int clk_rcg_lcc_set_rate(struct clk_hw *hw, unsigned long rate,
745*4882a593Smuzhiyun unsigned long parent_rate)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun struct clk_rcg *rcg = to_clk_rcg(hw);
748*4882a593Smuzhiyun const struct freq_tbl *f;
749*4882a593Smuzhiyun int ret;
750*4882a593Smuzhiyun u32 gfm = BIT(10);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun f = qcom_find_freq(rcg->freq_tbl, rate);
753*4882a593Smuzhiyun if (!f)
754*4882a593Smuzhiyun return -EINVAL;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /* Switch to XO to avoid glitches */
757*4882a593Smuzhiyun regmap_update_bits(rcg->clkr.regmap, rcg->ns_reg, gfm, 0);
758*4882a593Smuzhiyun ret = __clk_rcg_set_rate(rcg, f);
759*4882a593Smuzhiyun /* Switch back to M/N if it's clocking */
760*4882a593Smuzhiyun if (__clk_is_enabled(hw->clk))
761*4882a593Smuzhiyun regmap_update_bits(rcg->clkr.regmap, rcg->ns_reg, gfm, gfm);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun return ret;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
clk_rcg_lcc_enable(struct clk_hw * hw)766*4882a593Smuzhiyun static int clk_rcg_lcc_enable(struct clk_hw *hw)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun struct clk_rcg *rcg = to_clk_rcg(hw);
769*4882a593Smuzhiyun u32 gfm = BIT(10);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun /* Use M/N */
772*4882a593Smuzhiyun return regmap_update_bits(rcg->clkr.regmap, rcg->ns_reg, gfm, gfm);
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
clk_rcg_lcc_disable(struct clk_hw * hw)775*4882a593Smuzhiyun static void clk_rcg_lcc_disable(struct clk_hw *hw)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun struct clk_rcg *rcg = to_clk_rcg(hw);
778*4882a593Smuzhiyun u32 gfm = BIT(10);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* Use XO */
781*4882a593Smuzhiyun regmap_update_bits(rcg->clkr.regmap, rcg->ns_reg, gfm, 0);
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
__clk_dyn_rcg_set_rate(struct clk_hw * hw,unsigned long rate)784*4882a593Smuzhiyun static int __clk_dyn_rcg_set_rate(struct clk_hw *hw, unsigned long rate)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun struct clk_dyn_rcg *rcg = to_clk_dyn_rcg(hw);
787*4882a593Smuzhiyun const struct freq_tbl *f;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun f = qcom_find_freq(rcg->freq_tbl, rate);
790*4882a593Smuzhiyun if (!f)
791*4882a593Smuzhiyun return -EINVAL;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun return configure_bank(rcg, f);
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun
clk_dyn_rcg_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)796*4882a593Smuzhiyun static int clk_dyn_rcg_set_rate(struct clk_hw *hw, unsigned long rate,
797*4882a593Smuzhiyun unsigned long parent_rate)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun return __clk_dyn_rcg_set_rate(hw, rate);
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
clk_dyn_rcg_set_rate_and_parent(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate,u8 index)802*4882a593Smuzhiyun static int clk_dyn_rcg_set_rate_and_parent(struct clk_hw *hw,
803*4882a593Smuzhiyun unsigned long rate, unsigned long parent_rate, u8 index)
804*4882a593Smuzhiyun {
805*4882a593Smuzhiyun return __clk_dyn_rcg_set_rate(hw, rate);
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun const struct clk_ops clk_rcg_ops = {
809*4882a593Smuzhiyun .enable = clk_enable_regmap,
810*4882a593Smuzhiyun .disable = clk_disable_regmap,
811*4882a593Smuzhiyun .get_parent = clk_rcg_get_parent,
812*4882a593Smuzhiyun .set_parent = clk_rcg_set_parent,
813*4882a593Smuzhiyun .recalc_rate = clk_rcg_recalc_rate,
814*4882a593Smuzhiyun .determine_rate = clk_rcg_determine_rate,
815*4882a593Smuzhiyun .set_rate = clk_rcg_set_rate,
816*4882a593Smuzhiyun };
817*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_rcg_ops);
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun const struct clk_ops clk_rcg_bypass_ops = {
820*4882a593Smuzhiyun .enable = clk_enable_regmap,
821*4882a593Smuzhiyun .disable = clk_disable_regmap,
822*4882a593Smuzhiyun .get_parent = clk_rcg_get_parent,
823*4882a593Smuzhiyun .set_parent = clk_rcg_set_parent,
824*4882a593Smuzhiyun .recalc_rate = clk_rcg_recalc_rate,
825*4882a593Smuzhiyun .determine_rate = clk_rcg_bypass_determine_rate,
826*4882a593Smuzhiyun .set_rate = clk_rcg_bypass_set_rate,
827*4882a593Smuzhiyun };
828*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_rcg_bypass_ops);
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun const struct clk_ops clk_rcg_bypass2_ops = {
831*4882a593Smuzhiyun .enable = clk_enable_regmap,
832*4882a593Smuzhiyun .disable = clk_disable_regmap,
833*4882a593Smuzhiyun .get_parent = clk_rcg_get_parent,
834*4882a593Smuzhiyun .set_parent = clk_rcg_set_parent,
835*4882a593Smuzhiyun .recalc_rate = clk_rcg_recalc_rate,
836*4882a593Smuzhiyun .determine_rate = clk_rcg_bypass2_determine_rate,
837*4882a593Smuzhiyun .set_rate = clk_rcg_bypass2_set_rate,
838*4882a593Smuzhiyun .set_rate_and_parent = clk_rcg_bypass2_set_rate_and_parent,
839*4882a593Smuzhiyun };
840*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_rcg_bypass2_ops);
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun const struct clk_ops clk_rcg_pixel_ops = {
843*4882a593Smuzhiyun .enable = clk_enable_regmap,
844*4882a593Smuzhiyun .disable = clk_disable_regmap,
845*4882a593Smuzhiyun .get_parent = clk_rcg_get_parent,
846*4882a593Smuzhiyun .set_parent = clk_rcg_set_parent,
847*4882a593Smuzhiyun .recalc_rate = clk_rcg_recalc_rate,
848*4882a593Smuzhiyun .determine_rate = clk_rcg_pixel_determine_rate,
849*4882a593Smuzhiyun .set_rate = clk_rcg_pixel_set_rate,
850*4882a593Smuzhiyun .set_rate_and_parent = clk_rcg_pixel_set_rate_and_parent,
851*4882a593Smuzhiyun };
852*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_rcg_pixel_ops);
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun const struct clk_ops clk_rcg_esc_ops = {
855*4882a593Smuzhiyun .enable = clk_enable_regmap,
856*4882a593Smuzhiyun .disable = clk_disable_regmap,
857*4882a593Smuzhiyun .get_parent = clk_rcg_get_parent,
858*4882a593Smuzhiyun .set_parent = clk_rcg_set_parent,
859*4882a593Smuzhiyun .recalc_rate = clk_rcg_recalc_rate,
860*4882a593Smuzhiyun .determine_rate = clk_rcg_esc_determine_rate,
861*4882a593Smuzhiyun .set_rate = clk_rcg_esc_set_rate,
862*4882a593Smuzhiyun .set_rate_and_parent = clk_rcg_esc_set_rate_and_parent,
863*4882a593Smuzhiyun };
864*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_rcg_esc_ops);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun const struct clk_ops clk_rcg_lcc_ops = {
867*4882a593Smuzhiyun .enable = clk_rcg_lcc_enable,
868*4882a593Smuzhiyun .disable = clk_rcg_lcc_disable,
869*4882a593Smuzhiyun .get_parent = clk_rcg_get_parent,
870*4882a593Smuzhiyun .set_parent = clk_rcg_set_parent,
871*4882a593Smuzhiyun .recalc_rate = clk_rcg_recalc_rate,
872*4882a593Smuzhiyun .determine_rate = clk_rcg_determine_rate,
873*4882a593Smuzhiyun .set_rate = clk_rcg_lcc_set_rate,
874*4882a593Smuzhiyun };
875*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_rcg_lcc_ops);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun const struct clk_ops clk_dyn_rcg_ops = {
878*4882a593Smuzhiyun .enable = clk_enable_regmap,
879*4882a593Smuzhiyun .is_enabled = clk_is_enabled_regmap,
880*4882a593Smuzhiyun .disable = clk_disable_regmap,
881*4882a593Smuzhiyun .get_parent = clk_dyn_rcg_get_parent,
882*4882a593Smuzhiyun .set_parent = clk_dyn_rcg_set_parent,
883*4882a593Smuzhiyun .recalc_rate = clk_dyn_rcg_recalc_rate,
884*4882a593Smuzhiyun .determine_rate = clk_dyn_rcg_determine_rate,
885*4882a593Smuzhiyun .set_rate = clk_dyn_rcg_set_rate,
886*4882a593Smuzhiyun .set_rate_and_parent = clk_dyn_rcg_set_rate_and_parent,
887*4882a593Smuzhiyun };
888*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_dyn_rcg_ops);
889