1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2013, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/bitops.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/bug.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/export.h>
12*4882a593Smuzhiyun #include <linux/clk-provider.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <asm/div64.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "clk-pll.h"
18*4882a593Smuzhiyun #include "common.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define PLL_OUTCTRL BIT(0)
21*4882a593Smuzhiyun #define PLL_BYPASSNL BIT(1)
22*4882a593Smuzhiyun #define PLL_RESET_N BIT(2)
23*4882a593Smuzhiyun
clk_pll_enable(struct clk_hw * hw)24*4882a593Smuzhiyun static int clk_pll_enable(struct clk_hw *hw)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun struct clk_pll *pll = to_clk_pll(hw);
27*4882a593Smuzhiyun int ret;
28*4882a593Smuzhiyun u32 mask, val;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun mask = PLL_OUTCTRL | PLL_RESET_N | PLL_BYPASSNL;
31*4882a593Smuzhiyun ret = regmap_read(pll->clkr.regmap, pll->mode_reg, &val);
32*4882a593Smuzhiyun if (ret)
33*4882a593Smuzhiyun return ret;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* Skip if already enabled or in FSM mode */
36*4882a593Smuzhiyun if ((val & mask) == mask || val & PLL_VOTE_FSM_ENA)
37*4882a593Smuzhiyun return 0;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* Disable PLL bypass mode. */
40*4882a593Smuzhiyun ret = regmap_update_bits(pll->clkr.regmap, pll->mode_reg, PLL_BYPASSNL,
41*4882a593Smuzhiyun PLL_BYPASSNL);
42*4882a593Smuzhiyun if (ret)
43*4882a593Smuzhiyun return ret;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun * H/W requires a 5us delay between disabling the bypass and
47*4882a593Smuzhiyun * de-asserting the reset. Delay 10us just to be safe.
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun udelay(10);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* De-assert active-low PLL reset. */
52*4882a593Smuzhiyun ret = regmap_update_bits(pll->clkr.regmap, pll->mode_reg, PLL_RESET_N,
53*4882a593Smuzhiyun PLL_RESET_N);
54*4882a593Smuzhiyun if (ret)
55*4882a593Smuzhiyun return ret;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* Wait until PLL is locked. */
58*4882a593Smuzhiyun udelay(50);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* Enable PLL output. */
61*4882a593Smuzhiyun return regmap_update_bits(pll->clkr.regmap, pll->mode_reg, PLL_OUTCTRL,
62*4882a593Smuzhiyun PLL_OUTCTRL);
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
clk_pll_disable(struct clk_hw * hw)65*4882a593Smuzhiyun static void clk_pll_disable(struct clk_hw *hw)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun struct clk_pll *pll = to_clk_pll(hw);
68*4882a593Smuzhiyun u32 mask;
69*4882a593Smuzhiyun u32 val;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, pll->mode_reg, &val);
72*4882a593Smuzhiyun /* Skip if in FSM mode */
73*4882a593Smuzhiyun if (val & PLL_VOTE_FSM_ENA)
74*4882a593Smuzhiyun return;
75*4882a593Smuzhiyun mask = PLL_OUTCTRL | PLL_RESET_N | PLL_BYPASSNL;
76*4882a593Smuzhiyun regmap_update_bits(pll->clkr.regmap, pll->mode_reg, mask, 0);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun static unsigned long
clk_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)80*4882a593Smuzhiyun clk_pll_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun struct clk_pll *pll = to_clk_pll(hw);
83*4882a593Smuzhiyun u32 l, m, n, config;
84*4882a593Smuzhiyun unsigned long rate;
85*4882a593Smuzhiyun u64 tmp;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, pll->l_reg, &l);
88*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, pll->m_reg, &m);
89*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, pll->n_reg, &n);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun l &= 0x3ff;
92*4882a593Smuzhiyun m &= 0x7ffff;
93*4882a593Smuzhiyun n &= 0x7ffff;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun rate = parent_rate * l;
96*4882a593Smuzhiyun if (n) {
97*4882a593Smuzhiyun tmp = parent_rate;
98*4882a593Smuzhiyun tmp *= m;
99*4882a593Smuzhiyun do_div(tmp, n);
100*4882a593Smuzhiyun rate += tmp;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun if (pll->post_div_width) {
103*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, pll->config_reg, &config);
104*4882a593Smuzhiyun config >>= pll->post_div_shift;
105*4882a593Smuzhiyun config &= BIT(pll->post_div_width) - 1;
106*4882a593Smuzhiyun rate /= config + 1;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun return rate;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun static const
find_freq(const struct pll_freq_tbl * f,unsigned long rate)113*4882a593Smuzhiyun struct pll_freq_tbl *find_freq(const struct pll_freq_tbl *f, unsigned long rate)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun if (!f)
116*4882a593Smuzhiyun return NULL;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun for (; f->freq; f++)
119*4882a593Smuzhiyun if (rate <= f->freq)
120*4882a593Smuzhiyun return f;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun return NULL;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static int
clk_pll_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)126*4882a593Smuzhiyun clk_pll_determine_rate(struct clk_hw *hw, struct clk_rate_request *req)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun struct clk_pll *pll = to_clk_pll(hw);
129*4882a593Smuzhiyun const struct pll_freq_tbl *f;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun f = find_freq(pll->freq_tbl, req->rate);
132*4882a593Smuzhiyun if (!f)
133*4882a593Smuzhiyun req->rate = clk_pll_recalc_rate(hw, req->best_parent_rate);
134*4882a593Smuzhiyun else
135*4882a593Smuzhiyun req->rate = f->freq;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return 0;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static int
clk_pll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long p_rate)141*4882a593Smuzhiyun clk_pll_set_rate(struct clk_hw *hw, unsigned long rate, unsigned long p_rate)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun struct clk_pll *pll = to_clk_pll(hw);
144*4882a593Smuzhiyun const struct pll_freq_tbl *f;
145*4882a593Smuzhiyun bool enabled;
146*4882a593Smuzhiyun u32 mode;
147*4882a593Smuzhiyun u32 enable_mask = PLL_OUTCTRL | PLL_BYPASSNL | PLL_RESET_N;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun f = find_freq(pll->freq_tbl, rate);
150*4882a593Smuzhiyun if (!f)
151*4882a593Smuzhiyun return -EINVAL;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, pll->mode_reg, &mode);
154*4882a593Smuzhiyun enabled = (mode & enable_mask) == enable_mask;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun if (enabled)
157*4882a593Smuzhiyun clk_pll_disable(hw);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun regmap_update_bits(pll->clkr.regmap, pll->l_reg, 0x3ff, f->l);
160*4882a593Smuzhiyun regmap_update_bits(pll->clkr.regmap, pll->m_reg, 0x7ffff, f->m);
161*4882a593Smuzhiyun regmap_update_bits(pll->clkr.regmap, pll->n_reg, 0x7ffff, f->n);
162*4882a593Smuzhiyun regmap_write(pll->clkr.regmap, pll->config_reg, f->ibits);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun if (enabled)
165*4882a593Smuzhiyun clk_pll_enable(hw);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun return 0;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun const struct clk_ops clk_pll_ops = {
171*4882a593Smuzhiyun .enable = clk_pll_enable,
172*4882a593Smuzhiyun .disable = clk_pll_disable,
173*4882a593Smuzhiyun .recalc_rate = clk_pll_recalc_rate,
174*4882a593Smuzhiyun .determine_rate = clk_pll_determine_rate,
175*4882a593Smuzhiyun .set_rate = clk_pll_set_rate,
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_pll_ops);
178*4882a593Smuzhiyun
wait_for_pll(struct clk_pll * pll)179*4882a593Smuzhiyun static int wait_for_pll(struct clk_pll *pll)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun u32 val;
182*4882a593Smuzhiyun int count;
183*4882a593Smuzhiyun int ret;
184*4882a593Smuzhiyun const char *name = clk_hw_get_name(&pll->clkr.hw);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* Wait for pll to enable. */
187*4882a593Smuzhiyun for (count = 200; count > 0; count--) {
188*4882a593Smuzhiyun ret = regmap_read(pll->clkr.regmap, pll->status_reg, &val);
189*4882a593Smuzhiyun if (ret)
190*4882a593Smuzhiyun return ret;
191*4882a593Smuzhiyun if (val & BIT(pll->status_bit))
192*4882a593Smuzhiyun return 0;
193*4882a593Smuzhiyun udelay(1);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun WARN(1, "%s didn't enable after voting for it!\n", name);
197*4882a593Smuzhiyun return -ETIMEDOUT;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
clk_pll_vote_enable(struct clk_hw * hw)200*4882a593Smuzhiyun static int clk_pll_vote_enable(struct clk_hw *hw)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun int ret;
203*4882a593Smuzhiyun struct clk_pll *p = to_clk_pll(clk_hw_get_parent(hw));
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun ret = clk_enable_regmap(hw);
206*4882a593Smuzhiyun if (ret)
207*4882a593Smuzhiyun return ret;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun return wait_for_pll(p);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun const struct clk_ops clk_pll_vote_ops = {
213*4882a593Smuzhiyun .enable = clk_pll_vote_enable,
214*4882a593Smuzhiyun .disable = clk_disable_regmap,
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_pll_vote_ops);
217*4882a593Smuzhiyun
clk_pll_configure(struct clk_pll * pll,struct regmap * regmap,const struct pll_config * config)218*4882a593Smuzhiyun static void clk_pll_configure(struct clk_pll *pll, struct regmap *regmap,
219*4882a593Smuzhiyun const struct pll_config *config)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun u32 val;
222*4882a593Smuzhiyun u32 mask;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun regmap_write(regmap, pll->l_reg, config->l);
225*4882a593Smuzhiyun regmap_write(regmap, pll->m_reg, config->m);
226*4882a593Smuzhiyun regmap_write(regmap, pll->n_reg, config->n);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun val = config->vco_val;
229*4882a593Smuzhiyun val |= config->pre_div_val;
230*4882a593Smuzhiyun val |= config->post_div_val;
231*4882a593Smuzhiyun val |= config->mn_ena_mask;
232*4882a593Smuzhiyun val |= config->main_output_mask;
233*4882a593Smuzhiyun val |= config->aux_output_mask;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun mask = config->vco_mask;
236*4882a593Smuzhiyun mask |= config->pre_div_mask;
237*4882a593Smuzhiyun mask |= config->post_div_mask;
238*4882a593Smuzhiyun mask |= config->mn_ena_mask;
239*4882a593Smuzhiyun mask |= config->main_output_mask;
240*4882a593Smuzhiyun mask |= config->aux_output_mask;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun regmap_update_bits(regmap, pll->config_reg, mask, val);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
clk_pll_configure_sr(struct clk_pll * pll,struct regmap * regmap,const struct pll_config * config,bool fsm_mode)245*4882a593Smuzhiyun void clk_pll_configure_sr(struct clk_pll *pll, struct regmap *regmap,
246*4882a593Smuzhiyun const struct pll_config *config, bool fsm_mode)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun clk_pll_configure(pll, regmap, config);
249*4882a593Smuzhiyun if (fsm_mode)
250*4882a593Smuzhiyun qcom_pll_set_fsm_mode(regmap, pll->mode_reg, 1, 8);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_pll_configure_sr);
253*4882a593Smuzhiyun
clk_pll_configure_sr_hpm_lp(struct clk_pll * pll,struct regmap * regmap,const struct pll_config * config,bool fsm_mode)254*4882a593Smuzhiyun void clk_pll_configure_sr_hpm_lp(struct clk_pll *pll, struct regmap *regmap,
255*4882a593Smuzhiyun const struct pll_config *config, bool fsm_mode)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun clk_pll_configure(pll, regmap, config);
258*4882a593Smuzhiyun if (fsm_mode)
259*4882a593Smuzhiyun qcom_pll_set_fsm_mode(regmap, pll->mode_reg, 1, 0);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_pll_configure_sr_hpm_lp);
262*4882a593Smuzhiyun
clk_pll_sr2_enable(struct clk_hw * hw)263*4882a593Smuzhiyun static int clk_pll_sr2_enable(struct clk_hw *hw)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun struct clk_pll *pll = to_clk_pll(hw);
266*4882a593Smuzhiyun int ret;
267*4882a593Smuzhiyun u32 mode;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun ret = regmap_read(pll->clkr.regmap, pll->mode_reg, &mode);
270*4882a593Smuzhiyun if (ret)
271*4882a593Smuzhiyun return ret;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* Disable PLL bypass mode. */
274*4882a593Smuzhiyun ret = regmap_update_bits(pll->clkr.regmap, pll->mode_reg, PLL_BYPASSNL,
275*4882a593Smuzhiyun PLL_BYPASSNL);
276*4882a593Smuzhiyun if (ret)
277*4882a593Smuzhiyun return ret;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /*
280*4882a593Smuzhiyun * H/W requires a 5us delay between disabling the bypass and
281*4882a593Smuzhiyun * de-asserting the reset. Delay 10us just to be safe.
282*4882a593Smuzhiyun */
283*4882a593Smuzhiyun udelay(10);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* De-assert active-low PLL reset. */
286*4882a593Smuzhiyun ret = regmap_update_bits(pll->clkr.regmap, pll->mode_reg, PLL_RESET_N,
287*4882a593Smuzhiyun PLL_RESET_N);
288*4882a593Smuzhiyun if (ret)
289*4882a593Smuzhiyun return ret;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun ret = wait_for_pll(pll);
292*4882a593Smuzhiyun if (ret)
293*4882a593Smuzhiyun return ret;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* Enable PLL output. */
296*4882a593Smuzhiyun return regmap_update_bits(pll->clkr.regmap, pll->mode_reg, PLL_OUTCTRL,
297*4882a593Smuzhiyun PLL_OUTCTRL);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun static int
clk_pll_sr2_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long prate)301*4882a593Smuzhiyun clk_pll_sr2_set_rate(struct clk_hw *hw, unsigned long rate, unsigned long prate)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun struct clk_pll *pll = to_clk_pll(hw);
304*4882a593Smuzhiyun const struct pll_freq_tbl *f;
305*4882a593Smuzhiyun bool enabled;
306*4882a593Smuzhiyun u32 mode;
307*4882a593Smuzhiyun u32 enable_mask = PLL_OUTCTRL | PLL_BYPASSNL | PLL_RESET_N;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun f = find_freq(pll->freq_tbl, rate);
310*4882a593Smuzhiyun if (!f)
311*4882a593Smuzhiyun return -EINVAL;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, pll->mode_reg, &mode);
314*4882a593Smuzhiyun enabled = (mode & enable_mask) == enable_mask;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun if (enabled)
317*4882a593Smuzhiyun clk_pll_disable(hw);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun regmap_update_bits(pll->clkr.regmap, pll->l_reg, 0x3ff, f->l);
320*4882a593Smuzhiyun regmap_update_bits(pll->clkr.regmap, pll->m_reg, 0x7ffff, f->m);
321*4882a593Smuzhiyun regmap_update_bits(pll->clkr.regmap, pll->n_reg, 0x7ffff, f->n);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun if (enabled)
324*4882a593Smuzhiyun clk_pll_sr2_enable(hw);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun return 0;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun const struct clk_ops clk_pll_sr2_ops = {
330*4882a593Smuzhiyun .enable = clk_pll_sr2_enable,
331*4882a593Smuzhiyun .disable = clk_pll_disable,
332*4882a593Smuzhiyun .set_rate = clk_pll_sr2_set_rate,
333*4882a593Smuzhiyun .recalc_rate = clk_pll_recalc_rate,
334*4882a593Smuzhiyun .determine_rate = clk_pll_determine_rate,
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_pll_sr2_ops);
337