xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/clk-krait.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (c) 2018, The Linux Foundation. All rights reserved.
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/kernel.h>
5*4882a593Smuzhiyun #include <linux/module.h>
6*4882a593Smuzhiyun #include <linux/init.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/clk-provider.h>
11*4882a593Smuzhiyun #include <linux/spinlock.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <asm/krait-l2-accessors.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include "clk-krait.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* Secondary and primary muxes share the same cp15 register */
18*4882a593Smuzhiyun static DEFINE_SPINLOCK(krait_clock_reg_lock);
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define LPL_SHIFT	8
__krait_mux_set_sel(struct krait_mux_clk * mux,int sel)21*4882a593Smuzhiyun static void __krait_mux_set_sel(struct krait_mux_clk *mux, int sel)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun 	unsigned long flags;
24*4882a593Smuzhiyun 	u32 regval;
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	spin_lock_irqsave(&krait_clock_reg_lock, flags);
27*4882a593Smuzhiyun 	regval = krait_get_l2_indirect_reg(mux->offset);
28*4882a593Smuzhiyun 	regval &= ~(mux->mask << mux->shift);
29*4882a593Smuzhiyun 	regval |= (sel & mux->mask) << mux->shift;
30*4882a593Smuzhiyun 	if (mux->lpl) {
31*4882a593Smuzhiyun 		regval &= ~(mux->mask << (mux->shift + LPL_SHIFT));
32*4882a593Smuzhiyun 		regval |= (sel & mux->mask) << (mux->shift + LPL_SHIFT);
33*4882a593Smuzhiyun 	}
34*4882a593Smuzhiyun 	krait_set_l2_indirect_reg(mux->offset, regval);
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	/* Wait for switch to complete. */
37*4882a593Smuzhiyun 	mb();
38*4882a593Smuzhiyun 	udelay(1);
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	/*
41*4882a593Smuzhiyun 	 * Unlock now to make sure the mux register is not
42*4882a593Smuzhiyun 	 * modified while switching to the new parent.
43*4882a593Smuzhiyun 	 */
44*4882a593Smuzhiyun 	spin_unlock_irqrestore(&krait_clock_reg_lock, flags);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun 
krait_mux_set_parent(struct clk_hw * hw,u8 index)47*4882a593Smuzhiyun static int krait_mux_set_parent(struct clk_hw *hw, u8 index)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	struct krait_mux_clk *mux = to_krait_mux_clk(hw);
50*4882a593Smuzhiyun 	u32 sel;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	sel = clk_mux_index_to_val(mux->parent_map, 0, index);
53*4882a593Smuzhiyun 	mux->en_mask = sel;
54*4882a593Smuzhiyun 	/* Don't touch mux if CPU is off as it won't work */
55*4882a593Smuzhiyun 	if (__clk_is_enabled(hw->clk))
56*4882a593Smuzhiyun 		__krait_mux_set_sel(mux, sel);
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	mux->reparent = true;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	return 0;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
krait_mux_get_parent(struct clk_hw * hw)63*4882a593Smuzhiyun static u8 krait_mux_get_parent(struct clk_hw *hw)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	struct krait_mux_clk *mux = to_krait_mux_clk(hw);
66*4882a593Smuzhiyun 	u32 sel;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	sel = krait_get_l2_indirect_reg(mux->offset);
69*4882a593Smuzhiyun 	sel >>= mux->shift;
70*4882a593Smuzhiyun 	sel &= mux->mask;
71*4882a593Smuzhiyun 	mux->en_mask = sel;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	return clk_mux_val_to_index(hw, mux->parent_map, 0, sel);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun const struct clk_ops krait_mux_clk_ops = {
77*4882a593Smuzhiyun 	.set_parent = krait_mux_set_parent,
78*4882a593Smuzhiyun 	.get_parent = krait_mux_get_parent,
79*4882a593Smuzhiyun 	.determine_rate = __clk_mux_determine_rate_closest,
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(krait_mux_clk_ops);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /* The divider can divide by 2, 4, 6 and 8. But we only really need div-2. */
krait_div2_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)84*4882a593Smuzhiyun static long krait_div2_round_rate(struct clk_hw *hw, unsigned long rate,
85*4882a593Smuzhiyun 				  unsigned long *parent_rate)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	*parent_rate = clk_hw_round_rate(clk_hw_get_parent(hw), rate * 2);
88*4882a593Smuzhiyun 	return DIV_ROUND_UP(*parent_rate, 2);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
krait_div2_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)91*4882a593Smuzhiyun static int krait_div2_set_rate(struct clk_hw *hw, unsigned long rate,
92*4882a593Smuzhiyun 			       unsigned long parent_rate)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	struct krait_div2_clk *d = to_krait_div2_clk(hw);
95*4882a593Smuzhiyun 	unsigned long flags;
96*4882a593Smuzhiyun 	u32 val;
97*4882a593Smuzhiyun 	u32 mask = BIT(d->width) - 1;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	if (d->lpl)
100*4882a593Smuzhiyun 		mask = mask << (d->shift + LPL_SHIFT) | mask << d->shift;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	spin_lock_irqsave(&krait_clock_reg_lock, flags);
103*4882a593Smuzhiyun 	val = krait_get_l2_indirect_reg(d->offset);
104*4882a593Smuzhiyun 	val &= ~mask;
105*4882a593Smuzhiyun 	krait_set_l2_indirect_reg(d->offset, val);
106*4882a593Smuzhiyun 	spin_unlock_irqrestore(&krait_clock_reg_lock, flags);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	return 0;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun static unsigned long
krait_div2_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)112*4882a593Smuzhiyun krait_div2_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	struct krait_div2_clk *d = to_krait_div2_clk(hw);
115*4882a593Smuzhiyun 	u32 mask = BIT(d->width) - 1;
116*4882a593Smuzhiyun 	u32 div;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	div = krait_get_l2_indirect_reg(d->offset);
119*4882a593Smuzhiyun 	div >>= d->shift;
120*4882a593Smuzhiyun 	div &= mask;
121*4882a593Smuzhiyun 	div = (div + 1) * 2;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	return DIV_ROUND_UP(parent_rate, div);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun const struct clk_ops krait_div2_clk_ops = {
127*4882a593Smuzhiyun 	.round_rate = krait_div2_round_rate,
128*4882a593Smuzhiyun 	.set_rate = krait_div2_set_rate,
129*4882a593Smuzhiyun 	.recalc_rate = krait_div2_recalc_rate,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(krait_div2_clk_ops);
132