xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/clk-cpu-8996.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2020, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun /*
7*4882a593Smuzhiyun  * Each of the CPU clusters (Power and Perf) on msm8996 are
8*4882a593Smuzhiyun  * clocked via 2 PLLs, a primary and alternate. There are also
9*4882a593Smuzhiyun  * 2 Mux'es, a primary and secondary all connected together
10*4882a593Smuzhiyun  * as shown below
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  *                              +-------+
13*4882a593Smuzhiyun  *               XO             |       |
14*4882a593Smuzhiyun  *           +------------------>0      |
15*4882a593Smuzhiyun  *                              |       |
16*4882a593Smuzhiyun  *                    PLL/2     | SMUX  +----+
17*4882a593Smuzhiyun  *                      +------->1      |    |
18*4882a593Smuzhiyun  *                      |       |       |    |
19*4882a593Smuzhiyun  *                      |       +-------+    |    +-------+
20*4882a593Smuzhiyun  *                      |                    +---->0      |
21*4882a593Smuzhiyun  *                      |                         |       |
22*4882a593Smuzhiyun  * +---------------+    |             +----------->1      | CPU clk
23*4882a593Smuzhiyun  * |Primary PLL    +----+ PLL_EARLY   |           |       +------>
24*4882a593Smuzhiyun  * |               +------+-----------+    +------>2 PMUX |
25*4882a593Smuzhiyun  * +---------------+      |                |      |       |
26*4882a593Smuzhiyun  *                        |   +------+     |   +-->3      |
27*4882a593Smuzhiyun  *                        +--^+  ACD +-----+   |  +-------+
28*4882a593Smuzhiyun  * +---------------+          +------+         |
29*4882a593Smuzhiyun  * |Alt PLL        |                           |
30*4882a593Smuzhiyun  * |               +---------------------------+
31*4882a593Smuzhiyun  * +---------------+         PLL_EARLY
32*4882a593Smuzhiyun  *
33*4882a593Smuzhiyun  * The primary PLL is what drives the CPU clk, except for times
34*4882a593Smuzhiyun  * when we are reprogramming the PLL itself (for rate changes) when
35*4882a593Smuzhiyun  * we temporarily switch to an alternate PLL.
36*4882a593Smuzhiyun  *
37*4882a593Smuzhiyun  * The primary PLL operates on a single VCO range, between 600MHz
38*4882a593Smuzhiyun  * and 3GHz. However the CPUs do support OPPs with frequencies
39*4882a593Smuzhiyun  * between 300MHz and 600MHz. In order to support running the CPUs
40*4882a593Smuzhiyun  * at those frequencies we end up having to lock the PLL at twice
41*4882a593Smuzhiyun  * the rate and drive the CPU clk via the PLL/2 output and SMUX.
42*4882a593Smuzhiyun  *
43*4882a593Smuzhiyun  * So for frequencies above 600MHz we follow the following path
44*4882a593Smuzhiyun  *  Primary PLL --> PLL_EARLY --> PMUX(1) --> CPU clk
45*4882a593Smuzhiyun  * and for frequencies between 300MHz and 600MHz we follow
46*4882a593Smuzhiyun  *  Primary PLL --> PLL/2 --> SMUX(1) --> PMUX(0) --> CPU clk
47*4882a593Smuzhiyun  *
48*4882a593Smuzhiyun  * ACD stands for Adaptive Clock Distribution and is used to
49*4882a593Smuzhiyun  * detect voltage droops.
50*4882a593Smuzhiyun  */
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #include <linux/clk.h>
53*4882a593Smuzhiyun #include <linux/clk-provider.h>
54*4882a593Smuzhiyun #include <linux/io.h>
55*4882a593Smuzhiyun #include <linux/module.h>
56*4882a593Smuzhiyun #include <linux/platform_device.h>
57*4882a593Smuzhiyun #include <linux/regmap.h>
58*4882a593Smuzhiyun #include <soc/qcom/kryo-l2-accessors.h>
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #include "clk-alpha-pll.h"
61*4882a593Smuzhiyun #include "clk-regmap.h"
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun enum _pmux_input {
64*4882a593Smuzhiyun 	DIV_2_INDEX = 0,
65*4882a593Smuzhiyun 	PLL_INDEX,
66*4882a593Smuzhiyun 	ACD_INDEX,
67*4882a593Smuzhiyun 	ALT_INDEX,
68*4882a593Smuzhiyun 	NUM_OF_PMUX_INPUTS
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define DIV_2_THRESHOLD		600000000
72*4882a593Smuzhiyun #define PWRCL_REG_OFFSET 0x0
73*4882a593Smuzhiyun #define PERFCL_REG_OFFSET 0x80000
74*4882a593Smuzhiyun #define MUX_OFFSET	0x40
75*4882a593Smuzhiyun #define ALT_PLL_OFFSET	0x100
76*4882a593Smuzhiyun #define SSSCTL_OFFSET 0x160
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun static const u8 prim_pll_regs[PLL_OFF_MAX_REGS] = {
79*4882a593Smuzhiyun 	[PLL_OFF_L_VAL] = 0x04,
80*4882a593Smuzhiyun 	[PLL_OFF_ALPHA_VAL] = 0x08,
81*4882a593Smuzhiyun 	[PLL_OFF_USER_CTL] = 0x10,
82*4882a593Smuzhiyun 	[PLL_OFF_CONFIG_CTL] = 0x18,
83*4882a593Smuzhiyun 	[PLL_OFF_CONFIG_CTL_U] = 0x1c,
84*4882a593Smuzhiyun 	[PLL_OFF_TEST_CTL] = 0x20,
85*4882a593Smuzhiyun 	[PLL_OFF_TEST_CTL_U] = 0x24,
86*4882a593Smuzhiyun 	[PLL_OFF_STATUS] = 0x28,
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun static const u8 alt_pll_regs[PLL_OFF_MAX_REGS] = {
90*4882a593Smuzhiyun 	[PLL_OFF_L_VAL] = 0x04,
91*4882a593Smuzhiyun 	[PLL_OFF_ALPHA_VAL] = 0x08,
92*4882a593Smuzhiyun 	[PLL_OFF_ALPHA_VAL_U] = 0x0c,
93*4882a593Smuzhiyun 	[PLL_OFF_USER_CTL] = 0x10,
94*4882a593Smuzhiyun 	[PLL_OFF_USER_CTL_U] = 0x14,
95*4882a593Smuzhiyun 	[PLL_OFF_CONFIG_CTL] = 0x18,
96*4882a593Smuzhiyun 	[PLL_OFF_TEST_CTL] = 0x20,
97*4882a593Smuzhiyun 	[PLL_OFF_TEST_CTL_U] = 0x24,
98*4882a593Smuzhiyun 	[PLL_OFF_STATUS] = 0x28,
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /* PLLs */
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static const struct alpha_pll_config hfpll_config = {
104*4882a593Smuzhiyun 	.l = 60,
105*4882a593Smuzhiyun 	.config_ctl_val = 0x200d4aa8,
106*4882a593Smuzhiyun 	.config_ctl_hi_val = 0x006,
107*4882a593Smuzhiyun 	.pre_div_mask = BIT(12),
108*4882a593Smuzhiyun 	.post_div_mask = 0x3 << 8,
109*4882a593Smuzhiyun 	.post_div_val = 0x1 << 8,
110*4882a593Smuzhiyun 	.main_output_mask = BIT(0),
111*4882a593Smuzhiyun 	.early_output_mask = BIT(3),
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static struct clk_alpha_pll perfcl_pll = {
115*4882a593Smuzhiyun 	.offset = PERFCL_REG_OFFSET,
116*4882a593Smuzhiyun 	.regs = prim_pll_regs,
117*4882a593Smuzhiyun 	.flags = SUPPORTS_DYNAMIC_UPDATE | SUPPORTS_FSM_MODE,
118*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
119*4882a593Smuzhiyun 		.name = "perfcl_pll",
120*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "xo" },
121*4882a593Smuzhiyun 		.num_parents = 1,
122*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_huayra_ops,
123*4882a593Smuzhiyun 	},
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun static struct clk_alpha_pll pwrcl_pll = {
127*4882a593Smuzhiyun 	.offset = PWRCL_REG_OFFSET,
128*4882a593Smuzhiyun 	.regs = prim_pll_regs,
129*4882a593Smuzhiyun 	.flags = SUPPORTS_DYNAMIC_UPDATE | SUPPORTS_FSM_MODE,
130*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
131*4882a593Smuzhiyun 		.name = "pwrcl_pll",
132*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "xo" },
133*4882a593Smuzhiyun 		.num_parents = 1,
134*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_huayra_ops,
135*4882a593Smuzhiyun 	},
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun static const struct pll_vco alt_pll_vco_modes[] = {
139*4882a593Smuzhiyun 	VCO(3,  250000000,  500000000),
140*4882a593Smuzhiyun 	VCO(2,  500000000,  750000000),
141*4882a593Smuzhiyun 	VCO(1,  750000000, 1000000000),
142*4882a593Smuzhiyun 	VCO(0, 1000000000, 2150400000),
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun static const struct alpha_pll_config altpll_config = {
146*4882a593Smuzhiyun 	.l = 16,
147*4882a593Smuzhiyun 	.vco_val = 0x3 << 20,
148*4882a593Smuzhiyun 	.vco_mask = 0x3 << 20,
149*4882a593Smuzhiyun 	.config_ctl_val = 0x4001051b,
150*4882a593Smuzhiyun 	.post_div_mask = 0x3 << 8,
151*4882a593Smuzhiyun 	.post_div_val = 0x1 << 8,
152*4882a593Smuzhiyun 	.main_output_mask = BIT(0),
153*4882a593Smuzhiyun 	.early_output_mask = BIT(3),
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun static struct clk_alpha_pll perfcl_alt_pll = {
157*4882a593Smuzhiyun 	.offset = PERFCL_REG_OFFSET + ALT_PLL_OFFSET,
158*4882a593Smuzhiyun 	.regs = alt_pll_regs,
159*4882a593Smuzhiyun 	.vco_table = alt_pll_vco_modes,
160*4882a593Smuzhiyun 	.num_vco = ARRAY_SIZE(alt_pll_vco_modes),
161*4882a593Smuzhiyun 	.flags = SUPPORTS_OFFLINE_REQ | SUPPORTS_FSM_MODE,
162*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data) {
163*4882a593Smuzhiyun 		.name = "perfcl_alt_pll",
164*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "xo" },
165*4882a593Smuzhiyun 		.num_parents = 1,
166*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_hwfsm_ops,
167*4882a593Smuzhiyun 	},
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun static struct clk_alpha_pll pwrcl_alt_pll = {
171*4882a593Smuzhiyun 	.offset = PWRCL_REG_OFFSET + ALT_PLL_OFFSET,
172*4882a593Smuzhiyun 	.regs = alt_pll_regs,
173*4882a593Smuzhiyun 	.vco_table = alt_pll_vco_modes,
174*4882a593Smuzhiyun 	.num_vco = ARRAY_SIZE(alt_pll_vco_modes),
175*4882a593Smuzhiyun 	.flags = SUPPORTS_OFFLINE_REQ | SUPPORTS_FSM_MODE,
176*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data) {
177*4882a593Smuzhiyun 		.name = "pwrcl_alt_pll",
178*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "xo" },
179*4882a593Smuzhiyun 		.num_parents = 1,
180*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_hwfsm_ops,
181*4882a593Smuzhiyun 	},
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun struct clk_cpu_8996_mux {
185*4882a593Smuzhiyun 	u32	reg;
186*4882a593Smuzhiyun 	u8	shift;
187*4882a593Smuzhiyun 	u8	width;
188*4882a593Smuzhiyun 	struct notifier_block nb;
189*4882a593Smuzhiyun 	struct clk_hw	*pll;
190*4882a593Smuzhiyun 	struct clk_hw	*pll_div_2;
191*4882a593Smuzhiyun 	struct clk_regmap clkr;
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun static int cpu_clk_notifier_cb(struct notifier_block *nb, unsigned long event,
195*4882a593Smuzhiyun 			       void *data);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define to_clk_cpu_8996_mux_nb(_nb) \
198*4882a593Smuzhiyun 	container_of(_nb, struct clk_cpu_8996_mux, nb)
199*4882a593Smuzhiyun 
to_clk_cpu_8996_mux_hw(struct clk_hw * hw)200*4882a593Smuzhiyun static inline struct clk_cpu_8996_mux *to_clk_cpu_8996_mux_hw(struct clk_hw *hw)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	return container_of(to_clk_regmap(hw), struct clk_cpu_8996_mux, clkr);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
clk_cpu_8996_mux_get_parent(struct clk_hw * hw)205*4882a593Smuzhiyun static u8 clk_cpu_8996_mux_get_parent(struct clk_hw *hw)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	struct clk_regmap *clkr = to_clk_regmap(hw);
208*4882a593Smuzhiyun 	struct clk_cpu_8996_mux *cpuclk = to_clk_cpu_8996_mux_hw(hw);
209*4882a593Smuzhiyun 	u32 mask = GENMASK(cpuclk->width - 1, 0);
210*4882a593Smuzhiyun 	u32 val;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	regmap_read(clkr->regmap, cpuclk->reg, &val);
213*4882a593Smuzhiyun 	val >>= cpuclk->shift;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	return val & mask;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
clk_cpu_8996_mux_set_parent(struct clk_hw * hw,u8 index)218*4882a593Smuzhiyun static int clk_cpu_8996_mux_set_parent(struct clk_hw *hw, u8 index)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	struct clk_regmap *clkr = to_clk_regmap(hw);
221*4882a593Smuzhiyun 	struct clk_cpu_8996_mux *cpuclk = to_clk_cpu_8996_mux_hw(hw);
222*4882a593Smuzhiyun 	u32 mask = GENMASK(cpuclk->width + cpuclk->shift - 1, cpuclk->shift);
223*4882a593Smuzhiyun 	u32 val;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	val = index;
226*4882a593Smuzhiyun 	val <<= cpuclk->shift;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	return regmap_update_bits(clkr->regmap, cpuclk->reg, mask, val);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
clk_cpu_8996_mux_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)231*4882a593Smuzhiyun static int clk_cpu_8996_mux_determine_rate(struct clk_hw *hw,
232*4882a593Smuzhiyun 					   struct clk_rate_request *req)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	struct clk_cpu_8996_mux *cpuclk = to_clk_cpu_8996_mux_hw(hw);
235*4882a593Smuzhiyun 	struct clk_hw *parent = cpuclk->pll;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	if (cpuclk->pll_div_2 && req->rate < DIV_2_THRESHOLD) {
238*4882a593Smuzhiyun 		if (req->rate < (DIV_2_THRESHOLD / 2))
239*4882a593Smuzhiyun 			return -EINVAL;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 		parent = cpuclk->pll_div_2;
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	req->best_parent_rate = clk_hw_round_rate(parent, req->rate);
245*4882a593Smuzhiyun 	req->best_parent_hw = parent;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	return 0;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun static const struct clk_ops clk_cpu_8996_mux_ops = {
251*4882a593Smuzhiyun 	.set_parent = clk_cpu_8996_mux_set_parent,
252*4882a593Smuzhiyun 	.get_parent = clk_cpu_8996_mux_get_parent,
253*4882a593Smuzhiyun 	.determine_rate = clk_cpu_8996_mux_determine_rate,
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun static struct clk_cpu_8996_mux pwrcl_smux = {
257*4882a593Smuzhiyun 	.reg = PWRCL_REG_OFFSET + MUX_OFFSET,
258*4882a593Smuzhiyun 	.shift = 2,
259*4882a593Smuzhiyun 	.width = 2,
260*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data) {
261*4882a593Smuzhiyun 		.name = "pwrcl_smux",
262*4882a593Smuzhiyun 		.parent_names = (const char *[]){
263*4882a593Smuzhiyun 			"xo",
264*4882a593Smuzhiyun 			"pwrcl_pll_main",
265*4882a593Smuzhiyun 		},
266*4882a593Smuzhiyun 		.num_parents = 2,
267*4882a593Smuzhiyun 		.ops = &clk_cpu_8996_mux_ops,
268*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
269*4882a593Smuzhiyun 	},
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun static struct clk_cpu_8996_mux perfcl_smux = {
273*4882a593Smuzhiyun 	.reg = PERFCL_REG_OFFSET + MUX_OFFSET,
274*4882a593Smuzhiyun 	.shift = 2,
275*4882a593Smuzhiyun 	.width = 2,
276*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data) {
277*4882a593Smuzhiyun 		.name = "perfcl_smux",
278*4882a593Smuzhiyun 		.parent_names = (const char *[]){
279*4882a593Smuzhiyun 			"xo",
280*4882a593Smuzhiyun 			"perfcl_pll_main",
281*4882a593Smuzhiyun 		},
282*4882a593Smuzhiyun 		.num_parents = 2,
283*4882a593Smuzhiyun 		.ops = &clk_cpu_8996_mux_ops,
284*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
285*4882a593Smuzhiyun 	},
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun static struct clk_cpu_8996_mux pwrcl_pmux = {
289*4882a593Smuzhiyun 	.reg = PWRCL_REG_OFFSET + MUX_OFFSET,
290*4882a593Smuzhiyun 	.shift = 0,
291*4882a593Smuzhiyun 	.width = 2,
292*4882a593Smuzhiyun 	.pll = &pwrcl_pll.clkr.hw,
293*4882a593Smuzhiyun 	.pll_div_2 = &pwrcl_smux.clkr.hw,
294*4882a593Smuzhiyun 	.nb.notifier_call = cpu_clk_notifier_cb,
295*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data) {
296*4882a593Smuzhiyun 		.name = "pwrcl_pmux",
297*4882a593Smuzhiyun 		.parent_names = (const char *[]){
298*4882a593Smuzhiyun 			"pwrcl_smux",
299*4882a593Smuzhiyun 			"pwrcl_pll",
300*4882a593Smuzhiyun 			"pwrcl_pll_acd",
301*4882a593Smuzhiyun 			"pwrcl_alt_pll",
302*4882a593Smuzhiyun 		},
303*4882a593Smuzhiyun 		.num_parents = 4,
304*4882a593Smuzhiyun 		.ops = &clk_cpu_8996_mux_ops,
305*4882a593Smuzhiyun 		/* CPU clock is critical and should never be gated */
306*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
307*4882a593Smuzhiyun 	},
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun static struct clk_cpu_8996_mux perfcl_pmux = {
311*4882a593Smuzhiyun 	.reg = PERFCL_REG_OFFSET + MUX_OFFSET,
312*4882a593Smuzhiyun 	.shift = 0,
313*4882a593Smuzhiyun 	.width = 2,
314*4882a593Smuzhiyun 	.pll = &perfcl_pll.clkr.hw,
315*4882a593Smuzhiyun 	.pll_div_2 = &perfcl_smux.clkr.hw,
316*4882a593Smuzhiyun 	.nb.notifier_call = cpu_clk_notifier_cb,
317*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data) {
318*4882a593Smuzhiyun 		.name = "perfcl_pmux",
319*4882a593Smuzhiyun 		.parent_names = (const char *[]){
320*4882a593Smuzhiyun 			"perfcl_smux",
321*4882a593Smuzhiyun 			"perfcl_pll",
322*4882a593Smuzhiyun 			"perfcl_pll_acd",
323*4882a593Smuzhiyun 			"perfcl_alt_pll",
324*4882a593Smuzhiyun 		},
325*4882a593Smuzhiyun 		.num_parents = 4,
326*4882a593Smuzhiyun 		.ops = &clk_cpu_8996_mux_ops,
327*4882a593Smuzhiyun 		/* CPU clock is critical and should never be gated */
328*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
329*4882a593Smuzhiyun 	},
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun static const struct regmap_config cpu_msm8996_regmap_config = {
333*4882a593Smuzhiyun 	.reg_bits		= 32,
334*4882a593Smuzhiyun 	.reg_stride		= 4,
335*4882a593Smuzhiyun 	.val_bits		= 32,
336*4882a593Smuzhiyun 	.max_register		= 0x80210,
337*4882a593Smuzhiyun 	.fast_io		= true,
338*4882a593Smuzhiyun 	.val_format_endian	= REGMAP_ENDIAN_LITTLE,
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun static struct clk_regmap *cpu_msm8996_clks[] = {
342*4882a593Smuzhiyun 	&perfcl_pll.clkr,
343*4882a593Smuzhiyun 	&pwrcl_pll.clkr,
344*4882a593Smuzhiyun 	&perfcl_alt_pll.clkr,
345*4882a593Smuzhiyun 	&pwrcl_alt_pll.clkr,
346*4882a593Smuzhiyun 	&perfcl_smux.clkr,
347*4882a593Smuzhiyun 	&pwrcl_smux.clkr,
348*4882a593Smuzhiyun 	&perfcl_pmux.clkr,
349*4882a593Smuzhiyun 	&pwrcl_pmux.clkr,
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun 
qcom_cpu_clk_msm8996_register_clks(struct device * dev,struct regmap * regmap)352*4882a593Smuzhiyun static int qcom_cpu_clk_msm8996_register_clks(struct device *dev,
353*4882a593Smuzhiyun 					      struct regmap *regmap)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun 	int i, ret;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	perfcl_smux.pll = clk_hw_register_fixed_factor(dev, "perfcl_pll_main",
358*4882a593Smuzhiyun 						       "perfcl_pll",
359*4882a593Smuzhiyun 						       CLK_SET_RATE_PARENT,
360*4882a593Smuzhiyun 						       1, 2);
361*4882a593Smuzhiyun 	if (IS_ERR(perfcl_smux.pll)) {
362*4882a593Smuzhiyun 		dev_err(dev, "Failed to initialize perfcl_pll_main\n");
363*4882a593Smuzhiyun 		return PTR_ERR(perfcl_smux.pll);
364*4882a593Smuzhiyun 	}
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	pwrcl_smux.pll = clk_hw_register_fixed_factor(dev, "pwrcl_pll_main",
367*4882a593Smuzhiyun 						      "pwrcl_pll",
368*4882a593Smuzhiyun 						      CLK_SET_RATE_PARENT,
369*4882a593Smuzhiyun 						      1, 2);
370*4882a593Smuzhiyun 	if (IS_ERR(pwrcl_smux.pll)) {
371*4882a593Smuzhiyun 		dev_err(dev, "Failed to initialize pwrcl_pll_main\n");
372*4882a593Smuzhiyun 		clk_hw_unregister(perfcl_smux.pll);
373*4882a593Smuzhiyun 		return PTR_ERR(pwrcl_smux.pll);
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cpu_msm8996_clks); i++) {
377*4882a593Smuzhiyun 		ret = devm_clk_register_regmap(dev, cpu_msm8996_clks[i]);
378*4882a593Smuzhiyun 		if (ret) {
379*4882a593Smuzhiyun 			clk_hw_unregister(perfcl_smux.pll);
380*4882a593Smuzhiyun 			clk_hw_unregister(pwrcl_smux.pll);
381*4882a593Smuzhiyun 			return ret;
382*4882a593Smuzhiyun 		}
383*4882a593Smuzhiyun 	}
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	clk_alpha_pll_configure(&perfcl_pll, regmap, &hfpll_config);
386*4882a593Smuzhiyun 	clk_alpha_pll_configure(&pwrcl_pll, regmap, &hfpll_config);
387*4882a593Smuzhiyun 	clk_alpha_pll_configure(&perfcl_alt_pll, regmap, &altpll_config);
388*4882a593Smuzhiyun 	clk_alpha_pll_configure(&pwrcl_alt_pll, regmap, &altpll_config);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	/* Enable alt PLLs */
391*4882a593Smuzhiyun 	clk_prepare_enable(pwrcl_alt_pll.clkr.hw.clk);
392*4882a593Smuzhiyun 	clk_prepare_enable(perfcl_alt_pll.clkr.hw.clk);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	clk_notifier_register(pwrcl_pmux.clkr.hw.clk, &pwrcl_pmux.nb);
395*4882a593Smuzhiyun 	clk_notifier_register(perfcl_pmux.clkr.hw.clk, &perfcl_pmux.nb);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	return ret;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
qcom_cpu_clk_msm8996_unregister_clks(void)400*4882a593Smuzhiyun static int qcom_cpu_clk_msm8996_unregister_clks(void)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	int ret = 0;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	ret = clk_notifier_unregister(pwrcl_pmux.clkr.hw.clk, &pwrcl_pmux.nb);
405*4882a593Smuzhiyun 	if (ret)
406*4882a593Smuzhiyun 		return ret;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	ret = clk_notifier_unregister(perfcl_pmux.clkr.hw.clk, &perfcl_pmux.nb);
409*4882a593Smuzhiyun 	if (ret)
410*4882a593Smuzhiyun 		return ret;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	clk_hw_unregister(perfcl_smux.pll);
413*4882a593Smuzhiyun 	clk_hw_unregister(pwrcl_smux.pll);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	return 0;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun #define CPU_AFINITY_MASK 0xFFF
419*4882a593Smuzhiyun #define PWRCL_CPU_REG_MASK 0x3
420*4882a593Smuzhiyun #define PERFCL_CPU_REG_MASK 0x103
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun #define L2ACDCR_REG 0x580ULL
423*4882a593Smuzhiyun #define L2ACDTD_REG 0x581ULL
424*4882a593Smuzhiyun #define L2ACDDVMRC_REG 0x584ULL
425*4882a593Smuzhiyun #define L2ACDSSCR_REG 0x589ULL
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun static DEFINE_SPINLOCK(qcom_clk_acd_lock);
428*4882a593Smuzhiyun static void __iomem *base;
429*4882a593Smuzhiyun 
qcom_cpu_clk_msm8996_acd_init(void __iomem * base)430*4882a593Smuzhiyun static void qcom_cpu_clk_msm8996_acd_init(void __iomem *base)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	u64 hwid;
433*4882a593Smuzhiyun 	unsigned long flags;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	spin_lock_irqsave(&qcom_clk_acd_lock, flags);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	hwid = read_cpuid_mpidr() & CPU_AFINITY_MASK;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	kryo_l2_set_indirect_reg(L2ACDTD_REG, 0x00006a11);
440*4882a593Smuzhiyun 	kryo_l2_set_indirect_reg(L2ACDDVMRC_REG, 0x000e0f0f);
441*4882a593Smuzhiyun 	kryo_l2_set_indirect_reg(L2ACDSSCR_REG, 0x00000601);
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	if (PWRCL_CPU_REG_MASK == (hwid | PWRCL_CPU_REG_MASK)) {
444*4882a593Smuzhiyun 		writel(0xf, base + PWRCL_REG_OFFSET + SSSCTL_OFFSET);
445*4882a593Smuzhiyun 		kryo_l2_set_indirect_reg(L2ACDCR_REG, 0x002c5ffd);
446*4882a593Smuzhiyun 	}
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	if (PERFCL_CPU_REG_MASK == (hwid | PERFCL_CPU_REG_MASK)) {
449*4882a593Smuzhiyun 		kryo_l2_set_indirect_reg(L2ACDCR_REG, 0x002c5ffd);
450*4882a593Smuzhiyun 		writel(0xf, base + PERFCL_REG_OFFSET + SSSCTL_OFFSET);
451*4882a593Smuzhiyun 	}
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	spin_unlock_irqrestore(&qcom_clk_acd_lock, flags);
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
cpu_clk_notifier_cb(struct notifier_block * nb,unsigned long event,void * data)456*4882a593Smuzhiyun static int cpu_clk_notifier_cb(struct notifier_block *nb, unsigned long event,
457*4882a593Smuzhiyun 			       void *data)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	struct clk_cpu_8996_mux *cpuclk = to_clk_cpu_8996_mux_nb(nb);
460*4882a593Smuzhiyun 	struct clk_notifier_data *cnd = data;
461*4882a593Smuzhiyun 	int ret;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	switch (event) {
464*4882a593Smuzhiyun 	case PRE_RATE_CHANGE:
465*4882a593Smuzhiyun 		ret = clk_cpu_8996_mux_set_parent(&cpuclk->clkr.hw, ALT_INDEX);
466*4882a593Smuzhiyun 		qcom_cpu_clk_msm8996_acd_init(base);
467*4882a593Smuzhiyun 		break;
468*4882a593Smuzhiyun 	case POST_RATE_CHANGE:
469*4882a593Smuzhiyun 		if (cnd->new_rate < DIV_2_THRESHOLD)
470*4882a593Smuzhiyun 			ret = clk_cpu_8996_mux_set_parent(&cpuclk->clkr.hw,
471*4882a593Smuzhiyun 							  DIV_2_INDEX);
472*4882a593Smuzhiyun 		else
473*4882a593Smuzhiyun 			ret = clk_cpu_8996_mux_set_parent(&cpuclk->clkr.hw,
474*4882a593Smuzhiyun 							  ACD_INDEX);
475*4882a593Smuzhiyun 		break;
476*4882a593Smuzhiyun 	default:
477*4882a593Smuzhiyun 		ret = 0;
478*4882a593Smuzhiyun 		break;
479*4882a593Smuzhiyun 	}
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	return notifier_from_errno(ret);
482*4882a593Smuzhiyun };
483*4882a593Smuzhiyun 
qcom_cpu_clk_msm8996_driver_probe(struct platform_device * pdev)484*4882a593Smuzhiyun static int qcom_cpu_clk_msm8996_driver_probe(struct platform_device *pdev)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun 	struct regmap *regmap;
487*4882a593Smuzhiyun 	struct clk_hw_onecell_data *data;
488*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
489*4882a593Smuzhiyun 	int ret;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	data = devm_kzalloc(dev, struct_size(data, hws, 2), GFP_KERNEL);
492*4882a593Smuzhiyun 	if (!data)
493*4882a593Smuzhiyun 		return -ENOMEM;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	base = devm_platform_ioremap_resource(pdev, 0);
496*4882a593Smuzhiyun 	if (IS_ERR(base))
497*4882a593Smuzhiyun 		return PTR_ERR(base);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	regmap = devm_regmap_init_mmio(dev, base, &cpu_msm8996_regmap_config);
500*4882a593Smuzhiyun 	if (IS_ERR(regmap))
501*4882a593Smuzhiyun 		return PTR_ERR(regmap);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	ret = qcom_cpu_clk_msm8996_register_clks(dev, regmap);
504*4882a593Smuzhiyun 	if (ret)
505*4882a593Smuzhiyun 		return ret;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	qcom_cpu_clk_msm8996_acd_init(base);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	data->hws[0] = &pwrcl_pmux.clkr.hw;
510*4882a593Smuzhiyun 	data->hws[1] = &perfcl_pmux.clkr.hw;
511*4882a593Smuzhiyun 	data->num = 2;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	return devm_of_clk_add_hw_provider(dev, of_clk_hw_onecell_get, data);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
qcom_cpu_clk_msm8996_driver_remove(struct platform_device * pdev)516*4882a593Smuzhiyun static int qcom_cpu_clk_msm8996_driver_remove(struct platform_device *pdev)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	return qcom_cpu_clk_msm8996_unregister_clks();
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun static const struct of_device_id qcom_cpu_clk_msm8996_match_table[] = {
522*4882a593Smuzhiyun 	{ .compatible = "qcom,msm8996-apcc" },
523*4882a593Smuzhiyun 	{}
524*4882a593Smuzhiyun };
525*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qcom_cpu_clk_msm8996_match_table);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun static struct platform_driver qcom_cpu_clk_msm8996_driver = {
528*4882a593Smuzhiyun 	.probe = qcom_cpu_clk_msm8996_driver_probe,
529*4882a593Smuzhiyun 	.remove = qcom_cpu_clk_msm8996_driver_remove,
530*4882a593Smuzhiyun 	.driver = {
531*4882a593Smuzhiyun 		.name = "qcom-msm8996-apcc",
532*4882a593Smuzhiyun 		.of_match_table = qcom_cpu_clk_msm8996_match_table,
533*4882a593Smuzhiyun 	},
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun module_platform_driver(qcom_cpu_clk_msm8996_driver);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun MODULE_DESCRIPTION("QCOM MSM8996 CPU Clock Driver");
538*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
539