1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2015, 2018, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/export.h>
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/regmap.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "clk-alpha-pll.h"
13*4882a593Smuzhiyun #include "common.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define PLL_MODE(p) ((p)->offset + 0x0)
16*4882a593Smuzhiyun # define PLL_OUTCTRL BIT(0)
17*4882a593Smuzhiyun # define PLL_BYPASSNL BIT(1)
18*4882a593Smuzhiyun # define PLL_RESET_N BIT(2)
19*4882a593Smuzhiyun # define PLL_OFFLINE_REQ BIT(7)
20*4882a593Smuzhiyun # define PLL_LOCK_COUNT_SHIFT 8
21*4882a593Smuzhiyun # define PLL_LOCK_COUNT_MASK 0x3f
22*4882a593Smuzhiyun # define PLL_BIAS_COUNT_SHIFT 14
23*4882a593Smuzhiyun # define PLL_BIAS_COUNT_MASK 0x3f
24*4882a593Smuzhiyun # define PLL_VOTE_FSM_ENA BIT(20)
25*4882a593Smuzhiyun # define PLL_FSM_ENA BIT(20)
26*4882a593Smuzhiyun # define PLL_VOTE_FSM_RESET BIT(21)
27*4882a593Smuzhiyun # define PLL_UPDATE BIT(22)
28*4882a593Smuzhiyun # define PLL_UPDATE_BYPASS BIT(23)
29*4882a593Smuzhiyun # define PLL_OFFLINE_ACK BIT(28)
30*4882a593Smuzhiyun # define ALPHA_PLL_ACK_LATCH BIT(29)
31*4882a593Smuzhiyun # define PLL_ACTIVE_FLAG BIT(30)
32*4882a593Smuzhiyun # define PLL_LOCK_DET BIT(31)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define PLL_L_VAL(p) ((p)->offset + (p)->regs[PLL_OFF_L_VAL])
35*4882a593Smuzhiyun #define PLL_CAL_L_VAL(p) ((p)->offset + (p)->regs[PLL_OFF_CAL_L_VAL])
36*4882a593Smuzhiyun #define PLL_ALPHA_VAL(p) ((p)->offset + (p)->regs[PLL_OFF_ALPHA_VAL])
37*4882a593Smuzhiyun #define PLL_ALPHA_VAL_U(p) ((p)->offset + (p)->regs[PLL_OFF_ALPHA_VAL_U])
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define PLL_USER_CTL(p) ((p)->offset + (p)->regs[PLL_OFF_USER_CTL])
40*4882a593Smuzhiyun # define PLL_POST_DIV_SHIFT 8
41*4882a593Smuzhiyun # define PLL_POST_DIV_MASK(p) GENMASK((p)->width, 0)
42*4882a593Smuzhiyun # define PLL_ALPHA_EN BIT(24)
43*4882a593Smuzhiyun # define PLL_ALPHA_MODE BIT(25)
44*4882a593Smuzhiyun # define PLL_VCO_SHIFT 20
45*4882a593Smuzhiyun # define PLL_VCO_MASK 0x3
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define PLL_USER_CTL_U(p) ((p)->offset + (p)->regs[PLL_OFF_USER_CTL_U])
48*4882a593Smuzhiyun #define PLL_USER_CTL_U1(p) ((p)->offset + (p)->regs[PLL_OFF_USER_CTL_U1])
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define PLL_CONFIG_CTL(p) ((p)->offset + (p)->regs[PLL_OFF_CONFIG_CTL])
51*4882a593Smuzhiyun #define PLL_CONFIG_CTL_U(p) ((p)->offset + (p)->regs[PLL_OFF_CONFIG_CTL_U])
52*4882a593Smuzhiyun #define PLL_CONFIG_CTL_U1(p) ((p)->offset + (p)->regs[PLL_OFF_CONFIG_CTL_U1])
53*4882a593Smuzhiyun #define PLL_TEST_CTL(p) ((p)->offset + (p)->regs[PLL_OFF_TEST_CTL])
54*4882a593Smuzhiyun #define PLL_TEST_CTL_U(p) ((p)->offset + (p)->regs[PLL_OFF_TEST_CTL_U])
55*4882a593Smuzhiyun #define PLL_TEST_CTL_U1(p) ((p)->offset + (p)->regs[PLL_OFF_TEST_CTL_U1])
56*4882a593Smuzhiyun #define PLL_STATUS(p) ((p)->offset + (p)->regs[PLL_OFF_STATUS])
57*4882a593Smuzhiyun #define PLL_OPMODE(p) ((p)->offset + (p)->regs[PLL_OFF_OPMODE])
58*4882a593Smuzhiyun #define PLL_FRAC(p) ((p)->offset + (p)->regs[PLL_OFF_FRAC])
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun const u8 clk_alpha_pll_regs[][PLL_OFF_MAX_REGS] = {
61*4882a593Smuzhiyun [CLK_ALPHA_PLL_TYPE_DEFAULT] = {
62*4882a593Smuzhiyun [PLL_OFF_L_VAL] = 0x04,
63*4882a593Smuzhiyun [PLL_OFF_ALPHA_VAL] = 0x08,
64*4882a593Smuzhiyun [PLL_OFF_ALPHA_VAL_U] = 0x0c,
65*4882a593Smuzhiyun [PLL_OFF_USER_CTL] = 0x10,
66*4882a593Smuzhiyun [PLL_OFF_USER_CTL_U] = 0x14,
67*4882a593Smuzhiyun [PLL_OFF_CONFIG_CTL] = 0x18,
68*4882a593Smuzhiyun [PLL_OFF_TEST_CTL] = 0x1c,
69*4882a593Smuzhiyun [PLL_OFF_TEST_CTL_U] = 0x20,
70*4882a593Smuzhiyun [PLL_OFF_STATUS] = 0x24,
71*4882a593Smuzhiyun },
72*4882a593Smuzhiyun [CLK_ALPHA_PLL_TYPE_HUAYRA] = {
73*4882a593Smuzhiyun [PLL_OFF_L_VAL] = 0x04,
74*4882a593Smuzhiyun [PLL_OFF_ALPHA_VAL] = 0x08,
75*4882a593Smuzhiyun [PLL_OFF_USER_CTL] = 0x10,
76*4882a593Smuzhiyun [PLL_OFF_CONFIG_CTL] = 0x14,
77*4882a593Smuzhiyun [PLL_OFF_CONFIG_CTL_U] = 0x18,
78*4882a593Smuzhiyun [PLL_OFF_TEST_CTL] = 0x1c,
79*4882a593Smuzhiyun [PLL_OFF_TEST_CTL_U] = 0x20,
80*4882a593Smuzhiyun [PLL_OFF_STATUS] = 0x24,
81*4882a593Smuzhiyun },
82*4882a593Smuzhiyun [CLK_ALPHA_PLL_TYPE_BRAMMO] = {
83*4882a593Smuzhiyun [PLL_OFF_L_VAL] = 0x04,
84*4882a593Smuzhiyun [PLL_OFF_ALPHA_VAL] = 0x08,
85*4882a593Smuzhiyun [PLL_OFF_ALPHA_VAL_U] = 0x0c,
86*4882a593Smuzhiyun [PLL_OFF_USER_CTL] = 0x10,
87*4882a593Smuzhiyun [PLL_OFF_CONFIG_CTL] = 0x18,
88*4882a593Smuzhiyun [PLL_OFF_TEST_CTL] = 0x1c,
89*4882a593Smuzhiyun [PLL_OFF_STATUS] = 0x24,
90*4882a593Smuzhiyun },
91*4882a593Smuzhiyun [CLK_ALPHA_PLL_TYPE_FABIA] = {
92*4882a593Smuzhiyun [PLL_OFF_L_VAL] = 0x04,
93*4882a593Smuzhiyun [PLL_OFF_USER_CTL] = 0x0c,
94*4882a593Smuzhiyun [PLL_OFF_USER_CTL_U] = 0x10,
95*4882a593Smuzhiyun [PLL_OFF_CONFIG_CTL] = 0x14,
96*4882a593Smuzhiyun [PLL_OFF_CONFIG_CTL_U] = 0x18,
97*4882a593Smuzhiyun [PLL_OFF_TEST_CTL] = 0x1c,
98*4882a593Smuzhiyun [PLL_OFF_TEST_CTL_U] = 0x20,
99*4882a593Smuzhiyun [PLL_OFF_STATUS] = 0x24,
100*4882a593Smuzhiyun [PLL_OFF_OPMODE] = 0x2c,
101*4882a593Smuzhiyun [PLL_OFF_FRAC] = 0x38,
102*4882a593Smuzhiyun },
103*4882a593Smuzhiyun [CLK_ALPHA_PLL_TYPE_TRION] = {
104*4882a593Smuzhiyun [PLL_OFF_L_VAL] = 0x04,
105*4882a593Smuzhiyun [PLL_OFF_CAL_L_VAL] = 0x08,
106*4882a593Smuzhiyun [PLL_OFF_USER_CTL] = 0x0c,
107*4882a593Smuzhiyun [PLL_OFF_USER_CTL_U] = 0x10,
108*4882a593Smuzhiyun [PLL_OFF_USER_CTL_U1] = 0x14,
109*4882a593Smuzhiyun [PLL_OFF_CONFIG_CTL] = 0x18,
110*4882a593Smuzhiyun [PLL_OFF_CONFIG_CTL_U] = 0x1c,
111*4882a593Smuzhiyun [PLL_OFF_CONFIG_CTL_U1] = 0x20,
112*4882a593Smuzhiyun [PLL_OFF_TEST_CTL] = 0x24,
113*4882a593Smuzhiyun [PLL_OFF_TEST_CTL_U] = 0x28,
114*4882a593Smuzhiyun [PLL_OFF_TEST_CTL_U1] = 0x2c,
115*4882a593Smuzhiyun [PLL_OFF_STATUS] = 0x30,
116*4882a593Smuzhiyun [PLL_OFF_OPMODE] = 0x38,
117*4882a593Smuzhiyun [PLL_OFF_ALPHA_VAL] = 0x40,
118*4882a593Smuzhiyun },
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_alpha_pll_regs);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /*
123*4882a593Smuzhiyun * Even though 40 bits are present, use only 32 for ease of calculation.
124*4882a593Smuzhiyun */
125*4882a593Smuzhiyun #define ALPHA_REG_BITWIDTH 40
126*4882a593Smuzhiyun #define ALPHA_REG_16BIT_WIDTH 16
127*4882a593Smuzhiyun #define ALPHA_BITWIDTH 32U
128*4882a593Smuzhiyun #define ALPHA_SHIFT(w) min(w, ALPHA_BITWIDTH)
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define PLL_HUAYRA_M_WIDTH 8
131*4882a593Smuzhiyun #define PLL_HUAYRA_M_SHIFT 8
132*4882a593Smuzhiyun #define PLL_HUAYRA_M_MASK 0xff
133*4882a593Smuzhiyun #define PLL_HUAYRA_N_SHIFT 0
134*4882a593Smuzhiyun #define PLL_HUAYRA_N_MASK 0xff
135*4882a593Smuzhiyun #define PLL_HUAYRA_ALPHA_WIDTH 16
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun #define PLL_STANDBY 0x0
138*4882a593Smuzhiyun #define PLL_RUN 0x1
139*4882a593Smuzhiyun #define PLL_OUT_MASK 0x7
140*4882a593Smuzhiyun #define PLL_RATE_MARGIN 500
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* TRION PLL specific settings and offsets */
143*4882a593Smuzhiyun #define TRION_PLL_CAL_VAL 0x44
144*4882a593Smuzhiyun #define TRION_PCAL_DONE BIT(26)
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* LUCID PLL specific settings and offsets */
147*4882a593Smuzhiyun #define LUCID_PCAL_DONE BIT(27)
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #define pll_alpha_width(p) \
150*4882a593Smuzhiyun ((PLL_ALPHA_VAL_U(p) - PLL_ALPHA_VAL(p) == 4) ? \
151*4882a593Smuzhiyun ALPHA_REG_BITWIDTH : ALPHA_REG_16BIT_WIDTH)
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #define pll_has_64bit_config(p) ((PLL_CONFIG_CTL_U(p) - PLL_CONFIG_CTL(p)) == 4)
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun #define to_clk_alpha_pll(_hw) container_of(to_clk_regmap(_hw), \
156*4882a593Smuzhiyun struct clk_alpha_pll, clkr)
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun #define to_clk_alpha_pll_postdiv(_hw) container_of(to_clk_regmap(_hw), \
159*4882a593Smuzhiyun struct clk_alpha_pll_postdiv, clkr)
160*4882a593Smuzhiyun
wait_for_pll(struct clk_alpha_pll * pll,u32 mask,bool inverse,const char * action)161*4882a593Smuzhiyun static int wait_for_pll(struct clk_alpha_pll *pll, u32 mask, bool inverse,
162*4882a593Smuzhiyun const char *action)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun u32 val;
165*4882a593Smuzhiyun int count;
166*4882a593Smuzhiyun int ret;
167*4882a593Smuzhiyun const char *name = clk_hw_get_name(&pll->clkr.hw);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun ret = regmap_read(pll->clkr.regmap, PLL_MODE(pll), &val);
170*4882a593Smuzhiyun if (ret)
171*4882a593Smuzhiyun return ret;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun for (count = 100; count > 0; count--) {
174*4882a593Smuzhiyun ret = regmap_read(pll->clkr.regmap, PLL_MODE(pll), &val);
175*4882a593Smuzhiyun if (ret)
176*4882a593Smuzhiyun return ret;
177*4882a593Smuzhiyun if (inverse && !(val & mask))
178*4882a593Smuzhiyun return 0;
179*4882a593Smuzhiyun else if ((val & mask) == mask)
180*4882a593Smuzhiyun return 0;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun udelay(1);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun WARN(1, "%s failed to %s!\n", name, action);
186*4882a593Smuzhiyun return -ETIMEDOUT;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun #define wait_for_pll_enable_active(pll) \
190*4882a593Smuzhiyun wait_for_pll(pll, PLL_ACTIVE_FLAG, 0, "enable")
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun #define wait_for_pll_enable_lock(pll) \
193*4882a593Smuzhiyun wait_for_pll(pll, PLL_LOCK_DET, 0, "enable")
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun #define wait_for_pll_disable(pll) \
196*4882a593Smuzhiyun wait_for_pll(pll, PLL_ACTIVE_FLAG, 1, "disable")
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun #define wait_for_pll_offline(pll) \
199*4882a593Smuzhiyun wait_for_pll(pll, PLL_OFFLINE_ACK, 0, "offline")
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun #define wait_for_pll_update(pll) \
202*4882a593Smuzhiyun wait_for_pll(pll, PLL_UPDATE, 1, "update")
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun #define wait_for_pll_update_ack_set(pll) \
205*4882a593Smuzhiyun wait_for_pll(pll, ALPHA_PLL_ACK_LATCH, 0, "update_ack_set")
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun #define wait_for_pll_update_ack_clear(pll) \
208*4882a593Smuzhiyun wait_for_pll(pll, ALPHA_PLL_ACK_LATCH, 1, "update_ack_clear")
209*4882a593Smuzhiyun
clk_alpha_pll_configure(struct clk_alpha_pll * pll,struct regmap * regmap,const struct alpha_pll_config * config)210*4882a593Smuzhiyun void clk_alpha_pll_configure(struct clk_alpha_pll *pll, struct regmap *regmap,
211*4882a593Smuzhiyun const struct alpha_pll_config *config)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun u32 val, mask;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun regmap_write(regmap, PLL_L_VAL(pll), config->l);
216*4882a593Smuzhiyun regmap_write(regmap, PLL_ALPHA_VAL(pll), config->alpha);
217*4882a593Smuzhiyun regmap_write(regmap, PLL_CONFIG_CTL(pll), config->config_ctl_val);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun if (pll_has_64bit_config(pll))
220*4882a593Smuzhiyun regmap_write(regmap, PLL_CONFIG_CTL_U(pll),
221*4882a593Smuzhiyun config->config_ctl_hi_val);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun if (pll_alpha_width(pll) > 32)
224*4882a593Smuzhiyun regmap_write(regmap, PLL_ALPHA_VAL_U(pll), config->alpha_hi);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun val = config->main_output_mask;
227*4882a593Smuzhiyun val |= config->aux_output_mask;
228*4882a593Smuzhiyun val |= config->aux2_output_mask;
229*4882a593Smuzhiyun val |= config->early_output_mask;
230*4882a593Smuzhiyun val |= config->pre_div_val;
231*4882a593Smuzhiyun val |= config->post_div_val;
232*4882a593Smuzhiyun val |= config->vco_val;
233*4882a593Smuzhiyun val |= config->alpha_en_mask;
234*4882a593Smuzhiyun val |= config->alpha_mode_mask;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun mask = config->main_output_mask;
237*4882a593Smuzhiyun mask |= config->aux_output_mask;
238*4882a593Smuzhiyun mask |= config->aux2_output_mask;
239*4882a593Smuzhiyun mask |= config->early_output_mask;
240*4882a593Smuzhiyun mask |= config->pre_div_mask;
241*4882a593Smuzhiyun mask |= config->post_div_mask;
242*4882a593Smuzhiyun mask |= config->vco_mask;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun regmap_update_bits(regmap, PLL_USER_CTL(pll), mask, val);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun if (pll->flags & SUPPORTS_FSM_MODE)
247*4882a593Smuzhiyun qcom_pll_set_fsm_mode(regmap, PLL_MODE(pll), 6, 0);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_alpha_pll_configure);
250*4882a593Smuzhiyun
clk_alpha_pll_hwfsm_enable(struct clk_hw * hw)251*4882a593Smuzhiyun static int clk_alpha_pll_hwfsm_enable(struct clk_hw *hw)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun int ret;
254*4882a593Smuzhiyun struct clk_alpha_pll *pll = to_clk_alpha_pll(hw);
255*4882a593Smuzhiyun u32 val;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun ret = regmap_read(pll->clkr.regmap, PLL_MODE(pll), &val);
258*4882a593Smuzhiyun if (ret)
259*4882a593Smuzhiyun return ret;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun val |= PLL_FSM_ENA;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (pll->flags & SUPPORTS_OFFLINE_REQ)
264*4882a593Smuzhiyun val &= ~PLL_OFFLINE_REQ;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun ret = regmap_write(pll->clkr.regmap, PLL_MODE(pll), val);
267*4882a593Smuzhiyun if (ret)
268*4882a593Smuzhiyun return ret;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* Make sure enable request goes through before waiting for update */
271*4882a593Smuzhiyun mb();
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun return wait_for_pll_enable_active(pll);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
clk_alpha_pll_hwfsm_disable(struct clk_hw * hw)276*4882a593Smuzhiyun static void clk_alpha_pll_hwfsm_disable(struct clk_hw *hw)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun int ret;
279*4882a593Smuzhiyun struct clk_alpha_pll *pll = to_clk_alpha_pll(hw);
280*4882a593Smuzhiyun u32 val;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun ret = regmap_read(pll->clkr.regmap, PLL_MODE(pll), &val);
283*4882a593Smuzhiyun if (ret)
284*4882a593Smuzhiyun return;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (pll->flags & SUPPORTS_OFFLINE_REQ) {
287*4882a593Smuzhiyun ret = regmap_update_bits(pll->clkr.regmap, PLL_MODE(pll),
288*4882a593Smuzhiyun PLL_OFFLINE_REQ, PLL_OFFLINE_REQ);
289*4882a593Smuzhiyun if (ret)
290*4882a593Smuzhiyun return;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun ret = wait_for_pll_offline(pll);
293*4882a593Smuzhiyun if (ret)
294*4882a593Smuzhiyun return;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* Disable hwfsm */
298*4882a593Smuzhiyun ret = regmap_update_bits(pll->clkr.regmap, PLL_MODE(pll),
299*4882a593Smuzhiyun PLL_FSM_ENA, 0);
300*4882a593Smuzhiyun if (ret)
301*4882a593Smuzhiyun return;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun wait_for_pll_disable(pll);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
pll_is_enabled(struct clk_hw * hw,u32 mask)306*4882a593Smuzhiyun static int pll_is_enabled(struct clk_hw *hw, u32 mask)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun int ret;
309*4882a593Smuzhiyun struct clk_alpha_pll *pll = to_clk_alpha_pll(hw);
310*4882a593Smuzhiyun u32 val;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun ret = regmap_read(pll->clkr.regmap, PLL_MODE(pll), &val);
313*4882a593Smuzhiyun if (ret)
314*4882a593Smuzhiyun return ret;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun return !!(val & mask);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
clk_alpha_pll_hwfsm_is_enabled(struct clk_hw * hw)319*4882a593Smuzhiyun static int clk_alpha_pll_hwfsm_is_enabled(struct clk_hw *hw)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun return pll_is_enabled(hw, PLL_ACTIVE_FLAG);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
clk_alpha_pll_is_enabled(struct clk_hw * hw)324*4882a593Smuzhiyun static int clk_alpha_pll_is_enabled(struct clk_hw *hw)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun return pll_is_enabled(hw, PLL_LOCK_DET);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
clk_alpha_pll_enable(struct clk_hw * hw)329*4882a593Smuzhiyun static int clk_alpha_pll_enable(struct clk_hw *hw)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun int ret;
332*4882a593Smuzhiyun struct clk_alpha_pll *pll = to_clk_alpha_pll(hw);
333*4882a593Smuzhiyun u32 val, mask;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun mask = PLL_OUTCTRL | PLL_RESET_N | PLL_BYPASSNL;
336*4882a593Smuzhiyun ret = regmap_read(pll->clkr.regmap, PLL_MODE(pll), &val);
337*4882a593Smuzhiyun if (ret)
338*4882a593Smuzhiyun return ret;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* If in FSM mode, just vote for it */
341*4882a593Smuzhiyun if (val & PLL_VOTE_FSM_ENA) {
342*4882a593Smuzhiyun ret = clk_enable_regmap(hw);
343*4882a593Smuzhiyun if (ret)
344*4882a593Smuzhiyun return ret;
345*4882a593Smuzhiyun return wait_for_pll_enable_active(pll);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /* Skip if already enabled */
349*4882a593Smuzhiyun if ((val & mask) == mask)
350*4882a593Smuzhiyun return 0;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun ret = regmap_update_bits(pll->clkr.regmap, PLL_MODE(pll),
353*4882a593Smuzhiyun PLL_BYPASSNL, PLL_BYPASSNL);
354*4882a593Smuzhiyun if (ret)
355*4882a593Smuzhiyun return ret;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /*
358*4882a593Smuzhiyun * H/W requires a 5us delay between disabling the bypass and
359*4882a593Smuzhiyun * de-asserting the reset.
360*4882a593Smuzhiyun */
361*4882a593Smuzhiyun mb();
362*4882a593Smuzhiyun udelay(5);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun ret = regmap_update_bits(pll->clkr.regmap, PLL_MODE(pll),
365*4882a593Smuzhiyun PLL_RESET_N, PLL_RESET_N);
366*4882a593Smuzhiyun if (ret)
367*4882a593Smuzhiyun return ret;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun ret = wait_for_pll_enable_lock(pll);
370*4882a593Smuzhiyun if (ret)
371*4882a593Smuzhiyun return ret;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun ret = regmap_update_bits(pll->clkr.regmap, PLL_MODE(pll),
374*4882a593Smuzhiyun PLL_OUTCTRL, PLL_OUTCTRL);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /* Ensure that the write above goes through before returning. */
377*4882a593Smuzhiyun mb();
378*4882a593Smuzhiyun return ret;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
clk_alpha_pll_disable(struct clk_hw * hw)381*4882a593Smuzhiyun static void clk_alpha_pll_disable(struct clk_hw *hw)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun int ret;
384*4882a593Smuzhiyun struct clk_alpha_pll *pll = to_clk_alpha_pll(hw);
385*4882a593Smuzhiyun u32 val, mask;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun ret = regmap_read(pll->clkr.regmap, PLL_MODE(pll), &val);
388*4882a593Smuzhiyun if (ret)
389*4882a593Smuzhiyun return;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* If in FSM mode, just unvote it */
392*4882a593Smuzhiyun if (val & PLL_VOTE_FSM_ENA) {
393*4882a593Smuzhiyun clk_disable_regmap(hw);
394*4882a593Smuzhiyun return;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun mask = PLL_OUTCTRL;
398*4882a593Smuzhiyun regmap_update_bits(pll->clkr.regmap, PLL_MODE(pll), mask, 0);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /* Delay of 2 output clock ticks required until output is disabled */
401*4882a593Smuzhiyun mb();
402*4882a593Smuzhiyun udelay(1);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun mask = PLL_RESET_N | PLL_BYPASSNL;
405*4882a593Smuzhiyun regmap_update_bits(pll->clkr.regmap, PLL_MODE(pll), mask, 0);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun static unsigned long
alpha_pll_calc_rate(u64 prate,u32 l,u32 a,u32 alpha_width)409*4882a593Smuzhiyun alpha_pll_calc_rate(u64 prate, u32 l, u32 a, u32 alpha_width)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun return (prate * l) + ((prate * a) >> ALPHA_SHIFT(alpha_width));
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun static unsigned long
alpha_pll_round_rate(unsigned long rate,unsigned long prate,u32 * l,u64 * a,u32 alpha_width)415*4882a593Smuzhiyun alpha_pll_round_rate(unsigned long rate, unsigned long prate, u32 *l, u64 *a,
416*4882a593Smuzhiyun u32 alpha_width)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun u64 remainder;
419*4882a593Smuzhiyun u64 quotient;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun quotient = rate;
422*4882a593Smuzhiyun remainder = do_div(quotient, prate);
423*4882a593Smuzhiyun *l = quotient;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun if (!remainder) {
426*4882a593Smuzhiyun *a = 0;
427*4882a593Smuzhiyun return rate;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /* Upper ALPHA_BITWIDTH bits of Alpha */
431*4882a593Smuzhiyun quotient = remainder << ALPHA_SHIFT(alpha_width);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun remainder = do_div(quotient, prate);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun if (remainder)
436*4882a593Smuzhiyun quotient++;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun *a = quotient;
439*4882a593Smuzhiyun return alpha_pll_calc_rate(prate, *l, *a, alpha_width);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun static const struct pll_vco *
alpha_pll_find_vco(const struct clk_alpha_pll * pll,unsigned long rate)443*4882a593Smuzhiyun alpha_pll_find_vco(const struct clk_alpha_pll *pll, unsigned long rate)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun const struct pll_vco *v = pll->vco_table;
446*4882a593Smuzhiyun const struct pll_vco *end = v + pll->num_vco;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun for (; v < end; v++)
449*4882a593Smuzhiyun if (rate >= v->min_freq && rate <= v->max_freq)
450*4882a593Smuzhiyun return v;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun return NULL;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun static unsigned long
clk_alpha_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)456*4882a593Smuzhiyun clk_alpha_pll_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun u32 l, low, high, ctl;
459*4882a593Smuzhiyun u64 a = 0, prate = parent_rate;
460*4882a593Smuzhiyun struct clk_alpha_pll *pll = to_clk_alpha_pll(hw);
461*4882a593Smuzhiyun u32 alpha_width = pll_alpha_width(pll);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, PLL_L_VAL(pll), &l);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, PLL_USER_CTL(pll), &ctl);
466*4882a593Smuzhiyun if (ctl & PLL_ALPHA_EN) {
467*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, PLL_ALPHA_VAL(pll), &low);
468*4882a593Smuzhiyun if (alpha_width > 32) {
469*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, PLL_ALPHA_VAL_U(pll),
470*4882a593Smuzhiyun &high);
471*4882a593Smuzhiyun a = (u64)high << 32 | low;
472*4882a593Smuzhiyun } else {
473*4882a593Smuzhiyun a = low & GENMASK(alpha_width - 1, 0);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun if (alpha_width > ALPHA_BITWIDTH)
477*4882a593Smuzhiyun a >>= alpha_width - ALPHA_BITWIDTH;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun return alpha_pll_calc_rate(prate, l, a, alpha_width);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun
__clk_alpha_pll_update_latch(struct clk_alpha_pll * pll)484*4882a593Smuzhiyun static int __clk_alpha_pll_update_latch(struct clk_alpha_pll *pll)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun int ret;
487*4882a593Smuzhiyun u32 mode;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, PLL_MODE(pll), &mode);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /* Latch the input to the PLL */
492*4882a593Smuzhiyun regmap_update_bits(pll->clkr.regmap, PLL_MODE(pll), PLL_UPDATE,
493*4882a593Smuzhiyun PLL_UPDATE);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /* Wait for 2 reference cycle before checking ACK bit */
496*4882a593Smuzhiyun udelay(1);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /*
499*4882a593Smuzhiyun * PLL will latch the new L, Alpha and freq control word.
500*4882a593Smuzhiyun * PLL will respond by raising PLL_ACK_LATCH output when new programming
501*4882a593Smuzhiyun * has been latched in and PLL is being updated. When
502*4882a593Smuzhiyun * UPDATE_LOGIC_BYPASS bit is not set, PLL_UPDATE will be cleared
503*4882a593Smuzhiyun * automatically by hardware when PLL_ACK_LATCH is asserted by PLL.
504*4882a593Smuzhiyun */
505*4882a593Smuzhiyun if (mode & PLL_UPDATE_BYPASS) {
506*4882a593Smuzhiyun ret = wait_for_pll_update_ack_set(pll);
507*4882a593Smuzhiyun if (ret)
508*4882a593Smuzhiyun return ret;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun regmap_update_bits(pll->clkr.regmap, PLL_MODE(pll), PLL_UPDATE, 0);
511*4882a593Smuzhiyun } else {
512*4882a593Smuzhiyun ret = wait_for_pll_update(pll);
513*4882a593Smuzhiyun if (ret)
514*4882a593Smuzhiyun return ret;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun ret = wait_for_pll_update_ack_clear(pll);
518*4882a593Smuzhiyun if (ret)
519*4882a593Smuzhiyun return ret;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun /* Wait for PLL output to stabilize */
522*4882a593Smuzhiyun udelay(10);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun return 0;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
clk_alpha_pll_update_latch(struct clk_alpha_pll * pll,int (* is_enabled)(struct clk_hw *))527*4882a593Smuzhiyun static int clk_alpha_pll_update_latch(struct clk_alpha_pll *pll,
528*4882a593Smuzhiyun int (*is_enabled)(struct clk_hw *))
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun if (!is_enabled(&pll->clkr.hw) ||
531*4882a593Smuzhiyun !(pll->flags & SUPPORTS_DYNAMIC_UPDATE))
532*4882a593Smuzhiyun return 0;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun return __clk_alpha_pll_update_latch(pll);
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
__clk_alpha_pll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long prate,int (* is_enabled)(struct clk_hw *))537*4882a593Smuzhiyun static int __clk_alpha_pll_set_rate(struct clk_hw *hw, unsigned long rate,
538*4882a593Smuzhiyun unsigned long prate,
539*4882a593Smuzhiyun int (*is_enabled)(struct clk_hw *))
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun struct clk_alpha_pll *pll = to_clk_alpha_pll(hw);
542*4882a593Smuzhiyun const struct pll_vco *vco;
543*4882a593Smuzhiyun u32 l, alpha_width = pll_alpha_width(pll);
544*4882a593Smuzhiyun u64 a;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun rate = alpha_pll_round_rate(rate, prate, &l, &a, alpha_width);
547*4882a593Smuzhiyun vco = alpha_pll_find_vco(pll, rate);
548*4882a593Smuzhiyun if (pll->vco_table && !vco) {
549*4882a593Smuzhiyun pr_err("%s: alpha pll not in a valid vco range\n",
550*4882a593Smuzhiyun clk_hw_get_name(hw));
551*4882a593Smuzhiyun return -EINVAL;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun regmap_write(pll->clkr.regmap, PLL_L_VAL(pll), l);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun if (alpha_width > ALPHA_BITWIDTH)
557*4882a593Smuzhiyun a <<= alpha_width - ALPHA_BITWIDTH;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun if (alpha_width > 32)
560*4882a593Smuzhiyun regmap_write(pll->clkr.regmap, PLL_ALPHA_VAL_U(pll), a >> 32);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun regmap_write(pll->clkr.regmap, PLL_ALPHA_VAL(pll), a);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun if (vco) {
565*4882a593Smuzhiyun regmap_update_bits(pll->clkr.regmap, PLL_USER_CTL(pll),
566*4882a593Smuzhiyun PLL_VCO_MASK << PLL_VCO_SHIFT,
567*4882a593Smuzhiyun vco->val << PLL_VCO_SHIFT);
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun regmap_update_bits(pll->clkr.regmap, PLL_USER_CTL(pll),
571*4882a593Smuzhiyun PLL_ALPHA_EN, PLL_ALPHA_EN);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun return clk_alpha_pll_update_latch(pll, is_enabled);
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
clk_alpha_pll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long prate)576*4882a593Smuzhiyun static int clk_alpha_pll_set_rate(struct clk_hw *hw, unsigned long rate,
577*4882a593Smuzhiyun unsigned long prate)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun return __clk_alpha_pll_set_rate(hw, rate, prate,
580*4882a593Smuzhiyun clk_alpha_pll_is_enabled);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
clk_alpha_pll_hwfsm_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long prate)583*4882a593Smuzhiyun static int clk_alpha_pll_hwfsm_set_rate(struct clk_hw *hw, unsigned long rate,
584*4882a593Smuzhiyun unsigned long prate)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun return __clk_alpha_pll_set_rate(hw, rate, prate,
587*4882a593Smuzhiyun clk_alpha_pll_hwfsm_is_enabled);
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
clk_alpha_pll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)590*4882a593Smuzhiyun static long clk_alpha_pll_round_rate(struct clk_hw *hw, unsigned long rate,
591*4882a593Smuzhiyun unsigned long *prate)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun struct clk_alpha_pll *pll = to_clk_alpha_pll(hw);
594*4882a593Smuzhiyun u32 l, alpha_width = pll_alpha_width(pll);
595*4882a593Smuzhiyun u64 a;
596*4882a593Smuzhiyun unsigned long min_freq, max_freq;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun rate = alpha_pll_round_rate(rate, *prate, &l, &a, alpha_width);
599*4882a593Smuzhiyun if (!pll->vco_table || alpha_pll_find_vco(pll, rate))
600*4882a593Smuzhiyun return rate;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun min_freq = pll->vco_table[0].min_freq;
603*4882a593Smuzhiyun max_freq = pll->vco_table[pll->num_vco - 1].max_freq;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun return clamp(rate, min_freq, max_freq);
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun static unsigned long
alpha_huayra_pll_calc_rate(u64 prate,u32 l,u32 a)609*4882a593Smuzhiyun alpha_huayra_pll_calc_rate(u64 prate, u32 l, u32 a)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun /*
612*4882a593Smuzhiyun * a contains 16 bit alpha_val in two’s complement number in the range
613*4882a593Smuzhiyun * of [-0.5, 0.5).
614*4882a593Smuzhiyun */
615*4882a593Smuzhiyun if (a >= BIT(PLL_HUAYRA_ALPHA_WIDTH - 1))
616*4882a593Smuzhiyun l -= 1;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun return (prate * l) + (prate * a >> PLL_HUAYRA_ALPHA_WIDTH);
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun static unsigned long
alpha_huayra_pll_round_rate(unsigned long rate,unsigned long prate,u32 * l,u32 * a)622*4882a593Smuzhiyun alpha_huayra_pll_round_rate(unsigned long rate, unsigned long prate,
623*4882a593Smuzhiyun u32 *l, u32 *a)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun u64 remainder;
626*4882a593Smuzhiyun u64 quotient;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun quotient = rate;
629*4882a593Smuzhiyun remainder = do_div(quotient, prate);
630*4882a593Smuzhiyun *l = quotient;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun if (!remainder) {
633*4882a593Smuzhiyun *a = 0;
634*4882a593Smuzhiyun return rate;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun quotient = remainder << PLL_HUAYRA_ALPHA_WIDTH;
638*4882a593Smuzhiyun remainder = do_div(quotient, prate);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun if (remainder)
641*4882a593Smuzhiyun quotient++;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /*
644*4882a593Smuzhiyun * alpha_val should be in two’s complement number in the range
645*4882a593Smuzhiyun * of [-0.5, 0.5) so if quotient >= 0.5 then increment the l value
646*4882a593Smuzhiyun * since alpha value will be subtracted in this case.
647*4882a593Smuzhiyun */
648*4882a593Smuzhiyun if (quotient >= BIT(PLL_HUAYRA_ALPHA_WIDTH - 1))
649*4882a593Smuzhiyun *l += 1;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun *a = quotient;
652*4882a593Smuzhiyun return alpha_huayra_pll_calc_rate(prate, *l, *a);
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun static unsigned long
alpha_pll_huayra_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)656*4882a593Smuzhiyun alpha_pll_huayra_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun u64 rate = parent_rate, tmp;
659*4882a593Smuzhiyun struct clk_alpha_pll *pll = to_clk_alpha_pll(hw);
660*4882a593Smuzhiyun u32 l, alpha = 0, ctl, alpha_m, alpha_n;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, PLL_L_VAL(pll), &l);
663*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, PLL_USER_CTL(pll), &ctl);
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun if (ctl & PLL_ALPHA_EN) {
666*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, PLL_ALPHA_VAL(pll), &alpha);
667*4882a593Smuzhiyun /*
668*4882a593Smuzhiyun * Depending upon alpha_mode, it can be treated as M/N value or
669*4882a593Smuzhiyun * as a two’s complement number. When alpha_mode=1,
670*4882a593Smuzhiyun * pll_alpha_val<15:8>=M and pll_apla_val<7:0>=N
671*4882a593Smuzhiyun *
672*4882a593Smuzhiyun * Fout=FIN*(L+(M/N))
673*4882a593Smuzhiyun *
674*4882a593Smuzhiyun * M is a signed number (-128 to 127) and N is unsigned
675*4882a593Smuzhiyun * (0 to 255). M/N has to be within +/-0.5.
676*4882a593Smuzhiyun *
677*4882a593Smuzhiyun * When alpha_mode=0, it is a two’s complement number in the
678*4882a593Smuzhiyun * range [-0.5, 0.5).
679*4882a593Smuzhiyun *
680*4882a593Smuzhiyun * Fout=FIN*(L+(alpha_val)/2^16)
681*4882a593Smuzhiyun *
682*4882a593Smuzhiyun * where alpha_val is two’s complement number.
683*4882a593Smuzhiyun */
684*4882a593Smuzhiyun if (!(ctl & PLL_ALPHA_MODE))
685*4882a593Smuzhiyun return alpha_huayra_pll_calc_rate(rate, l, alpha);
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun alpha_m = alpha >> PLL_HUAYRA_M_SHIFT & PLL_HUAYRA_M_MASK;
688*4882a593Smuzhiyun alpha_n = alpha >> PLL_HUAYRA_N_SHIFT & PLL_HUAYRA_N_MASK;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun rate *= l;
691*4882a593Smuzhiyun tmp = parent_rate;
692*4882a593Smuzhiyun if (alpha_m >= BIT(PLL_HUAYRA_M_WIDTH - 1)) {
693*4882a593Smuzhiyun alpha_m = BIT(PLL_HUAYRA_M_WIDTH) - alpha_m;
694*4882a593Smuzhiyun tmp *= alpha_m;
695*4882a593Smuzhiyun do_div(tmp, alpha_n);
696*4882a593Smuzhiyun rate -= tmp;
697*4882a593Smuzhiyun } else {
698*4882a593Smuzhiyun tmp *= alpha_m;
699*4882a593Smuzhiyun do_div(tmp, alpha_n);
700*4882a593Smuzhiyun rate += tmp;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun return rate;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun return alpha_huayra_pll_calc_rate(rate, l, alpha);
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
alpha_pll_huayra_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long prate)709*4882a593Smuzhiyun static int alpha_pll_huayra_set_rate(struct clk_hw *hw, unsigned long rate,
710*4882a593Smuzhiyun unsigned long prate)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun struct clk_alpha_pll *pll = to_clk_alpha_pll(hw);
713*4882a593Smuzhiyun u32 l, a, ctl, cur_alpha = 0;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun rate = alpha_huayra_pll_round_rate(rate, prate, &l, &a);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, PLL_USER_CTL(pll), &ctl);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun if (ctl & PLL_ALPHA_EN)
720*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, PLL_ALPHA_VAL(pll), &cur_alpha);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun /*
723*4882a593Smuzhiyun * Huayra PLL supports PLL dynamic programming. User can change L_VAL,
724*4882a593Smuzhiyun * without having to go through the power on sequence.
725*4882a593Smuzhiyun */
726*4882a593Smuzhiyun if (clk_alpha_pll_is_enabled(hw)) {
727*4882a593Smuzhiyun if (cur_alpha != a) {
728*4882a593Smuzhiyun pr_err("%s: clock needs to be gated\n",
729*4882a593Smuzhiyun clk_hw_get_name(hw));
730*4882a593Smuzhiyun return -EBUSY;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun regmap_write(pll->clkr.regmap, PLL_L_VAL(pll), l);
734*4882a593Smuzhiyun /* Ensure that the write above goes to detect L val change. */
735*4882a593Smuzhiyun mb();
736*4882a593Smuzhiyun return wait_for_pll_enable_lock(pll);
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun regmap_write(pll->clkr.regmap, PLL_L_VAL(pll), l);
740*4882a593Smuzhiyun regmap_write(pll->clkr.regmap, PLL_ALPHA_VAL(pll), a);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun if (a == 0)
743*4882a593Smuzhiyun regmap_update_bits(pll->clkr.regmap, PLL_USER_CTL(pll),
744*4882a593Smuzhiyun PLL_ALPHA_EN, 0x0);
745*4882a593Smuzhiyun else
746*4882a593Smuzhiyun regmap_update_bits(pll->clkr.regmap, PLL_USER_CTL(pll),
747*4882a593Smuzhiyun PLL_ALPHA_EN | PLL_ALPHA_MODE, PLL_ALPHA_EN);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun return 0;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
alpha_pll_huayra_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)752*4882a593Smuzhiyun static long alpha_pll_huayra_round_rate(struct clk_hw *hw, unsigned long rate,
753*4882a593Smuzhiyun unsigned long *prate)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun u32 l, a;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun return alpha_huayra_pll_round_rate(rate, *prate, &l, &a);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
trion_pll_is_enabled(struct clk_alpha_pll * pll,struct regmap * regmap)760*4882a593Smuzhiyun static int trion_pll_is_enabled(struct clk_alpha_pll *pll,
761*4882a593Smuzhiyun struct regmap *regmap)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun u32 mode_regval, opmode_regval;
764*4882a593Smuzhiyun int ret;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun ret = regmap_read(regmap, PLL_MODE(pll), &mode_regval);
767*4882a593Smuzhiyun ret |= regmap_read(regmap, PLL_OPMODE(pll), &opmode_regval);
768*4882a593Smuzhiyun if (ret)
769*4882a593Smuzhiyun return 0;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun return ((opmode_regval & PLL_RUN) && (mode_regval & PLL_OUTCTRL));
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
clk_trion_pll_is_enabled(struct clk_hw * hw)774*4882a593Smuzhiyun static int clk_trion_pll_is_enabled(struct clk_hw *hw)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun struct clk_alpha_pll *pll = to_clk_alpha_pll(hw);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun return trion_pll_is_enabled(pll, pll->clkr.regmap);
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
clk_trion_pll_enable(struct clk_hw * hw)781*4882a593Smuzhiyun static int clk_trion_pll_enable(struct clk_hw *hw)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun struct clk_alpha_pll *pll = to_clk_alpha_pll(hw);
784*4882a593Smuzhiyun struct regmap *regmap = pll->clkr.regmap;
785*4882a593Smuzhiyun u32 val;
786*4882a593Smuzhiyun int ret;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun ret = regmap_read(regmap, PLL_MODE(pll), &val);
789*4882a593Smuzhiyun if (ret)
790*4882a593Smuzhiyun return ret;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun /* If in FSM mode, just vote for it */
793*4882a593Smuzhiyun if (val & PLL_VOTE_FSM_ENA) {
794*4882a593Smuzhiyun ret = clk_enable_regmap(hw);
795*4882a593Smuzhiyun if (ret)
796*4882a593Smuzhiyun return ret;
797*4882a593Smuzhiyun return wait_for_pll_enable_active(pll);
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun /* Set operation mode to RUN */
801*4882a593Smuzhiyun regmap_write(regmap, PLL_OPMODE(pll), PLL_RUN);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun ret = wait_for_pll_enable_lock(pll);
804*4882a593Smuzhiyun if (ret)
805*4882a593Smuzhiyun return ret;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun /* Enable the PLL outputs */
808*4882a593Smuzhiyun ret = regmap_update_bits(regmap, PLL_USER_CTL(pll),
809*4882a593Smuzhiyun PLL_OUT_MASK, PLL_OUT_MASK);
810*4882a593Smuzhiyun if (ret)
811*4882a593Smuzhiyun return ret;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun /* Enable the global PLL outputs */
814*4882a593Smuzhiyun return regmap_update_bits(regmap, PLL_MODE(pll),
815*4882a593Smuzhiyun PLL_OUTCTRL, PLL_OUTCTRL);
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
clk_trion_pll_disable(struct clk_hw * hw)818*4882a593Smuzhiyun static void clk_trion_pll_disable(struct clk_hw *hw)
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun struct clk_alpha_pll *pll = to_clk_alpha_pll(hw);
821*4882a593Smuzhiyun struct regmap *regmap = pll->clkr.regmap;
822*4882a593Smuzhiyun u32 val;
823*4882a593Smuzhiyun int ret;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun ret = regmap_read(regmap, PLL_MODE(pll), &val);
826*4882a593Smuzhiyun if (ret)
827*4882a593Smuzhiyun return;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun /* If in FSM mode, just unvote it */
830*4882a593Smuzhiyun if (val & PLL_VOTE_FSM_ENA) {
831*4882a593Smuzhiyun clk_disable_regmap(hw);
832*4882a593Smuzhiyun return;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun /* Disable the global PLL output */
836*4882a593Smuzhiyun ret = regmap_update_bits(regmap, PLL_MODE(pll), PLL_OUTCTRL, 0);
837*4882a593Smuzhiyun if (ret)
838*4882a593Smuzhiyun return;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun /* Disable the PLL outputs */
841*4882a593Smuzhiyun ret = regmap_update_bits(regmap, PLL_USER_CTL(pll),
842*4882a593Smuzhiyun PLL_OUT_MASK, 0);
843*4882a593Smuzhiyun if (ret)
844*4882a593Smuzhiyun return;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun /* Place the PLL mode in STANDBY */
847*4882a593Smuzhiyun regmap_write(regmap, PLL_OPMODE(pll), PLL_STANDBY);
848*4882a593Smuzhiyun regmap_update_bits(regmap, PLL_MODE(pll), PLL_RESET_N, PLL_RESET_N);
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun static unsigned long
clk_trion_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)852*4882a593Smuzhiyun clk_trion_pll_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun struct clk_alpha_pll *pll = to_clk_alpha_pll(hw);
855*4882a593Smuzhiyun u32 l, frac, alpha_width = pll_alpha_width(pll);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, PLL_L_VAL(pll), &l);
858*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, PLL_ALPHA_VAL(pll), &frac);
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun return alpha_pll_calc_rate(parent_rate, l, frac, alpha_width);
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun const struct clk_ops clk_alpha_pll_fixed_ops = {
864*4882a593Smuzhiyun .enable = clk_alpha_pll_enable,
865*4882a593Smuzhiyun .disable = clk_alpha_pll_disable,
866*4882a593Smuzhiyun .is_enabled = clk_alpha_pll_is_enabled,
867*4882a593Smuzhiyun .recalc_rate = clk_alpha_pll_recalc_rate,
868*4882a593Smuzhiyun };
869*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_alpha_pll_fixed_ops);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun const struct clk_ops clk_alpha_pll_ops = {
872*4882a593Smuzhiyun .enable = clk_alpha_pll_enable,
873*4882a593Smuzhiyun .disable = clk_alpha_pll_disable,
874*4882a593Smuzhiyun .is_enabled = clk_alpha_pll_is_enabled,
875*4882a593Smuzhiyun .recalc_rate = clk_alpha_pll_recalc_rate,
876*4882a593Smuzhiyun .round_rate = clk_alpha_pll_round_rate,
877*4882a593Smuzhiyun .set_rate = clk_alpha_pll_set_rate,
878*4882a593Smuzhiyun };
879*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_alpha_pll_ops);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun const struct clk_ops clk_alpha_pll_huayra_ops = {
882*4882a593Smuzhiyun .enable = clk_alpha_pll_enable,
883*4882a593Smuzhiyun .disable = clk_alpha_pll_disable,
884*4882a593Smuzhiyun .is_enabled = clk_alpha_pll_is_enabled,
885*4882a593Smuzhiyun .recalc_rate = alpha_pll_huayra_recalc_rate,
886*4882a593Smuzhiyun .round_rate = alpha_pll_huayra_round_rate,
887*4882a593Smuzhiyun .set_rate = alpha_pll_huayra_set_rate,
888*4882a593Smuzhiyun };
889*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_alpha_pll_huayra_ops);
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun const struct clk_ops clk_alpha_pll_hwfsm_ops = {
892*4882a593Smuzhiyun .enable = clk_alpha_pll_hwfsm_enable,
893*4882a593Smuzhiyun .disable = clk_alpha_pll_hwfsm_disable,
894*4882a593Smuzhiyun .is_enabled = clk_alpha_pll_hwfsm_is_enabled,
895*4882a593Smuzhiyun .recalc_rate = clk_alpha_pll_recalc_rate,
896*4882a593Smuzhiyun .round_rate = clk_alpha_pll_round_rate,
897*4882a593Smuzhiyun .set_rate = clk_alpha_pll_hwfsm_set_rate,
898*4882a593Smuzhiyun };
899*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_alpha_pll_hwfsm_ops);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun const struct clk_ops clk_alpha_pll_fixed_trion_ops = {
902*4882a593Smuzhiyun .enable = clk_trion_pll_enable,
903*4882a593Smuzhiyun .disable = clk_trion_pll_disable,
904*4882a593Smuzhiyun .is_enabled = clk_trion_pll_is_enabled,
905*4882a593Smuzhiyun .recalc_rate = clk_trion_pll_recalc_rate,
906*4882a593Smuzhiyun .round_rate = clk_alpha_pll_round_rate,
907*4882a593Smuzhiyun };
908*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_alpha_pll_fixed_trion_ops);
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun static unsigned long
clk_alpha_pll_postdiv_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)911*4882a593Smuzhiyun clk_alpha_pll_postdiv_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun struct clk_alpha_pll_postdiv *pll = to_clk_alpha_pll_postdiv(hw);
914*4882a593Smuzhiyun u32 ctl;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, PLL_USER_CTL(pll), &ctl);
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun ctl >>= PLL_POST_DIV_SHIFT;
919*4882a593Smuzhiyun ctl &= PLL_POST_DIV_MASK(pll);
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun return parent_rate >> fls(ctl);
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun static const struct clk_div_table clk_alpha_div_table[] = {
925*4882a593Smuzhiyun { 0x0, 1 },
926*4882a593Smuzhiyun { 0x1, 2 },
927*4882a593Smuzhiyun { 0x3, 4 },
928*4882a593Smuzhiyun { 0x7, 8 },
929*4882a593Smuzhiyun { 0xf, 16 },
930*4882a593Smuzhiyun { }
931*4882a593Smuzhiyun };
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun static const struct clk_div_table clk_alpha_2bit_div_table[] = {
934*4882a593Smuzhiyun { 0x0, 1 },
935*4882a593Smuzhiyun { 0x1, 2 },
936*4882a593Smuzhiyun { 0x3, 4 },
937*4882a593Smuzhiyun { }
938*4882a593Smuzhiyun };
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun static long
clk_alpha_pll_postdiv_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)941*4882a593Smuzhiyun clk_alpha_pll_postdiv_round_rate(struct clk_hw *hw, unsigned long rate,
942*4882a593Smuzhiyun unsigned long *prate)
943*4882a593Smuzhiyun {
944*4882a593Smuzhiyun struct clk_alpha_pll_postdiv *pll = to_clk_alpha_pll_postdiv(hw);
945*4882a593Smuzhiyun const struct clk_div_table *table;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun if (pll->width == 2)
948*4882a593Smuzhiyun table = clk_alpha_2bit_div_table;
949*4882a593Smuzhiyun else
950*4882a593Smuzhiyun table = clk_alpha_div_table;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun return divider_round_rate(hw, rate, prate, table,
953*4882a593Smuzhiyun pll->width, CLK_DIVIDER_POWER_OF_TWO);
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun static long
clk_alpha_pll_postdiv_round_ro_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)957*4882a593Smuzhiyun clk_alpha_pll_postdiv_round_ro_rate(struct clk_hw *hw, unsigned long rate,
958*4882a593Smuzhiyun unsigned long *prate)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun struct clk_alpha_pll_postdiv *pll = to_clk_alpha_pll_postdiv(hw);
961*4882a593Smuzhiyun u32 ctl, div;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, PLL_USER_CTL(pll), &ctl);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun ctl >>= PLL_POST_DIV_SHIFT;
966*4882a593Smuzhiyun ctl &= BIT(pll->width) - 1;
967*4882a593Smuzhiyun div = 1 << fls(ctl);
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun if (clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT)
970*4882a593Smuzhiyun *prate = clk_hw_round_rate(clk_hw_get_parent(hw), div * rate);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun return DIV_ROUND_UP_ULL((u64)*prate, div);
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
clk_alpha_pll_postdiv_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)975*4882a593Smuzhiyun static int clk_alpha_pll_postdiv_set_rate(struct clk_hw *hw, unsigned long rate,
976*4882a593Smuzhiyun unsigned long parent_rate)
977*4882a593Smuzhiyun {
978*4882a593Smuzhiyun struct clk_alpha_pll_postdiv *pll = to_clk_alpha_pll_postdiv(hw);
979*4882a593Smuzhiyun int div;
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun /* 16 -> 0xf, 8 -> 0x7, 4 -> 0x3, 2 -> 0x1, 1 -> 0x0 */
982*4882a593Smuzhiyun div = DIV_ROUND_UP_ULL(parent_rate, rate) - 1;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun return regmap_update_bits(pll->clkr.regmap, PLL_USER_CTL(pll),
985*4882a593Smuzhiyun PLL_POST_DIV_MASK(pll) << PLL_POST_DIV_SHIFT,
986*4882a593Smuzhiyun div << PLL_POST_DIV_SHIFT);
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun const struct clk_ops clk_alpha_pll_postdiv_ops = {
990*4882a593Smuzhiyun .recalc_rate = clk_alpha_pll_postdiv_recalc_rate,
991*4882a593Smuzhiyun .round_rate = clk_alpha_pll_postdiv_round_rate,
992*4882a593Smuzhiyun .set_rate = clk_alpha_pll_postdiv_set_rate,
993*4882a593Smuzhiyun };
994*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_alpha_pll_postdiv_ops);
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun const struct clk_ops clk_alpha_pll_postdiv_ro_ops = {
997*4882a593Smuzhiyun .round_rate = clk_alpha_pll_postdiv_round_ro_rate,
998*4882a593Smuzhiyun .recalc_rate = clk_alpha_pll_postdiv_recalc_rate,
999*4882a593Smuzhiyun };
1000*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_alpha_pll_postdiv_ro_ops);
1001*4882a593Smuzhiyun
clk_fabia_pll_configure(struct clk_alpha_pll * pll,struct regmap * regmap,const struct alpha_pll_config * config)1002*4882a593Smuzhiyun void clk_fabia_pll_configure(struct clk_alpha_pll *pll, struct regmap *regmap,
1003*4882a593Smuzhiyun const struct alpha_pll_config *config)
1004*4882a593Smuzhiyun {
1005*4882a593Smuzhiyun u32 val, mask;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun if (config->l)
1008*4882a593Smuzhiyun regmap_write(regmap, PLL_L_VAL(pll), config->l);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun if (config->alpha)
1011*4882a593Smuzhiyun regmap_write(regmap, PLL_FRAC(pll), config->alpha);
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun if (config->config_ctl_val)
1014*4882a593Smuzhiyun regmap_write(regmap, PLL_CONFIG_CTL(pll),
1015*4882a593Smuzhiyun config->config_ctl_val);
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun if (config->config_ctl_hi_val)
1018*4882a593Smuzhiyun regmap_write(regmap, PLL_CONFIG_CTL_U(pll),
1019*4882a593Smuzhiyun config->config_ctl_hi_val);
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun if (config->user_ctl_val)
1022*4882a593Smuzhiyun regmap_write(regmap, PLL_USER_CTL(pll), config->user_ctl_val);
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun if (config->user_ctl_hi_val)
1025*4882a593Smuzhiyun regmap_write(regmap, PLL_USER_CTL_U(pll),
1026*4882a593Smuzhiyun config->user_ctl_hi_val);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun if (config->test_ctl_val)
1029*4882a593Smuzhiyun regmap_write(regmap, PLL_TEST_CTL(pll),
1030*4882a593Smuzhiyun config->test_ctl_val);
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun if (config->test_ctl_hi_val)
1033*4882a593Smuzhiyun regmap_write(regmap, PLL_TEST_CTL_U(pll),
1034*4882a593Smuzhiyun config->test_ctl_hi_val);
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun if (config->post_div_mask) {
1037*4882a593Smuzhiyun mask = config->post_div_mask;
1038*4882a593Smuzhiyun val = config->post_div_val;
1039*4882a593Smuzhiyun regmap_update_bits(regmap, PLL_USER_CTL(pll), mask, val);
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun regmap_update_bits(regmap, PLL_MODE(pll), PLL_UPDATE_BYPASS,
1043*4882a593Smuzhiyun PLL_UPDATE_BYPASS);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun regmap_update_bits(regmap, PLL_MODE(pll), PLL_RESET_N, PLL_RESET_N);
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_fabia_pll_configure);
1048*4882a593Smuzhiyun
alpha_pll_fabia_enable(struct clk_hw * hw)1049*4882a593Smuzhiyun static int alpha_pll_fabia_enable(struct clk_hw *hw)
1050*4882a593Smuzhiyun {
1051*4882a593Smuzhiyun int ret;
1052*4882a593Smuzhiyun struct clk_alpha_pll *pll = to_clk_alpha_pll(hw);
1053*4882a593Smuzhiyun u32 val, opmode_val;
1054*4882a593Smuzhiyun struct regmap *regmap = pll->clkr.regmap;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun ret = regmap_read(regmap, PLL_MODE(pll), &val);
1057*4882a593Smuzhiyun if (ret)
1058*4882a593Smuzhiyun return ret;
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun /* If in FSM mode, just vote for it */
1061*4882a593Smuzhiyun if (val & PLL_VOTE_FSM_ENA) {
1062*4882a593Smuzhiyun ret = clk_enable_regmap(hw);
1063*4882a593Smuzhiyun if (ret)
1064*4882a593Smuzhiyun return ret;
1065*4882a593Smuzhiyun return wait_for_pll_enable_active(pll);
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun ret = regmap_read(regmap, PLL_OPMODE(pll), &opmode_val);
1069*4882a593Smuzhiyun if (ret)
1070*4882a593Smuzhiyun return ret;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun /* Skip If PLL is already running */
1073*4882a593Smuzhiyun if ((opmode_val & PLL_RUN) && (val & PLL_OUTCTRL))
1074*4882a593Smuzhiyun return 0;
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun ret = regmap_update_bits(regmap, PLL_MODE(pll), PLL_OUTCTRL, 0);
1077*4882a593Smuzhiyun if (ret)
1078*4882a593Smuzhiyun return ret;
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun ret = regmap_write(regmap, PLL_OPMODE(pll), PLL_STANDBY);
1081*4882a593Smuzhiyun if (ret)
1082*4882a593Smuzhiyun return ret;
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun ret = regmap_update_bits(regmap, PLL_MODE(pll), PLL_RESET_N,
1085*4882a593Smuzhiyun PLL_RESET_N);
1086*4882a593Smuzhiyun if (ret)
1087*4882a593Smuzhiyun return ret;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun ret = regmap_write(regmap, PLL_OPMODE(pll), PLL_RUN);
1090*4882a593Smuzhiyun if (ret)
1091*4882a593Smuzhiyun return ret;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun ret = wait_for_pll_enable_lock(pll);
1094*4882a593Smuzhiyun if (ret)
1095*4882a593Smuzhiyun return ret;
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun ret = regmap_update_bits(regmap, PLL_USER_CTL(pll),
1098*4882a593Smuzhiyun PLL_OUT_MASK, PLL_OUT_MASK);
1099*4882a593Smuzhiyun if (ret)
1100*4882a593Smuzhiyun return ret;
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun return regmap_update_bits(regmap, PLL_MODE(pll), PLL_OUTCTRL,
1103*4882a593Smuzhiyun PLL_OUTCTRL);
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun
alpha_pll_fabia_disable(struct clk_hw * hw)1106*4882a593Smuzhiyun static void alpha_pll_fabia_disable(struct clk_hw *hw)
1107*4882a593Smuzhiyun {
1108*4882a593Smuzhiyun int ret;
1109*4882a593Smuzhiyun struct clk_alpha_pll *pll = to_clk_alpha_pll(hw);
1110*4882a593Smuzhiyun u32 val;
1111*4882a593Smuzhiyun struct regmap *regmap = pll->clkr.regmap;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun ret = regmap_read(regmap, PLL_MODE(pll), &val);
1114*4882a593Smuzhiyun if (ret)
1115*4882a593Smuzhiyun return;
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun /* If in FSM mode, just unvote it */
1118*4882a593Smuzhiyun if (val & PLL_FSM_ENA) {
1119*4882a593Smuzhiyun clk_disable_regmap(hw);
1120*4882a593Smuzhiyun return;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun ret = regmap_update_bits(regmap, PLL_MODE(pll), PLL_OUTCTRL, 0);
1124*4882a593Smuzhiyun if (ret)
1125*4882a593Smuzhiyun return;
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun /* Disable main outputs */
1128*4882a593Smuzhiyun ret = regmap_update_bits(regmap, PLL_USER_CTL(pll), PLL_OUT_MASK, 0);
1129*4882a593Smuzhiyun if (ret)
1130*4882a593Smuzhiyun return;
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun /* Place the PLL in STANDBY */
1133*4882a593Smuzhiyun regmap_write(regmap, PLL_OPMODE(pll), PLL_STANDBY);
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun
alpha_pll_fabia_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)1136*4882a593Smuzhiyun static unsigned long alpha_pll_fabia_recalc_rate(struct clk_hw *hw,
1137*4882a593Smuzhiyun unsigned long parent_rate)
1138*4882a593Smuzhiyun {
1139*4882a593Smuzhiyun struct clk_alpha_pll *pll = to_clk_alpha_pll(hw);
1140*4882a593Smuzhiyun u32 l, frac, alpha_width = pll_alpha_width(pll);
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, PLL_L_VAL(pll), &l);
1143*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, PLL_FRAC(pll), &frac);
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun return alpha_pll_calc_rate(parent_rate, l, frac, alpha_width);
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
alpha_pll_fabia_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long prate)1148*4882a593Smuzhiyun static int alpha_pll_fabia_set_rate(struct clk_hw *hw, unsigned long rate,
1149*4882a593Smuzhiyun unsigned long prate)
1150*4882a593Smuzhiyun {
1151*4882a593Smuzhiyun struct clk_alpha_pll *pll = to_clk_alpha_pll(hw);
1152*4882a593Smuzhiyun u32 l, alpha_width = pll_alpha_width(pll);
1153*4882a593Smuzhiyun u64 a;
1154*4882a593Smuzhiyun unsigned long rrate, max = rate + PLL_RATE_MARGIN;
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun rrate = alpha_pll_round_rate(rate, prate, &l, &a, alpha_width);
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun /*
1159*4882a593Smuzhiyun * Due to limited number of bits for fractional rate programming, the
1160*4882a593Smuzhiyun * rounded up rate could be marginally higher than the requested rate.
1161*4882a593Smuzhiyun */
1162*4882a593Smuzhiyun if (rrate > (rate + PLL_RATE_MARGIN) || rrate < rate) {
1163*4882a593Smuzhiyun pr_err("%s: Rounded rate %lu not within range [%lu, %lu)\n",
1164*4882a593Smuzhiyun clk_hw_get_name(hw), rrate, rate, max);
1165*4882a593Smuzhiyun return -EINVAL;
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun regmap_write(pll->clkr.regmap, PLL_L_VAL(pll), l);
1169*4882a593Smuzhiyun regmap_write(pll->clkr.regmap, PLL_FRAC(pll), a);
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun return __clk_alpha_pll_update_latch(pll);
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun
alpha_pll_fabia_prepare(struct clk_hw * hw)1174*4882a593Smuzhiyun static int alpha_pll_fabia_prepare(struct clk_hw *hw)
1175*4882a593Smuzhiyun {
1176*4882a593Smuzhiyun struct clk_alpha_pll *pll = to_clk_alpha_pll(hw);
1177*4882a593Smuzhiyun const struct pll_vco *vco;
1178*4882a593Smuzhiyun struct clk_hw *parent_hw;
1179*4882a593Smuzhiyun unsigned long cal_freq, rrate;
1180*4882a593Smuzhiyun u32 cal_l, val, alpha_width = pll_alpha_width(pll);
1181*4882a593Smuzhiyun const char *name = clk_hw_get_name(hw);
1182*4882a593Smuzhiyun u64 a;
1183*4882a593Smuzhiyun int ret;
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun /* Check if calibration needs to be done i.e. PLL is in reset */
1186*4882a593Smuzhiyun ret = regmap_read(pll->clkr.regmap, PLL_MODE(pll), &val);
1187*4882a593Smuzhiyun if (ret)
1188*4882a593Smuzhiyun return ret;
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun /* Return early if calibration is not needed. */
1191*4882a593Smuzhiyun if (val & PLL_RESET_N)
1192*4882a593Smuzhiyun return 0;
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun vco = alpha_pll_find_vco(pll, clk_hw_get_rate(hw));
1195*4882a593Smuzhiyun if (!vco) {
1196*4882a593Smuzhiyun pr_err("%s: alpha pll not in a valid vco range\n", name);
1197*4882a593Smuzhiyun return -EINVAL;
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun cal_freq = DIV_ROUND_CLOSEST((pll->vco_table[0].min_freq +
1201*4882a593Smuzhiyun pll->vco_table[0].max_freq) * 54, 100);
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun parent_hw = clk_hw_get_parent(hw);
1204*4882a593Smuzhiyun if (!parent_hw)
1205*4882a593Smuzhiyun return -EINVAL;
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun rrate = alpha_pll_round_rate(cal_freq, clk_hw_get_rate(parent_hw),
1208*4882a593Smuzhiyun &cal_l, &a, alpha_width);
1209*4882a593Smuzhiyun /*
1210*4882a593Smuzhiyun * Due to a limited number of bits for fractional rate programming, the
1211*4882a593Smuzhiyun * rounded up rate could be marginally higher than the requested rate.
1212*4882a593Smuzhiyun */
1213*4882a593Smuzhiyun if (rrate > (cal_freq + PLL_RATE_MARGIN) || rrate < cal_freq)
1214*4882a593Smuzhiyun return -EINVAL;
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun /* Setup PLL for calibration frequency */
1217*4882a593Smuzhiyun regmap_write(pll->clkr.regmap, PLL_CAL_L_VAL(pll), cal_l);
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun /* Bringup the PLL at calibration frequency */
1220*4882a593Smuzhiyun ret = clk_alpha_pll_enable(hw);
1221*4882a593Smuzhiyun if (ret) {
1222*4882a593Smuzhiyun pr_err("%s: alpha pll calibration failed\n", name);
1223*4882a593Smuzhiyun return ret;
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun clk_alpha_pll_disable(hw);
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun return 0;
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun const struct clk_ops clk_alpha_pll_fabia_ops = {
1232*4882a593Smuzhiyun .prepare = alpha_pll_fabia_prepare,
1233*4882a593Smuzhiyun .enable = alpha_pll_fabia_enable,
1234*4882a593Smuzhiyun .disable = alpha_pll_fabia_disable,
1235*4882a593Smuzhiyun .is_enabled = clk_alpha_pll_is_enabled,
1236*4882a593Smuzhiyun .set_rate = alpha_pll_fabia_set_rate,
1237*4882a593Smuzhiyun .recalc_rate = alpha_pll_fabia_recalc_rate,
1238*4882a593Smuzhiyun .round_rate = clk_alpha_pll_round_rate,
1239*4882a593Smuzhiyun };
1240*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_alpha_pll_fabia_ops);
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun const struct clk_ops clk_alpha_pll_fixed_fabia_ops = {
1243*4882a593Smuzhiyun .enable = alpha_pll_fabia_enable,
1244*4882a593Smuzhiyun .disable = alpha_pll_fabia_disable,
1245*4882a593Smuzhiyun .is_enabled = clk_alpha_pll_is_enabled,
1246*4882a593Smuzhiyun .recalc_rate = alpha_pll_fabia_recalc_rate,
1247*4882a593Smuzhiyun .round_rate = clk_alpha_pll_round_rate,
1248*4882a593Smuzhiyun };
1249*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_alpha_pll_fixed_fabia_ops);
1250*4882a593Smuzhiyun
clk_alpha_pll_postdiv_fabia_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)1251*4882a593Smuzhiyun static unsigned long clk_alpha_pll_postdiv_fabia_recalc_rate(struct clk_hw *hw,
1252*4882a593Smuzhiyun unsigned long parent_rate)
1253*4882a593Smuzhiyun {
1254*4882a593Smuzhiyun struct clk_alpha_pll_postdiv *pll = to_clk_alpha_pll_postdiv(hw);
1255*4882a593Smuzhiyun u32 i, div = 1, val;
1256*4882a593Smuzhiyun int ret;
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun ret = regmap_read(pll->clkr.regmap, PLL_USER_CTL(pll), &val);
1259*4882a593Smuzhiyun if (ret)
1260*4882a593Smuzhiyun return ret;
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun val >>= pll->post_div_shift;
1263*4882a593Smuzhiyun val &= BIT(pll->width) - 1;
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun for (i = 0; i < pll->num_post_div; i++) {
1266*4882a593Smuzhiyun if (pll->post_div_table[i].val == val) {
1267*4882a593Smuzhiyun div = pll->post_div_table[i].div;
1268*4882a593Smuzhiyun break;
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun return (parent_rate / div);
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun static unsigned long
clk_trion_pll_postdiv_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)1276*4882a593Smuzhiyun clk_trion_pll_postdiv_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
1277*4882a593Smuzhiyun {
1278*4882a593Smuzhiyun struct clk_alpha_pll_postdiv *pll = to_clk_alpha_pll_postdiv(hw);
1279*4882a593Smuzhiyun struct regmap *regmap = pll->clkr.regmap;
1280*4882a593Smuzhiyun u32 i, div = 1, val;
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun regmap_read(regmap, PLL_USER_CTL(pll), &val);
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun val >>= pll->post_div_shift;
1285*4882a593Smuzhiyun val &= PLL_POST_DIV_MASK(pll);
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun for (i = 0; i < pll->num_post_div; i++) {
1288*4882a593Smuzhiyun if (pll->post_div_table[i].val == val) {
1289*4882a593Smuzhiyun div = pll->post_div_table[i].div;
1290*4882a593Smuzhiyun break;
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun return (parent_rate / div);
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun static long
clk_trion_pll_postdiv_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)1298*4882a593Smuzhiyun clk_trion_pll_postdiv_round_rate(struct clk_hw *hw, unsigned long rate,
1299*4882a593Smuzhiyun unsigned long *prate)
1300*4882a593Smuzhiyun {
1301*4882a593Smuzhiyun struct clk_alpha_pll_postdiv *pll = to_clk_alpha_pll_postdiv(hw);
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun return divider_round_rate(hw, rate, prate, pll->post_div_table,
1304*4882a593Smuzhiyun pll->width, CLK_DIVIDER_ROUND_CLOSEST);
1305*4882a593Smuzhiyun };
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun static int
clk_trion_pll_postdiv_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)1308*4882a593Smuzhiyun clk_trion_pll_postdiv_set_rate(struct clk_hw *hw, unsigned long rate,
1309*4882a593Smuzhiyun unsigned long parent_rate)
1310*4882a593Smuzhiyun {
1311*4882a593Smuzhiyun struct clk_alpha_pll_postdiv *pll = to_clk_alpha_pll_postdiv(hw);
1312*4882a593Smuzhiyun struct regmap *regmap = pll->clkr.regmap;
1313*4882a593Smuzhiyun int i, val = 0, div;
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun div = DIV_ROUND_UP_ULL(parent_rate, rate);
1316*4882a593Smuzhiyun for (i = 0; i < pll->num_post_div; i++) {
1317*4882a593Smuzhiyun if (pll->post_div_table[i].div == div) {
1318*4882a593Smuzhiyun val = pll->post_div_table[i].val;
1319*4882a593Smuzhiyun break;
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun }
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun return regmap_update_bits(regmap, PLL_USER_CTL(pll),
1324*4882a593Smuzhiyun PLL_POST_DIV_MASK(pll) << PLL_POST_DIV_SHIFT,
1325*4882a593Smuzhiyun val << PLL_POST_DIV_SHIFT);
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun const struct clk_ops clk_alpha_pll_postdiv_trion_ops = {
1329*4882a593Smuzhiyun .recalc_rate = clk_trion_pll_postdiv_recalc_rate,
1330*4882a593Smuzhiyun .round_rate = clk_trion_pll_postdiv_round_rate,
1331*4882a593Smuzhiyun .set_rate = clk_trion_pll_postdiv_set_rate,
1332*4882a593Smuzhiyun };
1333*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_alpha_pll_postdiv_trion_ops);
1334*4882a593Smuzhiyun
clk_alpha_pll_postdiv_fabia_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)1335*4882a593Smuzhiyun static long clk_alpha_pll_postdiv_fabia_round_rate(struct clk_hw *hw,
1336*4882a593Smuzhiyun unsigned long rate, unsigned long *prate)
1337*4882a593Smuzhiyun {
1338*4882a593Smuzhiyun struct clk_alpha_pll_postdiv *pll = to_clk_alpha_pll_postdiv(hw);
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun return divider_round_rate(hw, rate, prate, pll->post_div_table,
1341*4882a593Smuzhiyun pll->width, CLK_DIVIDER_ROUND_CLOSEST);
1342*4882a593Smuzhiyun }
1343*4882a593Smuzhiyun
clk_alpha_pll_postdiv_fabia_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)1344*4882a593Smuzhiyun static int clk_alpha_pll_postdiv_fabia_set_rate(struct clk_hw *hw,
1345*4882a593Smuzhiyun unsigned long rate, unsigned long parent_rate)
1346*4882a593Smuzhiyun {
1347*4882a593Smuzhiyun struct clk_alpha_pll_postdiv *pll = to_clk_alpha_pll_postdiv(hw);
1348*4882a593Smuzhiyun int i, val = 0, div, ret;
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun /*
1351*4882a593Smuzhiyun * If the PLL is in FSM mode, then treat set_rate callback as a
1352*4882a593Smuzhiyun * no-operation.
1353*4882a593Smuzhiyun */
1354*4882a593Smuzhiyun ret = regmap_read(pll->clkr.regmap, PLL_MODE(pll), &val);
1355*4882a593Smuzhiyun if (ret)
1356*4882a593Smuzhiyun return ret;
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun if (val & PLL_VOTE_FSM_ENA)
1359*4882a593Smuzhiyun return 0;
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun div = DIV_ROUND_UP_ULL(parent_rate, rate);
1362*4882a593Smuzhiyun for (i = 0; i < pll->num_post_div; i++) {
1363*4882a593Smuzhiyun if (pll->post_div_table[i].div == div) {
1364*4882a593Smuzhiyun val = pll->post_div_table[i].val;
1365*4882a593Smuzhiyun break;
1366*4882a593Smuzhiyun }
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun return regmap_update_bits(pll->clkr.regmap, PLL_USER_CTL(pll),
1370*4882a593Smuzhiyun (BIT(pll->width) - 1) << pll->post_div_shift,
1371*4882a593Smuzhiyun val << pll->post_div_shift);
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun const struct clk_ops clk_alpha_pll_postdiv_fabia_ops = {
1375*4882a593Smuzhiyun .recalc_rate = clk_alpha_pll_postdiv_fabia_recalc_rate,
1376*4882a593Smuzhiyun .round_rate = clk_alpha_pll_postdiv_fabia_round_rate,
1377*4882a593Smuzhiyun .set_rate = clk_alpha_pll_postdiv_fabia_set_rate,
1378*4882a593Smuzhiyun };
1379*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_alpha_pll_postdiv_fabia_ops);
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun /**
1382*4882a593Smuzhiyun * clk_trion_pll_configure - configure the trion pll
1383*4882a593Smuzhiyun *
1384*4882a593Smuzhiyun * @pll: clk alpha pll
1385*4882a593Smuzhiyun * @regmap: register map
1386*4882a593Smuzhiyun * @config: configuration to apply for pll
1387*4882a593Smuzhiyun */
clk_trion_pll_configure(struct clk_alpha_pll * pll,struct regmap * regmap,const struct alpha_pll_config * config)1388*4882a593Smuzhiyun void clk_trion_pll_configure(struct clk_alpha_pll *pll, struct regmap *regmap,
1389*4882a593Smuzhiyun const struct alpha_pll_config *config)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun if (config->l)
1392*4882a593Smuzhiyun regmap_write(regmap, PLL_L_VAL(pll), config->l);
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun regmap_write(regmap, PLL_CAL_L_VAL(pll), TRION_PLL_CAL_VAL);
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun if (config->alpha)
1397*4882a593Smuzhiyun regmap_write(regmap, PLL_ALPHA_VAL(pll), config->alpha);
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun if (config->config_ctl_val)
1400*4882a593Smuzhiyun regmap_write(regmap, PLL_CONFIG_CTL(pll),
1401*4882a593Smuzhiyun config->config_ctl_val);
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun if (config->config_ctl_hi_val)
1404*4882a593Smuzhiyun regmap_write(regmap, PLL_CONFIG_CTL_U(pll),
1405*4882a593Smuzhiyun config->config_ctl_hi_val);
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun if (config->config_ctl_hi1_val)
1408*4882a593Smuzhiyun regmap_write(regmap, PLL_CONFIG_CTL_U1(pll),
1409*4882a593Smuzhiyun config->config_ctl_hi1_val);
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun if (config->user_ctl_val)
1412*4882a593Smuzhiyun regmap_write(regmap, PLL_USER_CTL(pll),
1413*4882a593Smuzhiyun config->user_ctl_val);
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun if (config->user_ctl_hi_val)
1416*4882a593Smuzhiyun regmap_write(regmap, PLL_USER_CTL_U(pll),
1417*4882a593Smuzhiyun config->user_ctl_hi_val);
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun if (config->user_ctl_hi1_val)
1420*4882a593Smuzhiyun regmap_write(regmap, PLL_USER_CTL_U1(pll),
1421*4882a593Smuzhiyun config->user_ctl_hi1_val);
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun if (config->test_ctl_val)
1424*4882a593Smuzhiyun regmap_write(regmap, PLL_TEST_CTL(pll),
1425*4882a593Smuzhiyun config->test_ctl_val);
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun if (config->test_ctl_hi_val)
1428*4882a593Smuzhiyun regmap_write(regmap, PLL_TEST_CTL_U(pll),
1429*4882a593Smuzhiyun config->test_ctl_hi_val);
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun if (config->test_ctl_hi1_val)
1432*4882a593Smuzhiyun regmap_write(regmap, PLL_TEST_CTL_U1(pll),
1433*4882a593Smuzhiyun config->test_ctl_hi1_val);
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun regmap_update_bits(regmap, PLL_MODE(pll), PLL_UPDATE_BYPASS,
1436*4882a593Smuzhiyun PLL_UPDATE_BYPASS);
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun /* Disable PLL output */
1439*4882a593Smuzhiyun regmap_update_bits(regmap, PLL_MODE(pll), PLL_OUTCTRL, 0);
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun /* Set operation mode to OFF */
1442*4882a593Smuzhiyun regmap_write(regmap, PLL_OPMODE(pll), PLL_STANDBY);
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun /* Place the PLL in STANDBY mode */
1445*4882a593Smuzhiyun regmap_update_bits(regmap, PLL_MODE(pll), PLL_RESET_N, PLL_RESET_N);
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_trion_pll_configure);
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun /*
1450*4882a593Smuzhiyun * The TRION PLL requires a power-on self-calibration which happens when the
1451*4882a593Smuzhiyun * PLL comes out of reset. Calibrate in case it is not completed.
1452*4882a593Smuzhiyun */
__alpha_pll_trion_prepare(struct clk_hw * hw,u32 pcal_done)1453*4882a593Smuzhiyun static int __alpha_pll_trion_prepare(struct clk_hw *hw, u32 pcal_done)
1454*4882a593Smuzhiyun {
1455*4882a593Smuzhiyun struct clk_alpha_pll *pll = to_clk_alpha_pll(hw);
1456*4882a593Smuzhiyun u32 regval;
1457*4882a593Smuzhiyun int ret;
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun /* Return early if calibration is not needed. */
1460*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, PLL_STATUS(pll), ®val);
1461*4882a593Smuzhiyun if (regval & pcal_done)
1462*4882a593Smuzhiyun return 0;
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun /* On/off to calibrate */
1465*4882a593Smuzhiyun ret = clk_trion_pll_enable(hw);
1466*4882a593Smuzhiyun if (!ret)
1467*4882a593Smuzhiyun clk_trion_pll_disable(hw);
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun return ret;
1470*4882a593Smuzhiyun }
1471*4882a593Smuzhiyun
alpha_pll_trion_prepare(struct clk_hw * hw)1472*4882a593Smuzhiyun static int alpha_pll_trion_prepare(struct clk_hw *hw)
1473*4882a593Smuzhiyun {
1474*4882a593Smuzhiyun return __alpha_pll_trion_prepare(hw, TRION_PCAL_DONE);
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun
alpha_pll_lucid_prepare(struct clk_hw * hw)1477*4882a593Smuzhiyun static int alpha_pll_lucid_prepare(struct clk_hw *hw)
1478*4882a593Smuzhiyun {
1479*4882a593Smuzhiyun return __alpha_pll_trion_prepare(hw, LUCID_PCAL_DONE);
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun
alpha_pll_trion_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long prate)1482*4882a593Smuzhiyun static int alpha_pll_trion_set_rate(struct clk_hw *hw, unsigned long rate,
1483*4882a593Smuzhiyun unsigned long prate)
1484*4882a593Smuzhiyun {
1485*4882a593Smuzhiyun struct clk_alpha_pll *pll = to_clk_alpha_pll(hw);
1486*4882a593Smuzhiyun unsigned long rrate;
1487*4882a593Smuzhiyun u32 regval, l, alpha_width = pll_alpha_width(pll);
1488*4882a593Smuzhiyun u64 a;
1489*4882a593Smuzhiyun int ret;
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun rrate = alpha_pll_round_rate(rate, prate, &l, &a, alpha_width);
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun /*
1494*4882a593Smuzhiyun * Due to a limited number of bits for fractional rate programming, the
1495*4882a593Smuzhiyun * rounded up rate could be marginally higher than the requested rate.
1496*4882a593Smuzhiyun */
1497*4882a593Smuzhiyun if (rrate > (rate + PLL_RATE_MARGIN) || rrate < rate) {
1498*4882a593Smuzhiyun pr_err("Call set rate on the PLL with rounded rates!\n");
1499*4882a593Smuzhiyun return -EINVAL;
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun regmap_write(pll->clkr.regmap, PLL_L_VAL(pll), l);
1503*4882a593Smuzhiyun regmap_write(pll->clkr.regmap, PLL_ALPHA_VAL(pll), a);
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun /* Latch the PLL input */
1506*4882a593Smuzhiyun ret = regmap_update_bits(pll->clkr.regmap, PLL_MODE(pll),
1507*4882a593Smuzhiyun PLL_UPDATE, PLL_UPDATE);
1508*4882a593Smuzhiyun if (ret)
1509*4882a593Smuzhiyun return ret;
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun /* Wait for 2 reference cycles before checking the ACK bit. */
1512*4882a593Smuzhiyun udelay(1);
1513*4882a593Smuzhiyun regmap_read(pll->clkr.regmap, PLL_MODE(pll), ®val);
1514*4882a593Smuzhiyun if (!(regval & ALPHA_PLL_ACK_LATCH)) {
1515*4882a593Smuzhiyun pr_err("Lucid PLL latch failed. Output may be unstable!\n");
1516*4882a593Smuzhiyun return -EINVAL;
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun /* Return the latch input to 0 */
1520*4882a593Smuzhiyun ret = regmap_update_bits(pll->clkr.regmap, PLL_MODE(pll),
1521*4882a593Smuzhiyun PLL_UPDATE, 0);
1522*4882a593Smuzhiyun if (ret)
1523*4882a593Smuzhiyun return ret;
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun if (clk_hw_is_enabled(hw)) {
1526*4882a593Smuzhiyun ret = wait_for_pll_enable_lock(pll);
1527*4882a593Smuzhiyun if (ret)
1528*4882a593Smuzhiyun return ret;
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun /* Wait for PLL output to stabilize */
1532*4882a593Smuzhiyun udelay(100);
1533*4882a593Smuzhiyun return 0;
1534*4882a593Smuzhiyun }
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun const struct clk_ops clk_alpha_pll_trion_ops = {
1537*4882a593Smuzhiyun .prepare = alpha_pll_trion_prepare,
1538*4882a593Smuzhiyun .enable = clk_trion_pll_enable,
1539*4882a593Smuzhiyun .disable = clk_trion_pll_disable,
1540*4882a593Smuzhiyun .is_enabled = clk_trion_pll_is_enabled,
1541*4882a593Smuzhiyun .recalc_rate = clk_trion_pll_recalc_rate,
1542*4882a593Smuzhiyun .round_rate = clk_alpha_pll_round_rate,
1543*4882a593Smuzhiyun .set_rate = alpha_pll_trion_set_rate,
1544*4882a593Smuzhiyun };
1545*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_alpha_pll_trion_ops);
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun const struct clk_ops clk_alpha_pll_lucid_ops = {
1548*4882a593Smuzhiyun .prepare = alpha_pll_lucid_prepare,
1549*4882a593Smuzhiyun .enable = clk_trion_pll_enable,
1550*4882a593Smuzhiyun .disable = clk_trion_pll_disable,
1551*4882a593Smuzhiyun .is_enabled = clk_trion_pll_is_enabled,
1552*4882a593Smuzhiyun .recalc_rate = clk_trion_pll_recalc_rate,
1553*4882a593Smuzhiyun .round_rate = clk_alpha_pll_round_rate,
1554*4882a593Smuzhiyun .set_rate = alpha_pll_trion_set_rate,
1555*4882a593Smuzhiyun };
1556*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_alpha_pll_lucid_ops);
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun const struct clk_ops clk_alpha_pll_postdiv_lucid_ops = {
1559*4882a593Smuzhiyun .recalc_rate = clk_alpha_pll_postdiv_fabia_recalc_rate,
1560*4882a593Smuzhiyun .round_rate = clk_alpha_pll_postdiv_fabia_round_rate,
1561*4882a593Smuzhiyun .set_rate = clk_alpha_pll_postdiv_fabia_set_rate,
1562*4882a593Smuzhiyun };
1563*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(clk_alpha_pll_postdiv_lucid_ops);
1564