xref: /OK3568_Linux_fs/kernel/drivers/clk/qcom/camcc-sdm845.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/platform_device.h>
9*4882a593Smuzhiyun #include <linux/regmap.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <dt-bindings/clock/qcom,camcc-sdm845.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "common.h"
14*4882a593Smuzhiyun #include "clk-alpha-pll.h"
15*4882a593Smuzhiyun #include "clk-branch.h"
16*4882a593Smuzhiyun #include "clk-rcg.h"
17*4882a593Smuzhiyun #include "clk-regmap.h"
18*4882a593Smuzhiyun #include "gdsc.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun enum {
21*4882a593Smuzhiyun 	P_BI_TCXO,
22*4882a593Smuzhiyun 	P_CAM_CC_PLL0_OUT_EVEN,
23*4882a593Smuzhiyun 	P_CAM_CC_PLL1_OUT_EVEN,
24*4882a593Smuzhiyun 	P_CAM_CC_PLL2_OUT_EVEN,
25*4882a593Smuzhiyun 	P_CAM_CC_PLL3_OUT_EVEN,
26*4882a593Smuzhiyun 	P_CORE_BI_PLL_TEST_SE,
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static const struct parent_map cam_cc_parent_map_0[] = {
30*4882a593Smuzhiyun 	{ P_BI_TCXO, 0 },
31*4882a593Smuzhiyun 	{ P_CAM_CC_PLL2_OUT_EVEN, 1 },
32*4882a593Smuzhiyun 	{ P_CAM_CC_PLL1_OUT_EVEN, 2 },
33*4882a593Smuzhiyun 	{ P_CAM_CC_PLL3_OUT_EVEN, 5 },
34*4882a593Smuzhiyun 	{ P_CAM_CC_PLL0_OUT_EVEN, 6 },
35*4882a593Smuzhiyun 	{ P_CORE_BI_PLL_TEST_SE, 7 },
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun static const char * const cam_cc_parent_names_0[] = {
39*4882a593Smuzhiyun 	"bi_tcxo",
40*4882a593Smuzhiyun 	"cam_cc_pll2_out_even",
41*4882a593Smuzhiyun 	"cam_cc_pll1_out_even",
42*4882a593Smuzhiyun 	"cam_cc_pll3_out_even",
43*4882a593Smuzhiyun 	"cam_cc_pll0_out_even",
44*4882a593Smuzhiyun 	"core_bi_pll_test_se",
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun static struct clk_alpha_pll cam_cc_pll0 = {
48*4882a593Smuzhiyun 	.offset = 0x0,
49*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
50*4882a593Smuzhiyun 	.clkr = {
51*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
52*4882a593Smuzhiyun 			.name = "cam_cc_pll0",
53*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "bi_tcxo" },
54*4882a593Smuzhiyun 			.num_parents = 1,
55*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fabia_ops,
56*4882a593Smuzhiyun 		},
57*4882a593Smuzhiyun 	},
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun static const struct clk_div_table post_div_table_fabia_even[] = {
61*4882a593Smuzhiyun 	{ 0x0, 1 },
62*4882a593Smuzhiyun 	{ 0x1, 2 },
63*4882a593Smuzhiyun 	{ }
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv cam_cc_pll0_out_even = {
67*4882a593Smuzhiyun 	.offset = 0x0,
68*4882a593Smuzhiyun 	.post_div_shift = 8,
69*4882a593Smuzhiyun 	.post_div_table = post_div_table_fabia_even,
70*4882a593Smuzhiyun 	.num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
71*4882a593Smuzhiyun 	.width = 4,
72*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
73*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
74*4882a593Smuzhiyun 		.name = "cam_cc_pll0_out_even",
75*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "cam_cc_pll0" },
76*4882a593Smuzhiyun 		.num_parents = 1,
77*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
78*4882a593Smuzhiyun 	},
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun static struct clk_alpha_pll cam_cc_pll1 = {
82*4882a593Smuzhiyun 	.offset = 0x1000,
83*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
84*4882a593Smuzhiyun 	.clkr = {
85*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
86*4882a593Smuzhiyun 			.name = "cam_cc_pll1",
87*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "bi_tcxo" },
88*4882a593Smuzhiyun 			.num_parents = 1,
89*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fabia_ops,
90*4882a593Smuzhiyun 		},
91*4882a593Smuzhiyun 	},
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv cam_cc_pll1_out_even = {
95*4882a593Smuzhiyun 	.offset = 0x1000,
96*4882a593Smuzhiyun 	.post_div_shift = 8,
97*4882a593Smuzhiyun 	.post_div_table = post_div_table_fabia_even,
98*4882a593Smuzhiyun 	.num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
99*4882a593Smuzhiyun 	.width = 4,
100*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
101*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
102*4882a593Smuzhiyun 		.name = "cam_cc_pll1_out_even",
103*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "cam_cc_pll1" },
104*4882a593Smuzhiyun 		.num_parents = 1,
105*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
106*4882a593Smuzhiyun 	},
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun static struct clk_alpha_pll cam_cc_pll2 = {
110*4882a593Smuzhiyun 	.offset = 0x2000,
111*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
112*4882a593Smuzhiyun 	.clkr = {
113*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
114*4882a593Smuzhiyun 			.name = "cam_cc_pll2",
115*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "bi_tcxo" },
116*4882a593Smuzhiyun 			.num_parents = 1,
117*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fabia_ops,
118*4882a593Smuzhiyun 		},
119*4882a593Smuzhiyun 	},
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv cam_cc_pll2_out_even = {
123*4882a593Smuzhiyun 	.offset = 0x2000,
124*4882a593Smuzhiyun 	.post_div_shift = 8,
125*4882a593Smuzhiyun 	.post_div_table = post_div_table_fabia_even,
126*4882a593Smuzhiyun 	.num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
127*4882a593Smuzhiyun 	.width = 4,
128*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
129*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
130*4882a593Smuzhiyun 		.name = "cam_cc_pll2_out_even",
131*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "cam_cc_pll2" },
132*4882a593Smuzhiyun 		.num_parents = 1,
133*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
134*4882a593Smuzhiyun 	},
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun static struct clk_alpha_pll cam_cc_pll3 = {
138*4882a593Smuzhiyun 	.offset = 0x3000,
139*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
140*4882a593Smuzhiyun 	.clkr = {
141*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
142*4882a593Smuzhiyun 			.name = "cam_cc_pll3",
143*4882a593Smuzhiyun 			.parent_names = (const char *[]){ "bi_tcxo" },
144*4882a593Smuzhiyun 			.num_parents = 1,
145*4882a593Smuzhiyun 			.ops = &clk_alpha_pll_fabia_ops,
146*4882a593Smuzhiyun 		},
147*4882a593Smuzhiyun 	},
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun static struct clk_alpha_pll_postdiv cam_cc_pll3_out_even = {
151*4882a593Smuzhiyun 	.offset = 0x3000,
152*4882a593Smuzhiyun 	.post_div_shift = 8,
153*4882a593Smuzhiyun 	.post_div_table = post_div_table_fabia_even,
154*4882a593Smuzhiyun 	.num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
155*4882a593Smuzhiyun 	.width = 4,
156*4882a593Smuzhiyun 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
157*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
158*4882a593Smuzhiyun 		.name = "cam_cc_pll3_out_even",
159*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "cam_cc_pll3" },
160*4882a593Smuzhiyun 		.num_parents = 1,
161*4882a593Smuzhiyun 		.ops = &clk_alpha_pll_postdiv_fabia_ops,
162*4882a593Smuzhiyun 	},
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun static const struct freq_tbl ftbl_cam_cc_bps_clk_src[] = {
166*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
167*4882a593Smuzhiyun 	F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
168*4882a593Smuzhiyun 	F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
169*4882a593Smuzhiyun 	F(404000000, P_CAM_CC_PLL1_OUT_EVEN, 2, 0, 0),
170*4882a593Smuzhiyun 	F(480000000, P_CAM_CC_PLL2_OUT_EVEN, 1, 0, 0),
171*4882a593Smuzhiyun 	F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
172*4882a593Smuzhiyun 	{ }
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun  * As per HW design, some of the CAMCC RCGs needs to
177*4882a593Smuzhiyun  * move to XO clock during their clock disable so using
178*4882a593Smuzhiyun  * clk_rcg2_shared_ops for such RCGs. This is required
179*4882a593Smuzhiyun  * to power down the camera memories gracefully.
180*4882a593Smuzhiyun  * Also, use CLK_SET_RATE_PARENT flag for the RCGs which
181*4882a593Smuzhiyun  * have CAM_CC_PLL2_OUT_EVEN PLL as parent in frequency
182*4882a593Smuzhiyun  * table and requires reconfiguration of the PLL frequency.
183*4882a593Smuzhiyun  */
184*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_bps_clk_src = {
185*4882a593Smuzhiyun 	.cmd_rcgr = 0x600c,
186*4882a593Smuzhiyun 	.mnd_width = 0,
187*4882a593Smuzhiyun 	.hid_width = 5,
188*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
189*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_bps_clk_src,
190*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
191*4882a593Smuzhiyun 		.name = "cam_cc_bps_clk_src",
192*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
193*4882a593Smuzhiyun 		.num_parents = 6,
194*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
195*4882a593Smuzhiyun 		.ops = &clk_rcg2_shared_ops,
196*4882a593Smuzhiyun 	},
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun static const struct freq_tbl ftbl_cam_cc_cci_clk_src[] = {
200*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
201*4882a593Smuzhiyun 	F(37500000, P_CAM_CC_PLL0_OUT_EVEN, 16, 0, 0),
202*4882a593Smuzhiyun 	F(50000000, P_CAM_CC_PLL0_OUT_EVEN, 12, 0, 0),
203*4882a593Smuzhiyun 	F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
204*4882a593Smuzhiyun 	{ }
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_cci_clk_src = {
208*4882a593Smuzhiyun 	.cmd_rcgr = 0xb0d8,
209*4882a593Smuzhiyun 	.mnd_width = 8,
210*4882a593Smuzhiyun 	.hid_width = 5,
211*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
212*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_cci_clk_src,
213*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
214*4882a593Smuzhiyun 		.name = "cam_cc_cci_clk_src",
215*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
216*4882a593Smuzhiyun 		.num_parents = 6,
217*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
218*4882a593Smuzhiyun 	},
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun static const struct freq_tbl ftbl_cam_cc_cphy_rx_clk_src[] = {
222*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
223*4882a593Smuzhiyun 	F(384000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
224*4882a593Smuzhiyun 	{ }
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_cphy_rx_clk_src = {
228*4882a593Smuzhiyun 	.cmd_rcgr = 0x9060,
229*4882a593Smuzhiyun 	.mnd_width = 0,
230*4882a593Smuzhiyun 	.hid_width = 5,
231*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
232*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
233*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
234*4882a593Smuzhiyun 		.name = "cam_cc_cphy_rx_clk_src",
235*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
236*4882a593Smuzhiyun 		.num_parents = 6,
237*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
238*4882a593Smuzhiyun 	},
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun static const struct freq_tbl ftbl_cam_cc_csi0phytimer_clk_src[] = {
242*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
243*4882a593Smuzhiyun 	F(240000000, P_CAM_CC_PLL2_OUT_EVEN, 2, 0, 0),
244*4882a593Smuzhiyun 	F(269333333, P_CAM_CC_PLL1_OUT_EVEN, 3, 0, 0),
245*4882a593Smuzhiyun 	{ }
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_csi0phytimer_clk_src = {
249*4882a593Smuzhiyun 	.cmd_rcgr = 0x5004,
250*4882a593Smuzhiyun 	.mnd_width = 0,
251*4882a593Smuzhiyun 	.hid_width = 5,
252*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
253*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
254*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
255*4882a593Smuzhiyun 		.name = "cam_cc_csi0phytimer_clk_src",
256*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
257*4882a593Smuzhiyun 		.num_parents = 6,
258*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
259*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
260*4882a593Smuzhiyun 	},
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_csi1phytimer_clk_src = {
264*4882a593Smuzhiyun 	.cmd_rcgr = 0x5028,
265*4882a593Smuzhiyun 	.mnd_width = 0,
266*4882a593Smuzhiyun 	.hid_width = 5,
267*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
268*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
269*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
270*4882a593Smuzhiyun 		.name = "cam_cc_csi1phytimer_clk_src",
271*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
272*4882a593Smuzhiyun 		.num_parents = 6,
273*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
274*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
275*4882a593Smuzhiyun 	},
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_csi2phytimer_clk_src = {
279*4882a593Smuzhiyun 	.cmd_rcgr = 0x504c,
280*4882a593Smuzhiyun 	.mnd_width = 0,
281*4882a593Smuzhiyun 	.hid_width = 5,
282*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
283*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
284*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
285*4882a593Smuzhiyun 		.name = "cam_cc_csi2phytimer_clk_src",
286*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
287*4882a593Smuzhiyun 		.num_parents = 6,
288*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
289*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
290*4882a593Smuzhiyun 	},
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_csi3phytimer_clk_src = {
294*4882a593Smuzhiyun 	.cmd_rcgr = 0x5070,
295*4882a593Smuzhiyun 	.mnd_width = 0,
296*4882a593Smuzhiyun 	.hid_width = 5,
297*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
298*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
299*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
300*4882a593Smuzhiyun 		.name = "cam_cc_csi3phytimer_clk_src",
301*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
302*4882a593Smuzhiyun 		.num_parents = 6,
303*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
304*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
305*4882a593Smuzhiyun 	},
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun static const struct freq_tbl ftbl_cam_cc_fast_ahb_clk_src[] = {
309*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
310*4882a593Smuzhiyun 	F(50000000, P_CAM_CC_PLL0_OUT_EVEN, 12, 0, 0),
311*4882a593Smuzhiyun 	F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
312*4882a593Smuzhiyun 	F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
313*4882a593Smuzhiyun 	F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
314*4882a593Smuzhiyun 	F(400000000, P_CAM_CC_PLL0_OUT_EVEN, 1.5, 0, 0),
315*4882a593Smuzhiyun 	{ }
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_fast_ahb_clk_src = {
319*4882a593Smuzhiyun 	.cmd_rcgr = 0x6038,
320*4882a593Smuzhiyun 	.mnd_width = 0,
321*4882a593Smuzhiyun 	.hid_width = 5,
322*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
323*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_fast_ahb_clk_src,
324*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
325*4882a593Smuzhiyun 		.name = "cam_cc_fast_ahb_clk_src",
326*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
327*4882a593Smuzhiyun 		.num_parents = 6,
328*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
329*4882a593Smuzhiyun 	},
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun static const struct freq_tbl ftbl_cam_cc_fd_core_clk_src[] = {
333*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
334*4882a593Smuzhiyun 	F(384000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
335*4882a593Smuzhiyun 	F(400000000, P_CAM_CC_PLL0_OUT_EVEN, 1.5, 0, 0),
336*4882a593Smuzhiyun 	F(538666667, P_CAM_CC_PLL1_OUT_EVEN, 1.5, 0, 0),
337*4882a593Smuzhiyun 	F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
338*4882a593Smuzhiyun 	{ }
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_fd_core_clk_src = {
342*4882a593Smuzhiyun 	.cmd_rcgr = 0xb0b0,
343*4882a593Smuzhiyun 	.mnd_width = 0,
344*4882a593Smuzhiyun 	.hid_width = 5,
345*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
346*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_fd_core_clk_src,
347*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
348*4882a593Smuzhiyun 		.name = "cam_cc_fd_core_clk_src",
349*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
350*4882a593Smuzhiyun 		.num_parents = 6,
351*4882a593Smuzhiyun 		.ops = &clk_rcg2_shared_ops,
352*4882a593Smuzhiyun 	},
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun static const struct freq_tbl ftbl_cam_cc_icp_clk_src[] = {
356*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
357*4882a593Smuzhiyun 	F(384000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
358*4882a593Smuzhiyun 	F(400000000, P_CAM_CC_PLL0_OUT_EVEN, 1.5, 0, 0),
359*4882a593Smuzhiyun 	F(538666667, P_CAM_CC_PLL1_OUT_EVEN, 1.5, 0, 0),
360*4882a593Smuzhiyun 	F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
361*4882a593Smuzhiyun 	{ }
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_icp_clk_src = {
365*4882a593Smuzhiyun 	.cmd_rcgr = 0xb088,
366*4882a593Smuzhiyun 	.mnd_width = 0,
367*4882a593Smuzhiyun 	.hid_width = 5,
368*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
369*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_icp_clk_src,
370*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
371*4882a593Smuzhiyun 		.name = "cam_cc_icp_clk_src",
372*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
373*4882a593Smuzhiyun 		.num_parents = 6,
374*4882a593Smuzhiyun 		.ops = &clk_rcg2_shared_ops,
375*4882a593Smuzhiyun 	},
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun static const struct freq_tbl ftbl_cam_cc_ife_0_clk_src[] = {
379*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
380*4882a593Smuzhiyun 	F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
381*4882a593Smuzhiyun 	F(320000000, P_CAM_CC_PLL2_OUT_EVEN, 1.5, 0, 0),
382*4882a593Smuzhiyun 	F(404000000, P_CAM_CC_PLL1_OUT_EVEN, 2, 0, 0),
383*4882a593Smuzhiyun 	F(480000000, P_CAM_CC_PLL2_OUT_EVEN, 1, 0, 0),
384*4882a593Smuzhiyun 	F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
385*4882a593Smuzhiyun 	{ }
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_ife_0_clk_src = {
389*4882a593Smuzhiyun 	.cmd_rcgr = 0x900c,
390*4882a593Smuzhiyun 	.mnd_width = 0,
391*4882a593Smuzhiyun 	.hid_width = 5,
392*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
393*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_ife_0_clk_src,
394*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
395*4882a593Smuzhiyun 		.name = "cam_cc_ife_0_clk_src",
396*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
397*4882a593Smuzhiyun 		.num_parents = 6,
398*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
399*4882a593Smuzhiyun 		.ops = &clk_rcg2_shared_ops,
400*4882a593Smuzhiyun 	},
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun static const struct freq_tbl ftbl_cam_cc_ife_0_csid_clk_src[] = {
404*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
405*4882a593Smuzhiyun 	F(75000000, P_CAM_CC_PLL0_OUT_EVEN, 8, 0, 0),
406*4882a593Smuzhiyun 	F(384000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
407*4882a593Smuzhiyun 	F(538666667, P_CAM_CC_PLL1_OUT_EVEN, 1.5, 0, 0),
408*4882a593Smuzhiyun 	{ }
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_ife_0_csid_clk_src = {
412*4882a593Smuzhiyun 	.cmd_rcgr = 0x9038,
413*4882a593Smuzhiyun 	.mnd_width = 0,
414*4882a593Smuzhiyun 	.hid_width = 5,
415*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
416*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
417*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
418*4882a593Smuzhiyun 		.name = "cam_cc_ife_0_csid_clk_src",
419*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
420*4882a593Smuzhiyun 		.num_parents = 6,
421*4882a593Smuzhiyun 		.ops = &clk_rcg2_shared_ops,
422*4882a593Smuzhiyun 	},
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_ife_1_clk_src = {
426*4882a593Smuzhiyun 	.cmd_rcgr = 0xa00c,
427*4882a593Smuzhiyun 	.mnd_width = 0,
428*4882a593Smuzhiyun 	.hid_width = 5,
429*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
430*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_ife_0_clk_src,
431*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
432*4882a593Smuzhiyun 		.name = "cam_cc_ife_1_clk_src",
433*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
434*4882a593Smuzhiyun 		.num_parents = 6,
435*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
436*4882a593Smuzhiyun 		.ops = &clk_rcg2_shared_ops,
437*4882a593Smuzhiyun 	},
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_ife_1_csid_clk_src = {
441*4882a593Smuzhiyun 	.cmd_rcgr = 0xa030,
442*4882a593Smuzhiyun 	.mnd_width = 0,
443*4882a593Smuzhiyun 	.hid_width = 5,
444*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
445*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
446*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
447*4882a593Smuzhiyun 		.name = "cam_cc_ife_1_csid_clk_src",
448*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
449*4882a593Smuzhiyun 		.num_parents = 6,
450*4882a593Smuzhiyun 		.ops = &clk_rcg2_shared_ops,
451*4882a593Smuzhiyun 	},
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_ife_lite_clk_src = {
455*4882a593Smuzhiyun 	.cmd_rcgr = 0xb004,
456*4882a593Smuzhiyun 	.mnd_width = 0,
457*4882a593Smuzhiyun 	.hid_width = 5,
458*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
459*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_ife_0_clk_src,
460*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
461*4882a593Smuzhiyun 		.name = "cam_cc_ife_lite_clk_src",
462*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
463*4882a593Smuzhiyun 		.num_parents = 6,
464*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
465*4882a593Smuzhiyun 		.ops = &clk_rcg2_shared_ops,
466*4882a593Smuzhiyun 	},
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_ife_lite_csid_clk_src = {
470*4882a593Smuzhiyun 	.cmd_rcgr = 0xb024,
471*4882a593Smuzhiyun 	.mnd_width = 0,
472*4882a593Smuzhiyun 	.hid_width = 5,
473*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
474*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
475*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
476*4882a593Smuzhiyun 		.name = "cam_cc_ife_lite_csid_clk_src",
477*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
478*4882a593Smuzhiyun 		.num_parents = 6,
479*4882a593Smuzhiyun 		.ops = &clk_rcg2_shared_ops,
480*4882a593Smuzhiyun 	},
481*4882a593Smuzhiyun };
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun static const struct freq_tbl ftbl_cam_cc_ipe_0_clk_src[] = {
484*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
485*4882a593Smuzhiyun 	F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
486*4882a593Smuzhiyun 	F(240000000, P_CAM_CC_PLL0_OUT_EVEN, 2.5, 0, 0),
487*4882a593Smuzhiyun 	F(404000000, P_CAM_CC_PLL1_OUT_EVEN, 2, 0, 0),
488*4882a593Smuzhiyun 	F(480000000, P_CAM_CC_PLL2_OUT_EVEN, 1, 0, 0),
489*4882a593Smuzhiyun 	F(538666667, P_CAM_CC_PLL1_OUT_EVEN, 1.5, 0, 0),
490*4882a593Smuzhiyun 	F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
491*4882a593Smuzhiyun 	{ }
492*4882a593Smuzhiyun };
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_ipe_0_clk_src = {
495*4882a593Smuzhiyun 	.cmd_rcgr = 0x700c,
496*4882a593Smuzhiyun 	.mnd_width = 0,
497*4882a593Smuzhiyun 	.hid_width = 5,
498*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
499*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_ipe_0_clk_src,
500*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
501*4882a593Smuzhiyun 		.name = "cam_cc_ipe_0_clk_src",
502*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
503*4882a593Smuzhiyun 		.num_parents = 6,
504*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
505*4882a593Smuzhiyun 		.ops = &clk_rcg2_shared_ops,
506*4882a593Smuzhiyun 	},
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_ipe_1_clk_src = {
510*4882a593Smuzhiyun 	.cmd_rcgr = 0x800c,
511*4882a593Smuzhiyun 	.mnd_width = 0,
512*4882a593Smuzhiyun 	.hid_width = 5,
513*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
514*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_ipe_0_clk_src,
515*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
516*4882a593Smuzhiyun 		.name = "cam_cc_ipe_1_clk_src",
517*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
518*4882a593Smuzhiyun 		.num_parents = 6,
519*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
520*4882a593Smuzhiyun 		.ops = &clk_rcg2_shared_ops,
521*4882a593Smuzhiyun 	},
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_jpeg_clk_src = {
525*4882a593Smuzhiyun 	.cmd_rcgr = 0xb04c,
526*4882a593Smuzhiyun 	.mnd_width = 0,
527*4882a593Smuzhiyun 	.hid_width = 5,
528*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
529*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_bps_clk_src,
530*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
531*4882a593Smuzhiyun 		.name = "cam_cc_jpeg_clk_src",
532*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
533*4882a593Smuzhiyun 		.num_parents = 6,
534*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
535*4882a593Smuzhiyun 		.ops = &clk_rcg2_shared_ops,
536*4882a593Smuzhiyun 	},
537*4882a593Smuzhiyun };
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun static const struct freq_tbl ftbl_cam_cc_lrme_clk_src[] = {
540*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
541*4882a593Smuzhiyun 	F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
542*4882a593Smuzhiyun 	F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
543*4882a593Smuzhiyun 	F(269333333, P_CAM_CC_PLL1_OUT_EVEN, 3, 0, 0),
544*4882a593Smuzhiyun 	F(320000000, P_CAM_CC_PLL2_OUT_EVEN, 1.5, 0, 0),
545*4882a593Smuzhiyun 	F(400000000, P_CAM_CC_PLL0_OUT_EVEN, 1.5, 0, 0),
546*4882a593Smuzhiyun 	{ }
547*4882a593Smuzhiyun };
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_lrme_clk_src = {
550*4882a593Smuzhiyun 	.cmd_rcgr = 0xb0f8,
551*4882a593Smuzhiyun 	.mnd_width = 0,
552*4882a593Smuzhiyun 	.hid_width = 5,
553*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
554*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_lrme_clk_src,
555*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
556*4882a593Smuzhiyun 		.name = "cam_cc_lrme_clk_src",
557*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
558*4882a593Smuzhiyun 		.num_parents = 6,
559*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
560*4882a593Smuzhiyun 		.ops = &clk_rcg2_shared_ops,
561*4882a593Smuzhiyun 	},
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun static const struct freq_tbl ftbl_cam_cc_mclk0_clk_src[] = {
565*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
566*4882a593Smuzhiyun 	F(24000000, P_CAM_CC_PLL2_OUT_EVEN, 10, 1, 2),
567*4882a593Smuzhiyun 	F(33333333, P_CAM_CC_PLL0_OUT_EVEN, 2, 1, 9),
568*4882a593Smuzhiyun 	F(34285714, P_CAM_CC_PLL2_OUT_EVEN, 14, 0, 0),
569*4882a593Smuzhiyun 	{ }
570*4882a593Smuzhiyun };
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_mclk0_clk_src = {
573*4882a593Smuzhiyun 	.cmd_rcgr = 0x4004,
574*4882a593Smuzhiyun 	.mnd_width = 8,
575*4882a593Smuzhiyun 	.hid_width = 5,
576*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
577*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_mclk0_clk_src,
578*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
579*4882a593Smuzhiyun 		.name = "cam_cc_mclk0_clk_src",
580*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
581*4882a593Smuzhiyun 		.num_parents = 6,
582*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
583*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
584*4882a593Smuzhiyun 	},
585*4882a593Smuzhiyun };
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_mclk1_clk_src = {
588*4882a593Smuzhiyun 	.cmd_rcgr = 0x4024,
589*4882a593Smuzhiyun 	.mnd_width = 8,
590*4882a593Smuzhiyun 	.hid_width = 5,
591*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
592*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_mclk0_clk_src,
593*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
594*4882a593Smuzhiyun 		.name = "cam_cc_mclk1_clk_src",
595*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
596*4882a593Smuzhiyun 		.num_parents = 6,
597*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
598*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
599*4882a593Smuzhiyun 	},
600*4882a593Smuzhiyun };
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_mclk2_clk_src = {
603*4882a593Smuzhiyun 	.cmd_rcgr = 0x4044,
604*4882a593Smuzhiyun 	.mnd_width = 8,
605*4882a593Smuzhiyun 	.hid_width = 5,
606*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
607*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_mclk0_clk_src,
608*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
609*4882a593Smuzhiyun 		.name = "cam_cc_mclk2_clk_src",
610*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
611*4882a593Smuzhiyun 		.num_parents = 6,
612*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
613*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
614*4882a593Smuzhiyun 	},
615*4882a593Smuzhiyun };
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_mclk3_clk_src = {
618*4882a593Smuzhiyun 	.cmd_rcgr = 0x4064,
619*4882a593Smuzhiyun 	.mnd_width = 8,
620*4882a593Smuzhiyun 	.hid_width = 5,
621*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
622*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_mclk0_clk_src,
623*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
624*4882a593Smuzhiyun 		.name = "cam_cc_mclk3_clk_src",
625*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
626*4882a593Smuzhiyun 		.num_parents = 6,
627*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
628*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
629*4882a593Smuzhiyun 	},
630*4882a593Smuzhiyun };
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun static const struct freq_tbl ftbl_cam_cc_slow_ahb_clk_src[] = {
633*4882a593Smuzhiyun 	F(19200000, P_BI_TCXO, 1, 0, 0),
634*4882a593Smuzhiyun 	F(60000000, P_CAM_CC_PLL0_OUT_EVEN, 10, 0, 0),
635*4882a593Smuzhiyun 	F(66666667, P_CAM_CC_PLL0_OUT_EVEN, 9, 0, 0),
636*4882a593Smuzhiyun 	F(73846154, P_CAM_CC_PLL2_OUT_EVEN, 6.5, 0, 0),
637*4882a593Smuzhiyun 	F(80000000, P_CAM_CC_PLL2_OUT_EVEN, 6, 0, 0),
638*4882a593Smuzhiyun 	{ }
639*4882a593Smuzhiyun };
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun static struct clk_rcg2 cam_cc_slow_ahb_clk_src = {
642*4882a593Smuzhiyun 	.cmd_rcgr = 0x6054,
643*4882a593Smuzhiyun 	.mnd_width = 0,
644*4882a593Smuzhiyun 	.hid_width = 5,
645*4882a593Smuzhiyun 	.parent_map = cam_cc_parent_map_0,
646*4882a593Smuzhiyun 	.freq_tbl = ftbl_cam_cc_slow_ahb_clk_src,
647*4882a593Smuzhiyun 	.clkr.hw.init = &(struct clk_init_data){
648*4882a593Smuzhiyun 		.name = "cam_cc_slow_ahb_clk_src",
649*4882a593Smuzhiyun 		.parent_names = cam_cc_parent_names_0,
650*4882a593Smuzhiyun 		.num_parents = 6,
651*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
652*4882a593Smuzhiyun 		.ops = &clk_rcg2_ops,
653*4882a593Smuzhiyun 	},
654*4882a593Smuzhiyun };
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun static struct clk_branch cam_cc_bps_ahb_clk = {
657*4882a593Smuzhiyun 	.halt_reg = 0x606c,
658*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
659*4882a593Smuzhiyun 	.clkr = {
660*4882a593Smuzhiyun 		.enable_reg = 0x606c,
661*4882a593Smuzhiyun 		.enable_mask = BIT(0),
662*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
663*4882a593Smuzhiyun 			.name = "cam_cc_bps_ahb_clk",
664*4882a593Smuzhiyun 			.parent_names = (const char *[]){
665*4882a593Smuzhiyun 				"cam_cc_slow_ahb_clk_src",
666*4882a593Smuzhiyun 			},
667*4882a593Smuzhiyun 			.num_parents = 1,
668*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
669*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
670*4882a593Smuzhiyun 		},
671*4882a593Smuzhiyun 	},
672*4882a593Smuzhiyun };
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun static struct clk_branch cam_cc_bps_areg_clk = {
675*4882a593Smuzhiyun 	.halt_reg = 0x6050,
676*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
677*4882a593Smuzhiyun 	.clkr = {
678*4882a593Smuzhiyun 		.enable_reg = 0x6050,
679*4882a593Smuzhiyun 		.enable_mask = BIT(0),
680*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
681*4882a593Smuzhiyun 			.name = "cam_cc_bps_areg_clk",
682*4882a593Smuzhiyun 			.parent_names = (const char *[]){
683*4882a593Smuzhiyun 				"cam_cc_fast_ahb_clk_src",
684*4882a593Smuzhiyun 			},
685*4882a593Smuzhiyun 			.num_parents = 1,
686*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
687*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
688*4882a593Smuzhiyun 		},
689*4882a593Smuzhiyun 	},
690*4882a593Smuzhiyun };
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun static struct clk_branch cam_cc_bps_axi_clk = {
693*4882a593Smuzhiyun 	.halt_reg = 0x6034,
694*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
695*4882a593Smuzhiyun 	.clkr = {
696*4882a593Smuzhiyun 		.enable_reg = 0x6034,
697*4882a593Smuzhiyun 		.enable_mask = BIT(0),
698*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
699*4882a593Smuzhiyun 			.name = "cam_cc_bps_axi_clk",
700*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
701*4882a593Smuzhiyun 		},
702*4882a593Smuzhiyun 	},
703*4882a593Smuzhiyun };
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun static struct clk_branch cam_cc_bps_clk = {
706*4882a593Smuzhiyun 	.halt_reg = 0x6024,
707*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
708*4882a593Smuzhiyun 	.clkr = {
709*4882a593Smuzhiyun 		.enable_reg = 0x6024,
710*4882a593Smuzhiyun 		.enable_mask = BIT(0),
711*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
712*4882a593Smuzhiyun 			.name = "cam_cc_bps_clk",
713*4882a593Smuzhiyun 			.parent_names = (const char *[]){
714*4882a593Smuzhiyun 				"cam_cc_bps_clk_src",
715*4882a593Smuzhiyun 			},
716*4882a593Smuzhiyun 			.num_parents = 1,
717*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
718*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
719*4882a593Smuzhiyun 		},
720*4882a593Smuzhiyun 	},
721*4882a593Smuzhiyun };
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun static struct clk_branch cam_cc_camnoc_atb_clk = {
724*4882a593Smuzhiyun 	.halt_reg = 0xb12c,
725*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
726*4882a593Smuzhiyun 	.clkr = {
727*4882a593Smuzhiyun 		.enable_reg = 0xb12c,
728*4882a593Smuzhiyun 		.enable_mask = BIT(0),
729*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
730*4882a593Smuzhiyun 			.name = "cam_cc_camnoc_atb_clk",
731*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
732*4882a593Smuzhiyun 		},
733*4882a593Smuzhiyun 	},
734*4882a593Smuzhiyun };
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun static struct clk_branch cam_cc_camnoc_axi_clk = {
737*4882a593Smuzhiyun 	.halt_reg = 0xb124,
738*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
739*4882a593Smuzhiyun 	.clkr = {
740*4882a593Smuzhiyun 		.enable_reg = 0xb124,
741*4882a593Smuzhiyun 		.enable_mask = BIT(0),
742*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
743*4882a593Smuzhiyun 			.name = "cam_cc_camnoc_axi_clk",
744*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
745*4882a593Smuzhiyun 		},
746*4882a593Smuzhiyun 	},
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun static struct clk_branch cam_cc_cci_clk = {
750*4882a593Smuzhiyun 	.halt_reg = 0xb0f0,
751*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
752*4882a593Smuzhiyun 	.clkr = {
753*4882a593Smuzhiyun 		.enable_reg = 0xb0f0,
754*4882a593Smuzhiyun 		.enable_mask = BIT(0),
755*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
756*4882a593Smuzhiyun 			.name = "cam_cc_cci_clk",
757*4882a593Smuzhiyun 			.parent_names = (const char *[]){
758*4882a593Smuzhiyun 				"cam_cc_cci_clk_src",
759*4882a593Smuzhiyun 			},
760*4882a593Smuzhiyun 			.num_parents = 1,
761*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
762*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
763*4882a593Smuzhiyun 		},
764*4882a593Smuzhiyun 	},
765*4882a593Smuzhiyun };
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun static struct clk_branch cam_cc_cpas_ahb_clk = {
768*4882a593Smuzhiyun 	.halt_reg = 0xb11c,
769*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
770*4882a593Smuzhiyun 	.clkr = {
771*4882a593Smuzhiyun 		.enable_reg = 0xb11c,
772*4882a593Smuzhiyun 		.enable_mask = BIT(0),
773*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
774*4882a593Smuzhiyun 			.name = "cam_cc_cpas_ahb_clk",
775*4882a593Smuzhiyun 			.parent_names = (const char *[]){
776*4882a593Smuzhiyun 				"cam_cc_slow_ahb_clk_src",
777*4882a593Smuzhiyun 			},
778*4882a593Smuzhiyun 			.num_parents = 1,
779*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
780*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
781*4882a593Smuzhiyun 		},
782*4882a593Smuzhiyun 	},
783*4882a593Smuzhiyun };
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun static struct clk_branch cam_cc_csi0phytimer_clk = {
786*4882a593Smuzhiyun 	.halt_reg = 0x501c,
787*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
788*4882a593Smuzhiyun 	.clkr = {
789*4882a593Smuzhiyun 		.enable_reg = 0x501c,
790*4882a593Smuzhiyun 		.enable_mask = BIT(0),
791*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
792*4882a593Smuzhiyun 			.name = "cam_cc_csi0phytimer_clk",
793*4882a593Smuzhiyun 			.parent_names = (const char *[]){
794*4882a593Smuzhiyun 				"cam_cc_csi0phytimer_clk_src",
795*4882a593Smuzhiyun 			},
796*4882a593Smuzhiyun 			.num_parents = 1,
797*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
798*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
799*4882a593Smuzhiyun 		},
800*4882a593Smuzhiyun 	},
801*4882a593Smuzhiyun };
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun static struct clk_branch cam_cc_csi1phytimer_clk = {
804*4882a593Smuzhiyun 	.halt_reg = 0x5040,
805*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
806*4882a593Smuzhiyun 	.clkr = {
807*4882a593Smuzhiyun 		.enable_reg = 0x5040,
808*4882a593Smuzhiyun 		.enable_mask = BIT(0),
809*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
810*4882a593Smuzhiyun 			.name = "cam_cc_csi1phytimer_clk",
811*4882a593Smuzhiyun 			.parent_names = (const char *[]){
812*4882a593Smuzhiyun 				"cam_cc_csi1phytimer_clk_src",
813*4882a593Smuzhiyun 			},
814*4882a593Smuzhiyun 			.num_parents = 1,
815*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
816*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
817*4882a593Smuzhiyun 		},
818*4882a593Smuzhiyun 	},
819*4882a593Smuzhiyun };
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun static struct clk_branch cam_cc_csi2phytimer_clk = {
822*4882a593Smuzhiyun 	.halt_reg = 0x5064,
823*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
824*4882a593Smuzhiyun 	.clkr = {
825*4882a593Smuzhiyun 		.enable_reg = 0x5064,
826*4882a593Smuzhiyun 		.enable_mask = BIT(0),
827*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
828*4882a593Smuzhiyun 			.name = "cam_cc_csi2phytimer_clk",
829*4882a593Smuzhiyun 			.parent_names = (const char *[]){
830*4882a593Smuzhiyun 				"cam_cc_csi2phytimer_clk_src",
831*4882a593Smuzhiyun 			},
832*4882a593Smuzhiyun 			.num_parents = 1,
833*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
834*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
835*4882a593Smuzhiyun 		},
836*4882a593Smuzhiyun 	},
837*4882a593Smuzhiyun };
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun static struct clk_branch cam_cc_csi3phytimer_clk = {
840*4882a593Smuzhiyun 	.halt_reg = 0x5088,
841*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
842*4882a593Smuzhiyun 	.clkr = {
843*4882a593Smuzhiyun 		.enable_reg = 0x5088,
844*4882a593Smuzhiyun 		.enable_mask = BIT(0),
845*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
846*4882a593Smuzhiyun 			.name = "cam_cc_csi3phytimer_clk",
847*4882a593Smuzhiyun 			.parent_names = (const char *[]){
848*4882a593Smuzhiyun 				"cam_cc_csi3phytimer_clk_src",
849*4882a593Smuzhiyun 			},
850*4882a593Smuzhiyun 			.num_parents = 1,
851*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
852*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
853*4882a593Smuzhiyun 		},
854*4882a593Smuzhiyun 	},
855*4882a593Smuzhiyun };
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun static struct clk_branch cam_cc_csiphy0_clk = {
858*4882a593Smuzhiyun 	.halt_reg = 0x5020,
859*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
860*4882a593Smuzhiyun 	.clkr = {
861*4882a593Smuzhiyun 		.enable_reg = 0x5020,
862*4882a593Smuzhiyun 		.enable_mask = BIT(0),
863*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
864*4882a593Smuzhiyun 			.name = "cam_cc_csiphy0_clk",
865*4882a593Smuzhiyun 			.parent_names = (const char *[]){
866*4882a593Smuzhiyun 				"cam_cc_cphy_rx_clk_src",
867*4882a593Smuzhiyun 			},
868*4882a593Smuzhiyun 			.num_parents = 1,
869*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
870*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
871*4882a593Smuzhiyun 		},
872*4882a593Smuzhiyun 	},
873*4882a593Smuzhiyun };
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun static struct clk_branch cam_cc_csiphy1_clk = {
876*4882a593Smuzhiyun 	.halt_reg = 0x5044,
877*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
878*4882a593Smuzhiyun 	.clkr = {
879*4882a593Smuzhiyun 		.enable_reg = 0x5044,
880*4882a593Smuzhiyun 		.enable_mask = BIT(0),
881*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
882*4882a593Smuzhiyun 			.name = "cam_cc_csiphy1_clk",
883*4882a593Smuzhiyun 			.parent_names = (const char *[]){
884*4882a593Smuzhiyun 				"cam_cc_cphy_rx_clk_src",
885*4882a593Smuzhiyun 			},
886*4882a593Smuzhiyun 			.num_parents = 1,
887*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
888*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
889*4882a593Smuzhiyun 		},
890*4882a593Smuzhiyun 	},
891*4882a593Smuzhiyun };
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun static struct clk_branch cam_cc_csiphy2_clk = {
894*4882a593Smuzhiyun 	.halt_reg = 0x5068,
895*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
896*4882a593Smuzhiyun 	.clkr = {
897*4882a593Smuzhiyun 		.enable_reg = 0x5068,
898*4882a593Smuzhiyun 		.enable_mask = BIT(0),
899*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
900*4882a593Smuzhiyun 			.name = "cam_cc_csiphy2_clk",
901*4882a593Smuzhiyun 			.parent_names = (const char *[]){
902*4882a593Smuzhiyun 				"cam_cc_cphy_rx_clk_src",
903*4882a593Smuzhiyun 			},
904*4882a593Smuzhiyun 			.num_parents = 1,
905*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
906*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
907*4882a593Smuzhiyun 		},
908*4882a593Smuzhiyun 	},
909*4882a593Smuzhiyun };
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun static struct clk_branch cam_cc_csiphy3_clk = {
912*4882a593Smuzhiyun 	.halt_reg = 0x508c,
913*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
914*4882a593Smuzhiyun 	.clkr = {
915*4882a593Smuzhiyun 		.enable_reg = 0x508c,
916*4882a593Smuzhiyun 		.enable_mask = BIT(0),
917*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
918*4882a593Smuzhiyun 			.name = "cam_cc_csiphy3_clk",
919*4882a593Smuzhiyun 			.parent_names = (const char *[]){
920*4882a593Smuzhiyun 				"cam_cc_cphy_rx_clk_src",
921*4882a593Smuzhiyun 			},
922*4882a593Smuzhiyun 			.num_parents = 1,
923*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
924*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
925*4882a593Smuzhiyun 		},
926*4882a593Smuzhiyun 	},
927*4882a593Smuzhiyun };
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun static struct clk_branch cam_cc_fd_core_clk = {
930*4882a593Smuzhiyun 	.halt_reg = 0xb0c8,
931*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
932*4882a593Smuzhiyun 	.clkr = {
933*4882a593Smuzhiyun 		.enable_reg = 0xb0c8,
934*4882a593Smuzhiyun 		.enable_mask = BIT(0),
935*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
936*4882a593Smuzhiyun 			.name = "cam_cc_fd_core_clk",
937*4882a593Smuzhiyun 			.parent_names = (const char *[]){
938*4882a593Smuzhiyun 				"cam_cc_fd_core_clk_src",
939*4882a593Smuzhiyun 			},
940*4882a593Smuzhiyun 			.num_parents = 1,
941*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
942*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
943*4882a593Smuzhiyun 		},
944*4882a593Smuzhiyun 	},
945*4882a593Smuzhiyun };
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun static struct clk_branch cam_cc_fd_core_uar_clk = {
948*4882a593Smuzhiyun 	.halt_reg = 0xb0d0,
949*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
950*4882a593Smuzhiyun 	.clkr = {
951*4882a593Smuzhiyun 		.enable_reg = 0xb0d0,
952*4882a593Smuzhiyun 		.enable_mask = BIT(0),
953*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
954*4882a593Smuzhiyun 			.name = "cam_cc_fd_core_uar_clk",
955*4882a593Smuzhiyun 			.parent_names = (const char *[]){
956*4882a593Smuzhiyun 				"cam_cc_fd_core_clk_src",
957*4882a593Smuzhiyun 			},
958*4882a593Smuzhiyun 			.num_parents = 1,
959*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
960*4882a593Smuzhiyun 		},
961*4882a593Smuzhiyun 	},
962*4882a593Smuzhiyun };
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun static struct clk_branch cam_cc_icp_apb_clk = {
965*4882a593Smuzhiyun 	.halt_reg = 0xb084,
966*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
967*4882a593Smuzhiyun 	.clkr = {
968*4882a593Smuzhiyun 		.enable_reg = 0xb084,
969*4882a593Smuzhiyun 		.enable_mask = BIT(0),
970*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
971*4882a593Smuzhiyun 			.name = "cam_cc_icp_apb_clk",
972*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
973*4882a593Smuzhiyun 		},
974*4882a593Smuzhiyun 	},
975*4882a593Smuzhiyun };
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun static struct clk_branch cam_cc_icp_atb_clk = {
978*4882a593Smuzhiyun 	.halt_reg = 0xb078,
979*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
980*4882a593Smuzhiyun 	.clkr = {
981*4882a593Smuzhiyun 		.enable_reg = 0xb078,
982*4882a593Smuzhiyun 		.enable_mask = BIT(0),
983*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
984*4882a593Smuzhiyun 			.name = "cam_cc_icp_atb_clk",
985*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
986*4882a593Smuzhiyun 		},
987*4882a593Smuzhiyun 	},
988*4882a593Smuzhiyun };
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun static struct clk_branch cam_cc_icp_clk = {
991*4882a593Smuzhiyun 	.halt_reg = 0xb0a0,
992*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
993*4882a593Smuzhiyun 	.clkr = {
994*4882a593Smuzhiyun 		.enable_reg = 0xb0a0,
995*4882a593Smuzhiyun 		.enable_mask = BIT(0),
996*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
997*4882a593Smuzhiyun 			.name = "cam_cc_icp_clk",
998*4882a593Smuzhiyun 			.parent_names = (const char *[]){
999*4882a593Smuzhiyun 				"cam_cc_icp_clk_src",
1000*4882a593Smuzhiyun 			},
1001*4882a593Smuzhiyun 			.num_parents = 1,
1002*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1003*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1004*4882a593Smuzhiyun 		},
1005*4882a593Smuzhiyun 	},
1006*4882a593Smuzhiyun };
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun static struct clk_branch cam_cc_icp_cti_clk = {
1009*4882a593Smuzhiyun 	.halt_reg = 0xb07c,
1010*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1011*4882a593Smuzhiyun 	.clkr = {
1012*4882a593Smuzhiyun 		.enable_reg = 0xb07c,
1013*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1014*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1015*4882a593Smuzhiyun 			.name = "cam_cc_icp_cti_clk",
1016*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1017*4882a593Smuzhiyun 		},
1018*4882a593Smuzhiyun 	},
1019*4882a593Smuzhiyun };
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun static struct clk_branch cam_cc_icp_ts_clk = {
1022*4882a593Smuzhiyun 	.halt_reg = 0xb080,
1023*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1024*4882a593Smuzhiyun 	.clkr = {
1025*4882a593Smuzhiyun 		.enable_reg = 0xb080,
1026*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1027*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1028*4882a593Smuzhiyun 			.name = "cam_cc_icp_ts_clk",
1029*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1030*4882a593Smuzhiyun 		},
1031*4882a593Smuzhiyun 	},
1032*4882a593Smuzhiyun };
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun static struct clk_branch cam_cc_ife_0_axi_clk = {
1035*4882a593Smuzhiyun 	.halt_reg = 0x907c,
1036*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1037*4882a593Smuzhiyun 	.clkr = {
1038*4882a593Smuzhiyun 		.enable_reg = 0x907c,
1039*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1040*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1041*4882a593Smuzhiyun 			.name = "cam_cc_ife_0_axi_clk",
1042*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1043*4882a593Smuzhiyun 		},
1044*4882a593Smuzhiyun 	},
1045*4882a593Smuzhiyun };
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun static struct clk_branch cam_cc_ife_0_clk = {
1048*4882a593Smuzhiyun 	.halt_reg = 0x9024,
1049*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1050*4882a593Smuzhiyun 	.clkr = {
1051*4882a593Smuzhiyun 		.enable_reg = 0x9024,
1052*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1053*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1054*4882a593Smuzhiyun 			.name = "cam_cc_ife_0_clk",
1055*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1056*4882a593Smuzhiyun 				"cam_cc_ife_0_clk_src",
1057*4882a593Smuzhiyun 			},
1058*4882a593Smuzhiyun 			.num_parents = 1,
1059*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1060*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1061*4882a593Smuzhiyun 		},
1062*4882a593Smuzhiyun 	},
1063*4882a593Smuzhiyun };
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun static struct clk_branch cam_cc_ife_0_cphy_rx_clk = {
1066*4882a593Smuzhiyun 	.halt_reg = 0x9078,
1067*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1068*4882a593Smuzhiyun 	.clkr = {
1069*4882a593Smuzhiyun 		.enable_reg = 0x9078,
1070*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1071*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1072*4882a593Smuzhiyun 			.name = "cam_cc_ife_0_cphy_rx_clk",
1073*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1074*4882a593Smuzhiyun 				"cam_cc_cphy_rx_clk_src",
1075*4882a593Smuzhiyun 			},
1076*4882a593Smuzhiyun 			.num_parents = 1,
1077*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1078*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1079*4882a593Smuzhiyun 		},
1080*4882a593Smuzhiyun 	},
1081*4882a593Smuzhiyun };
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun static struct clk_branch cam_cc_ife_0_csid_clk = {
1084*4882a593Smuzhiyun 	.halt_reg = 0x9050,
1085*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1086*4882a593Smuzhiyun 	.clkr = {
1087*4882a593Smuzhiyun 		.enable_reg = 0x9050,
1088*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1089*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1090*4882a593Smuzhiyun 			.name = "cam_cc_ife_0_csid_clk",
1091*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1092*4882a593Smuzhiyun 				"cam_cc_ife_0_csid_clk_src",
1093*4882a593Smuzhiyun 			},
1094*4882a593Smuzhiyun 			.num_parents = 1,
1095*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1096*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1097*4882a593Smuzhiyun 		},
1098*4882a593Smuzhiyun 	},
1099*4882a593Smuzhiyun };
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun static struct clk_branch cam_cc_ife_0_dsp_clk = {
1102*4882a593Smuzhiyun 	.halt_reg = 0x9034,
1103*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1104*4882a593Smuzhiyun 	.clkr = {
1105*4882a593Smuzhiyun 		.enable_reg = 0x9034,
1106*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1107*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1108*4882a593Smuzhiyun 			.name = "cam_cc_ife_0_dsp_clk",
1109*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1110*4882a593Smuzhiyun 				"cam_cc_ife_0_clk_src",
1111*4882a593Smuzhiyun 			},
1112*4882a593Smuzhiyun 			.num_parents = 1,
1113*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1114*4882a593Smuzhiyun 		},
1115*4882a593Smuzhiyun 	},
1116*4882a593Smuzhiyun };
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun static struct clk_branch cam_cc_ife_1_axi_clk = {
1119*4882a593Smuzhiyun 	.halt_reg = 0xa054,
1120*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1121*4882a593Smuzhiyun 	.clkr = {
1122*4882a593Smuzhiyun 		.enable_reg = 0xa054,
1123*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1124*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1125*4882a593Smuzhiyun 			.name = "cam_cc_ife_1_axi_clk",
1126*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1127*4882a593Smuzhiyun 		},
1128*4882a593Smuzhiyun 	},
1129*4882a593Smuzhiyun };
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun static struct clk_branch cam_cc_ife_1_clk = {
1132*4882a593Smuzhiyun 	.halt_reg = 0xa024,
1133*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1134*4882a593Smuzhiyun 	.clkr = {
1135*4882a593Smuzhiyun 		.enable_reg = 0xa024,
1136*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1137*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1138*4882a593Smuzhiyun 			.name = "cam_cc_ife_1_clk",
1139*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1140*4882a593Smuzhiyun 				"cam_cc_ife_1_clk_src",
1141*4882a593Smuzhiyun 			},
1142*4882a593Smuzhiyun 			.num_parents = 1,
1143*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1144*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1145*4882a593Smuzhiyun 		},
1146*4882a593Smuzhiyun 	},
1147*4882a593Smuzhiyun };
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun static struct clk_branch cam_cc_ife_1_cphy_rx_clk = {
1150*4882a593Smuzhiyun 	.halt_reg = 0xa050,
1151*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1152*4882a593Smuzhiyun 	.clkr = {
1153*4882a593Smuzhiyun 		.enable_reg = 0xa050,
1154*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1155*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1156*4882a593Smuzhiyun 			.name = "cam_cc_ife_1_cphy_rx_clk",
1157*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1158*4882a593Smuzhiyun 				"cam_cc_cphy_rx_clk_src",
1159*4882a593Smuzhiyun 			},
1160*4882a593Smuzhiyun 			.num_parents = 1,
1161*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1162*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1163*4882a593Smuzhiyun 		},
1164*4882a593Smuzhiyun 	},
1165*4882a593Smuzhiyun };
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun static struct clk_branch cam_cc_ife_1_csid_clk = {
1168*4882a593Smuzhiyun 	.halt_reg = 0xa048,
1169*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1170*4882a593Smuzhiyun 	.clkr = {
1171*4882a593Smuzhiyun 		.enable_reg = 0xa048,
1172*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1173*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1174*4882a593Smuzhiyun 			.name = "cam_cc_ife_1_csid_clk",
1175*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1176*4882a593Smuzhiyun 				"cam_cc_ife_1_csid_clk_src",
1177*4882a593Smuzhiyun 			},
1178*4882a593Smuzhiyun 			.num_parents = 1,
1179*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1180*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1181*4882a593Smuzhiyun 		},
1182*4882a593Smuzhiyun 	},
1183*4882a593Smuzhiyun };
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun static struct clk_branch cam_cc_ife_1_dsp_clk = {
1186*4882a593Smuzhiyun 	.halt_reg = 0xa02c,
1187*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1188*4882a593Smuzhiyun 	.clkr = {
1189*4882a593Smuzhiyun 		.enable_reg = 0xa02c,
1190*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1191*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1192*4882a593Smuzhiyun 			.name = "cam_cc_ife_1_dsp_clk",
1193*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1194*4882a593Smuzhiyun 				"cam_cc_ife_1_clk_src",
1195*4882a593Smuzhiyun 			},
1196*4882a593Smuzhiyun 			.num_parents = 1,
1197*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1198*4882a593Smuzhiyun 		},
1199*4882a593Smuzhiyun 	},
1200*4882a593Smuzhiyun };
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun static struct clk_branch cam_cc_ife_lite_clk = {
1203*4882a593Smuzhiyun 	.halt_reg = 0xb01c,
1204*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1205*4882a593Smuzhiyun 	.clkr = {
1206*4882a593Smuzhiyun 		.enable_reg = 0xb01c,
1207*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1208*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1209*4882a593Smuzhiyun 			.name = "cam_cc_ife_lite_clk",
1210*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1211*4882a593Smuzhiyun 				"cam_cc_ife_lite_clk_src",
1212*4882a593Smuzhiyun 			},
1213*4882a593Smuzhiyun 			.num_parents = 1,
1214*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1215*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1216*4882a593Smuzhiyun 		},
1217*4882a593Smuzhiyun 	},
1218*4882a593Smuzhiyun };
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun static struct clk_branch cam_cc_ife_lite_cphy_rx_clk = {
1221*4882a593Smuzhiyun 	.halt_reg = 0xb044,
1222*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1223*4882a593Smuzhiyun 	.clkr = {
1224*4882a593Smuzhiyun 		.enable_reg = 0xb044,
1225*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1226*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1227*4882a593Smuzhiyun 			.name = "cam_cc_ife_lite_cphy_rx_clk",
1228*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1229*4882a593Smuzhiyun 				"cam_cc_cphy_rx_clk_src",
1230*4882a593Smuzhiyun 			},
1231*4882a593Smuzhiyun 			.num_parents = 1,
1232*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1233*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1234*4882a593Smuzhiyun 		},
1235*4882a593Smuzhiyun 	},
1236*4882a593Smuzhiyun };
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun static struct clk_branch cam_cc_ife_lite_csid_clk = {
1239*4882a593Smuzhiyun 	.halt_reg = 0xb03c,
1240*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1241*4882a593Smuzhiyun 	.clkr = {
1242*4882a593Smuzhiyun 		.enable_reg = 0xb03c,
1243*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1244*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1245*4882a593Smuzhiyun 			.name = "cam_cc_ife_lite_csid_clk",
1246*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1247*4882a593Smuzhiyun 				"cam_cc_ife_lite_csid_clk_src",
1248*4882a593Smuzhiyun 			},
1249*4882a593Smuzhiyun 			.num_parents = 1,
1250*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1251*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1252*4882a593Smuzhiyun 		},
1253*4882a593Smuzhiyun 	},
1254*4882a593Smuzhiyun };
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun static struct clk_branch cam_cc_ipe_0_ahb_clk = {
1257*4882a593Smuzhiyun 	.halt_reg = 0x703c,
1258*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1259*4882a593Smuzhiyun 	.clkr = {
1260*4882a593Smuzhiyun 		.enable_reg = 0x703c,
1261*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1262*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1263*4882a593Smuzhiyun 			.name = "cam_cc_ipe_0_ahb_clk",
1264*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1265*4882a593Smuzhiyun 				"cam_cc_slow_ahb_clk_src",
1266*4882a593Smuzhiyun 			},
1267*4882a593Smuzhiyun 			.num_parents = 1,
1268*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1269*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1270*4882a593Smuzhiyun 		},
1271*4882a593Smuzhiyun 	},
1272*4882a593Smuzhiyun };
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun static struct clk_branch cam_cc_ipe_0_areg_clk = {
1275*4882a593Smuzhiyun 	.halt_reg = 0x7038,
1276*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1277*4882a593Smuzhiyun 	.clkr = {
1278*4882a593Smuzhiyun 		.enable_reg = 0x7038,
1279*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1280*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1281*4882a593Smuzhiyun 			.name = "cam_cc_ipe_0_areg_clk",
1282*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1283*4882a593Smuzhiyun 				"cam_cc_fast_ahb_clk_src",
1284*4882a593Smuzhiyun 			},
1285*4882a593Smuzhiyun 			.num_parents = 1,
1286*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1287*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1288*4882a593Smuzhiyun 		},
1289*4882a593Smuzhiyun 	},
1290*4882a593Smuzhiyun };
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun static struct clk_branch cam_cc_ipe_0_axi_clk = {
1293*4882a593Smuzhiyun 	.halt_reg = 0x7034,
1294*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1295*4882a593Smuzhiyun 	.clkr = {
1296*4882a593Smuzhiyun 		.enable_reg = 0x7034,
1297*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1298*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1299*4882a593Smuzhiyun 			.name = "cam_cc_ipe_0_axi_clk",
1300*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1301*4882a593Smuzhiyun 		},
1302*4882a593Smuzhiyun 	},
1303*4882a593Smuzhiyun };
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun static struct clk_branch cam_cc_ipe_0_clk = {
1306*4882a593Smuzhiyun 	.halt_reg = 0x7024,
1307*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1308*4882a593Smuzhiyun 	.clkr = {
1309*4882a593Smuzhiyun 		.enable_reg = 0x7024,
1310*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1311*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1312*4882a593Smuzhiyun 			.name = "cam_cc_ipe_0_clk",
1313*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1314*4882a593Smuzhiyun 				"cam_cc_ipe_0_clk_src",
1315*4882a593Smuzhiyun 			},
1316*4882a593Smuzhiyun 			.num_parents = 1,
1317*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1318*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1319*4882a593Smuzhiyun 		},
1320*4882a593Smuzhiyun 	},
1321*4882a593Smuzhiyun };
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun static struct clk_branch cam_cc_ipe_1_ahb_clk = {
1324*4882a593Smuzhiyun 	.halt_reg = 0x803c,
1325*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1326*4882a593Smuzhiyun 	.clkr = {
1327*4882a593Smuzhiyun 		.enable_reg = 0x803c,
1328*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1329*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1330*4882a593Smuzhiyun 			.name = "cam_cc_ipe_1_ahb_clk",
1331*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1332*4882a593Smuzhiyun 				"cam_cc_slow_ahb_clk_src",
1333*4882a593Smuzhiyun 			},
1334*4882a593Smuzhiyun 			.num_parents = 1,
1335*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1336*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1337*4882a593Smuzhiyun 		},
1338*4882a593Smuzhiyun 	},
1339*4882a593Smuzhiyun };
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun static struct clk_branch cam_cc_ipe_1_areg_clk = {
1342*4882a593Smuzhiyun 	.halt_reg = 0x8038,
1343*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1344*4882a593Smuzhiyun 	.clkr = {
1345*4882a593Smuzhiyun 		.enable_reg = 0x8038,
1346*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1347*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1348*4882a593Smuzhiyun 			.name = "cam_cc_ipe_1_areg_clk",
1349*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1350*4882a593Smuzhiyun 				"cam_cc_fast_ahb_clk_src",
1351*4882a593Smuzhiyun 			},
1352*4882a593Smuzhiyun 			.num_parents = 1,
1353*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1354*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1355*4882a593Smuzhiyun 		},
1356*4882a593Smuzhiyun 	},
1357*4882a593Smuzhiyun };
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun static struct clk_branch cam_cc_ipe_1_axi_clk = {
1360*4882a593Smuzhiyun 	.halt_reg = 0x8034,
1361*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1362*4882a593Smuzhiyun 	.clkr = {
1363*4882a593Smuzhiyun 		.enable_reg = 0x8034,
1364*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1365*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1366*4882a593Smuzhiyun 			.name = "cam_cc_ipe_1_axi_clk",
1367*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1368*4882a593Smuzhiyun 		},
1369*4882a593Smuzhiyun 	},
1370*4882a593Smuzhiyun };
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun static struct clk_branch cam_cc_ipe_1_clk = {
1373*4882a593Smuzhiyun 	.halt_reg = 0x8024,
1374*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1375*4882a593Smuzhiyun 	.clkr = {
1376*4882a593Smuzhiyun 		.enable_reg = 0x8024,
1377*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1378*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1379*4882a593Smuzhiyun 			.name = "cam_cc_ipe_1_clk",
1380*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1381*4882a593Smuzhiyun 				"cam_cc_ipe_1_clk_src",
1382*4882a593Smuzhiyun 			},
1383*4882a593Smuzhiyun 			.num_parents = 1,
1384*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1385*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1386*4882a593Smuzhiyun 		},
1387*4882a593Smuzhiyun 	},
1388*4882a593Smuzhiyun };
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun static struct clk_branch cam_cc_jpeg_clk = {
1391*4882a593Smuzhiyun 	.halt_reg = 0xb064,
1392*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1393*4882a593Smuzhiyun 	.clkr = {
1394*4882a593Smuzhiyun 		.enable_reg = 0xb064,
1395*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1396*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1397*4882a593Smuzhiyun 			.name = "cam_cc_jpeg_clk",
1398*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1399*4882a593Smuzhiyun 				"cam_cc_jpeg_clk_src",
1400*4882a593Smuzhiyun 			},
1401*4882a593Smuzhiyun 			.num_parents = 1,
1402*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1403*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1404*4882a593Smuzhiyun 		},
1405*4882a593Smuzhiyun 	},
1406*4882a593Smuzhiyun };
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun static struct clk_branch cam_cc_lrme_clk = {
1409*4882a593Smuzhiyun 	.halt_reg = 0xb110,
1410*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1411*4882a593Smuzhiyun 	.clkr = {
1412*4882a593Smuzhiyun 		.enable_reg = 0xb110,
1413*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1414*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1415*4882a593Smuzhiyun 			.name = "cam_cc_lrme_clk",
1416*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1417*4882a593Smuzhiyun 				"cam_cc_lrme_clk_src",
1418*4882a593Smuzhiyun 			},
1419*4882a593Smuzhiyun 			.num_parents = 1,
1420*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1421*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1422*4882a593Smuzhiyun 		},
1423*4882a593Smuzhiyun 	},
1424*4882a593Smuzhiyun };
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun static struct clk_branch cam_cc_mclk0_clk = {
1427*4882a593Smuzhiyun 	.halt_reg = 0x401c,
1428*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1429*4882a593Smuzhiyun 	.clkr = {
1430*4882a593Smuzhiyun 		.enable_reg = 0x401c,
1431*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1432*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1433*4882a593Smuzhiyun 			.name = "cam_cc_mclk0_clk",
1434*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1435*4882a593Smuzhiyun 				"cam_cc_mclk0_clk_src",
1436*4882a593Smuzhiyun 			},
1437*4882a593Smuzhiyun 			.num_parents = 1,
1438*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1439*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1440*4882a593Smuzhiyun 		},
1441*4882a593Smuzhiyun 	},
1442*4882a593Smuzhiyun };
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun static struct clk_branch cam_cc_mclk1_clk = {
1445*4882a593Smuzhiyun 	.halt_reg = 0x403c,
1446*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1447*4882a593Smuzhiyun 	.clkr = {
1448*4882a593Smuzhiyun 		.enable_reg = 0x403c,
1449*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1450*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1451*4882a593Smuzhiyun 			.name = "cam_cc_mclk1_clk",
1452*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1453*4882a593Smuzhiyun 				"cam_cc_mclk1_clk_src",
1454*4882a593Smuzhiyun 			},
1455*4882a593Smuzhiyun 			.num_parents = 1,
1456*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1457*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1458*4882a593Smuzhiyun 		},
1459*4882a593Smuzhiyun 	},
1460*4882a593Smuzhiyun };
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun static struct clk_branch cam_cc_mclk2_clk = {
1463*4882a593Smuzhiyun 	.halt_reg = 0x405c,
1464*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1465*4882a593Smuzhiyun 	.clkr = {
1466*4882a593Smuzhiyun 		.enable_reg = 0x405c,
1467*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1468*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1469*4882a593Smuzhiyun 			.name = "cam_cc_mclk2_clk",
1470*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1471*4882a593Smuzhiyun 				"cam_cc_mclk2_clk_src",
1472*4882a593Smuzhiyun 			},
1473*4882a593Smuzhiyun 			.num_parents = 1,
1474*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1475*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1476*4882a593Smuzhiyun 		},
1477*4882a593Smuzhiyun 	},
1478*4882a593Smuzhiyun };
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun static struct clk_branch cam_cc_mclk3_clk = {
1481*4882a593Smuzhiyun 	.halt_reg = 0x407c,
1482*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1483*4882a593Smuzhiyun 	.clkr = {
1484*4882a593Smuzhiyun 		.enable_reg = 0x407c,
1485*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1486*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1487*4882a593Smuzhiyun 			.name = "cam_cc_mclk3_clk",
1488*4882a593Smuzhiyun 			.parent_names = (const char *[]){
1489*4882a593Smuzhiyun 				"cam_cc_mclk3_clk_src",
1490*4882a593Smuzhiyun 			},
1491*4882a593Smuzhiyun 			.num_parents = 1,
1492*4882a593Smuzhiyun 			.flags = CLK_SET_RATE_PARENT,
1493*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1494*4882a593Smuzhiyun 		},
1495*4882a593Smuzhiyun 	},
1496*4882a593Smuzhiyun };
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun static struct clk_branch cam_cc_soc_ahb_clk = {
1499*4882a593Smuzhiyun 	.halt_reg = 0xb13c,
1500*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1501*4882a593Smuzhiyun 	.clkr = {
1502*4882a593Smuzhiyun 		.enable_reg = 0xb13c,
1503*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1504*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1505*4882a593Smuzhiyun 			.name = "cam_cc_soc_ahb_clk",
1506*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1507*4882a593Smuzhiyun 		},
1508*4882a593Smuzhiyun 	},
1509*4882a593Smuzhiyun };
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun static struct clk_branch cam_cc_sys_tmr_clk = {
1512*4882a593Smuzhiyun 	.halt_reg = 0xb0a8,
1513*4882a593Smuzhiyun 	.halt_check = BRANCH_HALT,
1514*4882a593Smuzhiyun 	.clkr = {
1515*4882a593Smuzhiyun 		.enable_reg = 0xb0a8,
1516*4882a593Smuzhiyun 		.enable_mask = BIT(0),
1517*4882a593Smuzhiyun 		.hw.init = &(struct clk_init_data){
1518*4882a593Smuzhiyun 			.name = "cam_cc_sys_tmr_clk",
1519*4882a593Smuzhiyun 			.ops = &clk_branch2_ops,
1520*4882a593Smuzhiyun 		},
1521*4882a593Smuzhiyun 	},
1522*4882a593Smuzhiyun };
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun static struct gdsc titan_top_gdsc;
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun static struct gdsc bps_gdsc = {
1527*4882a593Smuzhiyun 	.gdscr = 0x6004,
1528*4882a593Smuzhiyun 	.pd = {
1529*4882a593Smuzhiyun 		.name = "bps_gdsc",
1530*4882a593Smuzhiyun 	},
1531*4882a593Smuzhiyun 	.flags = HW_CTRL | POLL_CFG_GDSCR,
1532*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
1533*4882a593Smuzhiyun };
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun static struct gdsc ipe_0_gdsc = {
1536*4882a593Smuzhiyun 	.gdscr = 0x7004,
1537*4882a593Smuzhiyun 	.pd = {
1538*4882a593Smuzhiyun 		.name = "ipe_0_gdsc",
1539*4882a593Smuzhiyun 	},
1540*4882a593Smuzhiyun 	.flags = HW_CTRL | POLL_CFG_GDSCR,
1541*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
1542*4882a593Smuzhiyun };
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun static struct gdsc ipe_1_gdsc = {
1545*4882a593Smuzhiyun 	.gdscr = 0x8004,
1546*4882a593Smuzhiyun 	.pd = {
1547*4882a593Smuzhiyun 		.name = "ipe_1_gdsc",
1548*4882a593Smuzhiyun 	},
1549*4882a593Smuzhiyun 	.flags = HW_CTRL | POLL_CFG_GDSCR,
1550*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
1551*4882a593Smuzhiyun };
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun static struct gdsc ife_0_gdsc = {
1554*4882a593Smuzhiyun 	.gdscr = 0x9004,
1555*4882a593Smuzhiyun 	.pd = {
1556*4882a593Smuzhiyun 		.name = "ife_0_gdsc",
1557*4882a593Smuzhiyun 	},
1558*4882a593Smuzhiyun 	.flags = POLL_CFG_GDSCR,
1559*4882a593Smuzhiyun 	.parent = &titan_top_gdsc.pd,
1560*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
1561*4882a593Smuzhiyun };
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun static struct gdsc ife_1_gdsc = {
1564*4882a593Smuzhiyun 	.gdscr = 0xa004,
1565*4882a593Smuzhiyun 	.pd = {
1566*4882a593Smuzhiyun 		.name = "ife_1_gdsc",
1567*4882a593Smuzhiyun 	},
1568*4882a593Smuzhiyun 	.flags = POLL_CFG_GDSCR,
1569*4882a593Smuzhiyun 	.parent = &titan_top_gdsc.pd,
1570*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
1571*4882a593Smuzhiyun };
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun static struct gdsc titan_top_gdsc = {
1574*4882a593Smuzhiyun 	.gdscr = 0xb134,
1575*4882a593Smuzhiyun 	.pd = {
1576*4882a593Smuzhiyun 		.name = "titan_top_gdsc",
1577*4882a593Smuzhiyun 	},
1578*4882a593Smuzhiyun 	.flags = POLL_CFG_GDSCR,
1579*4882a593Smuzhiyun 	.pwrsts = PWRSTS_OFF_ON,
1580*4882a593Smuzhiyun };
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun static struct clk_regmap *cam_cc_sdm845_clocks[] = {
1583*4882a593Smuzhiyun 	[CAM_CC_BPS_AHB_CLK] = &cam_cc_bps_ahb_clk.clkr,
1584*4882a593Smuzhiyun 	[CAM_CC_BPS_AREG_CLK] = &cam_cc_bps_areg_clk.clkr,
1585*4882a593Smuzhiyun 	[CAM_CC_BPS_AXI_CLK] = &cam_cc_bps_axi_clk.clkr,
1586*4882a593Smuzhiyun 	[CAM_CC_BPS_CLK] = &cam_cc_bps_clk.clkr,
1587*4882a593Smuzhiyun 	[CAM_CC_BPS_CLK_SRC] = &cam_cc_bps_clk_src.clkr,
1588*4882a593Smuzhiyun 	[CAM_CC_CAMNOC_ATB_CLK] = &cam_cc_camnoc_atb_clk.clkr,
1589*4882a593Smuzhiyun 	[CAM_CC_CAMNOC_AXI_CLK] = &cam_cc_camnoc_axi_clk.clkr,
1590*4882a593Smuzhiyun 	[CAM_CC_CCI_CLK] = &cam_cc_cci_clk.clkr,
1591*4882a593Smuzhiyun 	[CAM_CC_CCI_CLK_SRC] = &cam_cc_cci_clk_src.clkr,
1592*4882a593Smuzhiyun 	[CAM_CC_CPAS_AHB_CLK] = &cam_cc_cpas_ahb_clk.clkr,
1593*4882a593Smuzhiyun 	[CAM_CC_CPHY_RX_CLK_SRC] = &cam_cc_cphy_rx_clk_src.clkr,
1594*4882a593Smuzhiyun 	[CAM_CC_CSI0PHYTIMER_CLK] = &cam_cc_csi0phytimer_clk.clkr,
1595*4882a593Smuzhiyun 	[CAM_CC_CSI0PHYTIMER_CLK_SRC] = &cam_cc_csi0phytimer_clk_src.clkr,
1596*4882a593Smuzhiyun 	[CAM_CC_CSI1PHYTIMER_CLK] = &cam_cc_csi1phytimer_clk.clkr,
1597*4882a593Smuzhiyun 	[CAM_CC_CSI1PHYTIMER_CLK_SRC] = &cam_cc_csi1phytimer_clk_src.clkr,
1598*4882a593Smuzhiyun 	[CAM_CC_CSI2PHYTIMER_CLK] = &cam_cc_csi2phytimer_clk.clkr,
1599*4882a593Smuzhiyun 	[CAM_CC_CSI2PHYTIMER_CLK_SRC] = &cam_cc_csi2phytimer_clk_src.clkr,
1600*4882a593Smuzhiyun 	[CAM_CC_CSI3PHYTIMER_CLK] = &cam_cc_csi3phytimer_clk.clkr,
1601*4882a593Smuzhiyun 	[CAM_CC_CSI3PHYTIMER_CLK_SRC] = &cam_cc_csi3phytimer_clk_src.clkr,
1602*4882a593Smuzhiyun 	[CAM_CC_CSIPHY0_CLK] = &cam_cc_csiphy0_clk.clkr,
1603*4882a593Smuzhiyun 	[CAM_CC_CSIPHY1_CLK] = &cam_cc_csiphy1_clk.clkr,
1604*4882a593Smuzhiyun 	[CAM_CC_CSIPHY2_CLK] = &cam_cc_csiphy2_clk.clkr,
1605*4882a593Smuzhiyun 	[CAM_CC_CSIPHY3_CLK] = &cam_cc_csiphy3_clk.clkr,
1606*4882a593Smuzhiyun 	[CAM_CC_FAST_AHB_CLK_SRC] = &cam_cc_fast_ahb_clk_src.clkr,
1607*4882a593Smuzhiyun 	[CAM_CC_FD_CORE_CLK] = &cam_cc_fd_core_clk.clkr,
1608*4882a593Smuzhiyun 	[CAM_CC_FD_CORE_CLK_SRC] = &cam_cc_fd_core_clk_src.clkr,
1609*4882a593Smuzhiyun 	[CAM_CC_FD_CORE_UAR_CLK] = &cam_cc_fd_core_uar_clk.clkr,
1610*4882a593Smuzhiyun 	[CAM_CC_ICP_APB_CLK] = &cam_cc_icp_apb_clk.clkr,
1611*4882a593Smuzhiyun 	[CAM_CC_ICP_ATB_CLK] = &cam_cc_icp_atb_clk.clkr,
1612*4882a593Smuzhiyun 	[CAM_CC_ICP_CLK] = &cam_cc_icp_clk.clkr,
1613*4882a593Smuzhiyun 	[CAM_CC_ICP_CLK_SRC] = &cam_cc_icp_clk_src.clkr,
1614*4882a593Smuzhiyun 	[CAM_CC_ICP_CTI_CLK] = &cam_cc_icp_cti_clk.clkr,
1615*4882a593Smuzhiyun 	[CAM_CC_ICP_TS_CLK] = &cam_cc_icp_ts_clk.clkr,
1616*4882a593Smuzhiyun 	[CAM_CC_IFE_0_AXI_CLK] = &cam_cc_ife_0_axi_clk.clkr,
1617*4882a593Smuzhiyun 	[CAM_CC_IFE_0_CLK] = &cam_cc_ife_0_clk.clkr,
1618*4882a593Smuzhiyun 	[CAM_CC_IFE_0_CLK_SRC] = &cam_cc_ife_0_clk_src.clkr,
1619*4882a593Smuzhiyun 	[CAM_CC_IFE_0_CPHY_RX_CLK] = &cam_cc_ife_0_cphy_rx_clk.clkr,
1620*4882a593Smuzhiyun 	[CAM_CC_IFE_0_CSID_CLK] = &cam_cc_ife_0_csid_clk.clkr,
1621*4882a593Smuzhiyun 	[CAM_CC_IFE_0_CSID_CLK_SRC] = &cam_cc_ife_0_csid_clk_src.clkr,
1622*4882a593Smuzhiyun 	[CAM_CC_IFE_0_DSP_CLK] = &cam_cc_ife_0_dsp_clk.clkr,
1623*4882a593Smuzhiyun 	[CAM_CC_IFE_1_AXI_CLK] = &cam_cc_ife_1_axi_clk.clkr,
1624*4882a593Smuzhiyun 	[CAM_CC_IFE_1_CLK] = &cam_cc_ife_1_clk.clkr,
1625*4882a593Smuzhiyun 	[CAM_CC_IFE_1_CLK_SRC] = &cam_cc_ife_1_clk_src.clkr,
1626*4882a593Smuzhiyun 	[CAM_CC_IFE_1_CPHY_RX_CLK] = &cam_cc_ife_1_cphy_rx_clk.clkr,
1627*4882a593Smuzhiyun 	[CAM_CC_IFE_1_CSID_CLK] = &cam_cc_ife_1_csid_clk.clkr,
1628*4882a593Smuzhiyun 	[CAM_CC_IFE_1_CSID_CLK_SRC] = &cam_cc_ife_1_csid_clk_src.clkr,
1629*4882a593Smuzhiyun 	[CAM_CC_IFE_1_DSP_CLK] = &cam_cc_ife_1_dsp_clk.clkr,
1630*4882a593Smuzhiyun 	[CAM_CC_IFE_LITE_CLK] = &cam_cc_ife_lite_clk.clkr,
1631*4882a593Smuzhiyun 	[CAM_CC_IFE_LITE_CLK_SRC] = &cam_cc_ife_lite_clk_src.clkr,
1632*4882a593Smuzhiyun 	[CAM_CC_IFE_LITE_CPHY_RX_CLK] = &cam_cc_ife_lite_cphy_rx_clk.clkr,
1633*4882a593Smuzhiyun 	[CAM_CC_IFE_LITE_CSID_CLK] = &cam_cc_ife_lite_csid_clk.clkr,
1634*4882a593Smuzhiyun 	[CAM_CC_IFE_LITE_CSID_CLK_SRC] = &cam_cc_ife_lite_csid_clk_src.clkr,
1635*4882a593Smuzhiyun 	[CAM_CC_IPE_0_AHB_CLK] = &cam_cc_ipe_0_ahb_clk.clkr,
1636*4882a593Smuzhiyun 	[CAM_CC_IPE_0_AREG_CLK] = &cam_cc_ipe_0_areg_clk.clkr,
1637*4882a593Smuzhiyun 	[CAM_CC_IPE_0_AXI_CLK] = &cam_cc_ipe_0_axi_clk.clkr,
1638*4882a593Smuzhiyun 	[CAM_CC_IPE_0_CLK] = &cam_cc_ipe_0_clk.clkr,
1639*4882a593Smuzhiyun 	[CAM_CC_IPE_0_CLK_SRC] = &cam_cc_ipe_0_clk_src.clkr,
1640*4882a593Smuzhiyun 	[CAM_CC_IPE_1_AHB_CLK] = &cam_cc_ipe_1_ahb_clk.clkr,
1641*4882a593Smuzhiyun 	[CAM_CC_IPE_1_AREG_CLK] = &cam_cc_ipe_1_areg_clk.clkr,
1642*4882a593Smuzhiyun 	[CAM_CC_IPE_1_AXI_CLK] = &cam_cc_ipe_1_axi_clk.clkr,
1643*4882a593Smuzhiyun 	[CAM_CC_IPE_1_CLK] = &cam_cc_ipe_1_clk.clkr,
1644*4882a593Smuzhiyun 	[CAM_CC_IPE_1_CLK_SRC] = &cam_cc_ipe_1_clk_src.clkr,
1645*4882a593Smuzhiyun 	[CAM_CC_JPEG_CLK] = &cam_cc_jpeg_clk.clkr,
1646*4882a593Smuzhiyun 	[CAM_CC_JPEG_CLK_SRC] = &cam_cc_jpeg_clk_src.clkr,
1647*4882a593Smuzhiyun 	[CAM_CC_LRME_CLK] = &cam_cc_lrme_clk.clkr,
1648*4882a593Smuzhiyun 	[CAM_CC_LRME_CLK_SRC] = &cam_cc_lrme_clk_src.clkr,
1649*4882a593Smuzhiyun 	[CAM_CC_MCLK0_CLK] = &cam_cc_mclk0_clk.clkr,
1650*4882a593Smuzhiyun 	[CAM_CC_MCLK0_CLK_SRC] = &cam_cc_mclk0_clk_src.clkr,
1651*4882a593Smuzhiyun 	[CAM_CC_MCLK1_CLK] = &cam_cc_mclk1_clk.clkr,
1652*4882a593Smuzhiyun 	[CAM_CC_MCLK1_CLK_SRC] = &cam_cc_mclk1_clk_src.clkr,
1653*4882a593Smuzhiyun 	[CAM_CC_MCLK2_CLK] = &cam_cc_mclk2_clk.clkr,
1654*4882a593Smuzhiyun 	[CAM_CC_MCLK2_CLK_SRC] = &cam_cc_mclk2_clk_src.clkr,
1655*4882a593Smuzhiyun 	[CAM_CC_MCLK3_CLK] = &cam_cc_mclk3_clk.clkr,
1656*4882a593Smuzhiyun 	[CAM_CC_MCLK3_CLK_SRC] = &cam_cc_mclk3_clk_src.clkr,
1657*4882a593Smuzhiyun 	[CAM_CC_PLL0] = &cam_cc_pll0.clkr,
1658*4882a593Smuzhiyun 	[CAM_CC_PLL0_OUT_EVEN] = &cam_cc_pll0_out_even.clkr,
1659*4882a593Smuzhiyun 	[CAM_CC_PLL1] = &cam_cc_pll1.clkr,
1660*4882a593Smuzhiyun 	[CAM_CC_PLL1_OUT_EVEN] = &cam_cc_pll1_out_even.clkr,
1661*4882a593Smuzhiyun 	[CAM_CC_PLL2] = &cam_cc_pll2.clkr,
1662*4882a593Smuzhiyun 	[CAM_CC_PLL2_OUT_EVEN] = &cam_cc_pll2_out_even.clkr,
1663*4882a593Smuzhiyun 	[CAM_CC_PLL3] = &cam_cc_pll3.clkr,
1664*4882a593Smuzhiyun 	[CAM_CC_PLL3_OUT_EVEN] = &cam_cc_pll3_out_even.clkr,
1665*4882a593Smuzhiyun 	[CAM_CC_SLOW_AHB_CLK_SRC] = &cam_cc_slow_ahb_clk_src.clkr,
1666*4882a593Smuzhiyun 	[CAM_CC_SOC_AHB_CLK] = &cam_cc_soc_ahb_clk.clkr,
1667*4882a593Smuzhiyun 	[CAM_CC_SYS_TMR_CLK] = &cam_cc_sys_tmr_clk.clkr,
1668*4882a593Smuzhiyun };
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun static struct gdsc *cam_cc_sdm845_gdscs[] = {
1671*4882a593Smuzhiyun 	[BPS_GDSC] = &bps_gdsc,
1672*4882a593Smuzhiyun 	[IPE_0_GDSC] = &ipe_0_gdsc,
1673*4882a593Smuzhiyun 	[IPE_1_GDSC] = &ipe_1_gdsc,
1674*4882a593Smuzhiyun 	[IFE_0_GDSC] = &ife_0_gdsc,
1675*4882a593Smuzhiyun 	[IFE_1_GDSC] = &ife_1_gdsc,
1676*4882a593Smuzhiyun 	[TITAN_TOP_GDSC] = &titan_top_gdsc,
1677*4882a593Smuzhiyun };
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun static const struct regmap_config cam_cc_sdm845_regmap_config = {
1680*4882a593Smuzhiyun 	.reg_bits	= 32,
1681*4882a593Smuzhiyun 	.reg_stride	= 4,
1682*4882a593Smuzhiyun 	.val_bits	= 32,
1683*4882a593Smuzhiyun 	.max_register	= 0xd004,
1684*4882a593Smuzhiyun 	.fast_io	= true,
1685*4882a593Smuzhiyun };
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun static const struct qcom_cc_desc cam_cc_sdm845_desc = {
1688*4882a593Smuzhiyun 	.config = &cam_cc_sdm845_regmap_config,
1689*4882a593Smuzhiyun 	.clks = cam_cc_sdm845_clocks,
1690*4882a593Smuzhiyun 	.num_clks = ARRAY_SIZE(cam_cc_sdm845_clocks),
1691*4882a593Smuzhiyun 	.gdscs = cam_cc_sdm845_gdscs,
1692*4882a593Smuzhiyun 	.num_gdscs = ARRAY_SIZE(cam_cc_sdm845_gdscs),
1693*4882a593Smuzhiyun };
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun static const struct of_device_id cam_cc_sdm845_match_table[] = {
1696*4882a593Smuzhiyun 	{ .compatible = "qcom,sdm845-camcc" },
1697*4882a593Smuzhiyun 	{ }
1698*4882a593Smuzhiyun };
1699*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cam_cc_sdm845_match_table);
1700*4882a593Smuzhiyun 
cam_cc_sdm845_probe(struct platform_device * pdev)1701*4882a593Smuzhiyun static int cam_cc_sdm845_probe(struct platform_device *pdev)
1702*4882a593Smuzhiyun {
1703*4882a593Smuzhiyun 	struct regmap *regmap;
1704*4882a593Smuzhiyun 	struct alpha_pll_config cam_cc_pll_config = { };
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun 	regmap = qcom_cc_map(pdev, &cam_cc_sdm845_desc);
1707*4882a593Smuzhiyun 	if (IS_ERR(regmap))
1708*4882a593Smuzhiyun 		return PTR_ERR(regmap);
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 	cam_cc_pll_config.l = 0x1f;
1711*4882a593Smuzhiyun 	cam_cc_pll_config.alpha = 0x4000;
1712*4882a593Smuzhiyun 	clk_fabia_pll_configure(&cam_cc_pll0, regmap, &cam_cc_pll_config);
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun 	cam_cc_pll_config.l = 0x2a;
1715*4882a593Smuzhiyun 	cam_cc_pll_config.alpha = 0x1556;
1716*4882a593Smuzhiyun 	clk_fabia_pll_configure(&cam_cc_pll1, regmap, &cam_cc_pll_config);
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 	cam_cc_pll_config.l = 0x32;
1719*4882a593Smuzhiyun 	cam_cc_pll_config.alpha = 0x0;
1720*4882a593Smuzhiyun 	clk_fabia_pll_configure(&cam_cc_pll2, regmap, &cam_cc_pll_config);
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	cam_cc_pll_config.l = 0x14;
1723*4882a593Smuzhiyun 	clk_fabia_pll_configure(&cam_cc_pll3, regmap, &cam_cc_pll_config);
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun 	return qcom_cc_really_probe(pdev, &cam_cc_sdm845_desc, regmap);
1726*4882a593Smuzhiyun }
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun static struct platform_driver cam_cc_sdm845_driver = {
1729*4882a593Smuzhiyun 	.probe	= cam_cc_sdm845_probe,
1730*4882a593Smuzhiyun 	.driver	= {
1731*4882a593Smuzhiyun 		.name = "sdm845-camcc",
1732*4882a593Smuzhiyun 		.of_match_table = cam_cc_sdm845_match_table,
1733*4882a593Smuzhiyun 	},
1734*4882a593Smuzhiyun };
1735*4882a593Smuzhiyun 
cam_cc_sdm845_init(void)1736*4882a593Smuzhiyun static int __init cam_cc_sdm845_init(void)
1737*4882a593Smuzhiyun {
1738*4882a593Smuzhiyun 	return platform_driver_register(&cam_cc_sdm845_driver);
1739*4882a593Smuzhiyun }
1740*4882a593Smuzhiyun subsys_initcall(cam_cc_sdm845_init);
1741*4882a593Smuzhiyun 
cam_cc_sdm845_exit(void)1742*4882a593Smuzhiyun static void __exit cam_cc_sdm845_exit(void)
1743*4882a593Smuzhiyun {
1744*4882a593Smuzhiyun 	platform_driver_unregister(&cam_cc_sdm845_driver);
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun module_exit(cam_cc_sdm845_exit);
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun MODULE_DESCRIPTION("QTI CAM_CC SDM845 Driver");
1749*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1750