1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Marvell PXA3xxx family clocks
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014 Robert Jarzmik
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Heavily inspired from former arch/arm/mach-pxa/pxa3xx.c
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * For non-devicetree platforms. Once pxa is fully converted to devicetree, this
10*4882a593Smuzhiyun * should go away.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/clk-provider.h>
15*4882a593Smuzhiyun #include <linux/clkdev.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <mach/smemc.h>
18*4882a593Smuzhiyun #include <mach/pxa3xx-regs.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <dt-bindings/clock/pxa-clock.h>
21*4882a593Smuzhiyun #include "clk-pxa.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define KHz 1000
24*4882a593Smuzhiyun #define MHz (1000 * 1000)
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun enum {
27*4882a593Smuzhiyun PXA_CORE_60Mhz = 0,
28*4882a593Smuzhiyun PXA_CORE_RUN,
29*4882a593Smuzhiyun PXA_CORE_TURBO,
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun enum {
33*4882a593Smuzhiyun PXA_BUS_60Mhz = 0,
34*4882a593Smuzhiyun PXA_BUS_HSS,
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* crystal frequency to HSIO bus frequency multiplier (HSS) */
38*4882a593Smuzhiyun static unsigned char hss_mult[4] = { 8, 12, 16, 24 };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* crystal frequency to static memory controller multiplier (SMCFS) */
41*4882a593Smuzhiyun static unsigned int smcfs_mult[8] = { 6, 0, 8, 0, 0, 16, };
42*4882a593Smuzhiyun static unsigned int df_clkdiv[4] = { 1, 2, 4, 1 };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static const char * const get_freq_khz[] = {
45*4882a593Smuzhiyun "core", "ring_osc_60mhz", "run", "cpll", "system_bus"
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun * Get the clock frequency as reflected by ACSR and the turbo flag.
50*4882a593Smuzhiyun * We assume these values have been applied via a fcs.
51*4882a593Smuzhiyun * If info is not 0 we also display the current settings.
52*4882a593Smuzhiyun */
pxa3xx_get_clk_frequency_khz(int info)53*4882a593Smuzhiyun unsigned int pxa3xx_get_clk_frequency_khz(int info)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun struct clk *clk;
56*4882a593Smuzhiyun unsigned long clks[5];
57*4882a593Smuzhiyun int i;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun for (i = 0; i < 5; i++) {
60*4882a593Smuzhiyun clk = clk_get(NULL, get_freq_khz[i]);
61*4882a593Smuzhiyun if (IS_ERR(clk)) {
62*4882a593Smuzhiyun clks[i] = 0;
63*4882a593Smuzhiyun } else {
64*4882a593Smuzhiyun clks[i] = clk_get_rate(clk);
65*4882a593Smuzhiyun clk_put(clk);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun if (info) {
69*4882a593Smuzhiyun pr_info("RO Mode clock: %ld.%02ldMHz\n",
70*4882a593Smuzhiyun clks[1] / 1000000, (clks[0] % 1000000) / 10000);
71*4882a593Smuzhiyun pr_info("Run Mode clock: %ld.%02ldMHz\n",
72*4882a593Smuzhiyun clks[2] / 1000000, (clks[1] % 1000000) / 10000);
73*4882a593Smuzhiyun pr_info("Turbo Mode clock: %ld.%02ldMHz\n",
74*4882a593Smuzhiyun clks[3] / 1000000, (clks[2] % 1000000) / 10000);
75*4882a593Smuzhiyun pr_info("System bus clock: %ld.%02ldMHz\n",
76*4882a593Smuzhiyun clks[4] / 1000000, (clks[4] % 1000000) / 10000);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun return (unsigned int)clks[0] / KHz;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
clk_pxa3xx_ac97_get_rate(struct clk_hw * hw,unsigned long parent_rate)81*4882a593Smuzhiyun static unsigned long clk_pxa3xx_ac97_get_rate(struct clk_hw *hw,
82*4882a593Smuzhiyun unsigned long parent_rate)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun unsigned long ac97_div, rate;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun ac97_div = AC97_DIV;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* This may loose precision for some rates but won't for the
89*4882a593Smuzhiyun * standard 24.576MHz.
90*4882a593Smuzhiyun */
91*4882a593Smuzhiyun rate = parent_rate / 2;
92*4882a593Smuzhiyun rate /= ((ac97_div >> 12) & 0x7fff);
93*4882a593Smuzhiyun rate *= (ac97_div & 0xfff);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun return rate;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun PARENTS(clk_pxa3xx_ac97) = { "spll_624mhz" };
98*4882a593Smuzhiyun RATE_RO_OPS(clk_pxa3xx_ac97, "ac97");
99*4882a593Smuzhiyun
clk_pxa3xx_smemc_get_rate(struct clk_hw * hw,unsigned long parent_rate)100*4882a593Smuzhiyun static unsigned long clk_pxa3xx_smemc_get_rate(struct clk_hw *hw,
101*4882a593Smuzhiyun unsigned long parent_rate)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun unsigned long acsr = ACSR;
104*4882a593Smuzhiyun unsigned long memclkcfg = __raw_readl(MEMCLKCFG);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun return (parent_rate / 48) * smcfs_mult[(acsr >> 23) & 0x7] /
107*4882a593Smuzhiyun df_clkdiv[(memclkcfg >> 16) & 0x3];
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun PARENTS(clk_pxa3xx_smemc) = { "spll_624mhz" };
110*4882a593Smuzhiyun RATE_RO_OPS(clk_pxa3xx_smemc, "smemc");
111*4882a593Smuzhiyun
pxa3xx_is_ring_osc_forced(void)112*4882a593Smuzhiyun static bool pxa3xx_is_ring_osc_forced(void)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun unsigned long acsr = ACSR;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun return acsr & ACCR_D0CS;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun PARENTS(pxa3xx_pbus) = { "ring_osc_60mhz", "spll_624mhz" };
120*4882a593Smuzhiyun PARENTS(pxa3xx_32Khz_bus) = { "osc_32_768khz", "osc_32_768khz" };
121*4882a593Smuzhiyun PARENTS(pxa3xx_13MHz_bus) = { "osc_13mhz", "osc_13mhz" };
122*4882a593Smuzhiyun PARENTS(pxa3xx_ac97_bus) = { "ring_osc_60mhz", "ac97" };
123*4882a593Smuzhiyun PARENTS(pxa3xx_sbus) = { "ring_osc_60mhz", "system_bus" };
124*4882a593Smuzhiyun PARENTS(pxa3xx_smemcbus) = { "ring_osc_60mhz", "smemc" };
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #define CKEN_AB(bit) ((CKEN_ ## bit > 31) ? &CKENB : &CKENA)
127*4882a593Smuzhiyun #define PXA3XX_CKEN(dev_id, con_id, parents, mult_lp, div_lp, mult_hp, \
128*4882a593Smuzhiyun div_hp, bit, is_lp, flags) \
129*4882a593Smuzhiyun PXA_CKEN(dev_id, con_id, bit, parents, mult_lp, div_lp, \
130*4882a593Smuzhiyun mult_hp, div_hp, is_lp, CKEN_AB(bit), \
131*4882a593Smuzhiyun (CKEN_ ## bit % 32), flags)
132*4882a593Smuzhiyun #define PXA3XX_PBUS_CKEN(dev_id, con_id, bit, mult_lp, div_lp, \
133*4882a593Smuzhiyun mult_hp, div_hp, delay) \
134*4882a593Smuzhiyun PXA3XX_CKEN(dev_id, con_id, pxa3xx_pbus_parents, mult_lp, \
135*4882a593Smuzhiyun div_lp, mult_hp, div_hp, bit, pxa3xx_is_ring_osc_forced, 0)
136*4882a593Smuzhiyun #define PXA3XX_CKEN_1RATE(dev_id, con_id, bit, parents) \
137*4882a593Smuzhiyun PXA_CKEN_1RATE(dev_id, con_id, bit, parents, \
138*4882a593Smuzhiyun CKEN_AB(bit), (CKEN_ ## bit % 32), 0)
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static struct desc_clk_cken pxa3xx_clocks[] __initdata = {
141*4882a593Smuzhiyun PXA3XX_PBUS_CKEN("pxa2xx-uart.0", NULL, FFUART, 1, 4, 1, 42, 1),
142*4882a593Smuzhiyun PXA3XX_PBUS_CKEN("pxa2xx-uart.1", NULL, BTUART, 1, 4, 1, 42, 1),
143*4882a593Smuzhiyun PXA3XX_PBUS_CKEN("pxa2xx-uart.2", NULL, STUART, 1, 4, 1, 42, 1),
144*4882a593Smuzhiyun PXA3XX_PBUS_CKEN("pxa2xx-i2c.0", NULL, I2C, 2, 5, 1, 19, 0),
145*4882a593Smuzhiyun PXA3XX_PBUS_CKEN("pxa27x-udc", NULL, UDC, 1, 4, 1, 13, 5),
146*4882a593Smuzhiyun PXA3XX_PBUS_CKEN("pxa27x-ohci", NULL, USBH, 1, 4, 1, 13, 0),
147*4882a593Smuzhiyun PXA3XX_PBUS_CKEN("pxa3xx-u2d", NULL, USB2, 1, 4, 1, 13, 0),
148*4882a593Smuzhiyun PXA3XX_PBUS_CKEN("pxa27x-pwm.0", NULL, PWM0, 1, 6, 1, 48, 0),
149*4882a593Smuzhiyun PXA3XX_PBUS_CKEN("pxa27x-pwm.1", NULL, PWM1, 1, 6, 1, 48, 0),
150*4882a593Smuzhiyun PXA3XX_PBUS_CKEN("pxa2xx-mci.0", NULL, MMC1, 1, 4, 1, 24, 0),
151*4882a593Smuzhiyun PXA3XX_PBUS_CKEN("pxa2xx-mci.1", NULL, MMC2, 1, 4, 1, 24, 0),
152*4882a593Smuzhiyun PXA3XX_PBUS_CKEN("pxa2xx-mci.2", NULL, MMC3, 1, 4, 1, 24, 0),
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun PXA3XX_CKEN_1RATE("pxa27x-keypad", NULL, KEYPAD,
155*4882a593Smuzhiyun pxa3xx_32Khz_bus_parents),
156*4882a593Smuzhiyun PXA3XX_CKEN_1RATE("pxa3xx-ssp.0", NULL, SSP1, pxa3xx_13MHz_bus_parents),
157*4882a593Smuzhiyun PXA3XX_CKEN_1RATE("pxa3xx-ssp.1", NULL, SSP2, pxa3xx_13MHz_bus_parents),
158*4882a593Smuzhiyun PXA3XX_CKEN_1RATE("pxa3xx-ssp.2", NULL, SSP3, pxa3xx_13MHz_bus_parents),
159*4882a593Smuzhiyun PXA3XX_CKEN_1RATE("pxa3xx-ssp.3", NULL, SSP4, pxa3xx_13MHz_bus_parents),
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun PXA3XX_CKEN(NULL, "AC97CLK", pxa3xx_ac97_bus_parents, 1, 4, 1, 1, AC97,
162*4882a593Smuzhiyun pxa3xx_is_ring_osc_forced, 0),
163*4882a593Smuzhiyun PXA3XX_CKEN(NULL, "CAMCLK", pxa3xx_sbus_parents, 1, 2, 1, 1, CAMERA,
164*4882a593Smuzhiyun pxa3xx_is_ring_osc_forced, 0),
165*4882a593Smuzhiyun PXA3XX_CKEN("pxa2xx-fb", NULL, pxa3xx_sbus_parents, 1, 1, 1, 1, LCD,
166*4882a593Smuzhiyun pxa3xx_is_ring_osc_forced, 0),
167*4882a593Smuzhiyun PXA3XX_CKEN("pxa2xx-pcmcia", NULL, pxa3xx_smemcbus_parents, 1, 4,
168*4882a593Smuzhiyun 1, 1, SMC, pxa3xx_is_ring_osc_forced, CLK_IGNORE_UNUSED),
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun static struct desc_clk_cken pxa300_310_clocks[] __initdata = {
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun PXA3XX_PBUS_CKEN("pxa3xx-gcu", NULL, PXA300_GCU, 1, 1, 1, 1, 0),
174*4882a593Smuzhiyun PXA3XX_PBUS_CKEN("pxa3xx-nand", NULL, NAND, 1, 2, 1, 4, 0),
175*4882a593Smuzhiyun PXA3XX_CKEN_1RATE("pxa3xx-gpio", NULL, GPIO, pxa3xx_13MHz_bus_parents),
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun static struct desc_clk_cken pxa320_clocks[] __initdata = {
179*4882a593Smuzhiyun PXA3XX_PBUS_CKEN("pxa3xx-nand", NULL, NAND, 1, 2, 1, 6, 0),
180*4882a593Smuzhiyun PXA3XX_PBUS_CKEN("pxa3xx-gcu", NULL, PXA320_GCU, 1, 1, 1, 1, 0),
181*4882a593Smuzhiyun PXA3XX_CKEN_1RATE("pxa3xx-gpio", NULL, GPIO, pxa3xx_13MHz_bus_parents),
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun static struct desc_clk_cken pxa93x_clocks[] __initdata = {
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun PXA3XX_PBUS_CKEN("pxa3xx-gcu", NULL, PXA300_GCU, 1, 1, 1, 1, 0),
187*4882a593Smuzhiyun PXA3XX_PBUS_CKEN("pxa3xx-nand", NULL, NAND, 1, 2, 1, 4, 0),
188*4882a593Smuzhiyun PXA3XX_CKEN_1RATE("pxa93x-gpio", NULL, GPIO, pxa3xx_13MHz_bus_parents),
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
clk_pxa3xx_system_bus_get_rate(struct clk_hw * hw,unsigned long parent_rate)191*4882a593Smuzhiyun static unsigned long clk_pxa3xx_system_bus_get_rate(struct clk_hw *hw,
192*4882a593Smuzhiyun unsigned long parent_rate)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun unsigned long acsr = ACSR;
195*4882a593Smuzhiyun unsigned int hss = (acsr >> 14) & 0x3;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (pxa3xx_is_ring_osc_forced())
198*4882a593Smuzhiyun return parent_rate;
199*4882a593Smuzhiyun return parent_rate / 48 * hss_mult[hss];
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
clk_pxa3xx_system_bus_get_parent(struct clk_hw * hw)202*4882a593Smuzhiyun static u8 clk_pxa3xx_system_bus_get_parent(struct clk_hw *hw)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun if (pxa3xx_is_ring_osc_forced())
205*4882a593Smuzhiyun return PXA_BUS_60Mhz;
206*4882a593Smuzhiyun else
207*4882a593Smuzhiyun return PXA_BUS_HSS;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun PARENTS(clk_pxa3xx_system_bus) = { "ring_osc_60mhz", "spll_624mhz" };
211*4882a593Smuzhiyun MUX_RO_RATE_RO_OPS(clk_pxa3xx_system_bus, "system_bus");
212*4882a593Smuzhiyun
clk_pxa3xx_core_get_rate(struct clk_hw * hw,unsigned long parent_rate)213*4882a593Smuzhiyun static unsigned long clk_pxa3xx_core_get_rate(struct clk_hw *hw,
214*4882a593Smuzhiyun unsigned long parent_rate)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun return parent_rate;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
clk_pxa3xx_core_get_parent(struct clk_hw * hw)219*4882a593Smuzhiyun static u8 clk_pxa3xx_core_get_parent(struct clk_hw *hw)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun unsigned long xclkcfg;
222*4882a593Smuzhiyun unsigned int t;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (pxa3xx_is_ring_osc_forced())
225*4882a593Smuzhiyun return PXA_CORE_60Mhz;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* Read XCLKCFG register turbo bit */
228*4882a593Smuzhiyun __asm__ __volatile__("mrc\tp14, 0, %0, c6, c0, 0" : "=r"(xclkcfg));
229*4882a593Smuzhiyun t = xclkcfg & 0x1;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if (t)
232*4882a593Smuzhiyun return PXA_CORE_TURBO;
233*4882a593Smuzhiyun return PXA_CORE_RUN;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun PARENTS(clk_pxa3xx_core) = { "ring_osc_60mhz", "run", "cpll" };
236*4882a593Smuzhiyun MUX_RO_RATE_RO_OPS(clk_pxa3xx_core, "core");
237*4882a593Smuzhiyun
clk_pxa3xx_run_get_rate(struct clk_hw * hw,unsigned long parent_rate)238*4882a593Smuzhiyun static unsigned long clk_pxa3xx_run_get_rate(struct clk_hw *hw,
239*4882a593Smuzhiyun unsigned long parent_rate)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun unsigned long acsr = ACSR;
242*4882a593Smuzhiyun unsigned int xn = (acsr & ACCR_XN_MASK) >> 8;
243*4882a593Smuzhiyun unsigned int t, xclkcfg;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* Read XCLKCFG register turbo bit */
246*4882a593Smuzhiyun __asm__ __volatile__("mrc\tp14, 0, %0, c6, c0, 0" : "=r"(xclkcfg));
247*4882a593Smuzhiyun t = xclkcfg & 0x1;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun return t ? (parent_rate / xn) * 2 : parent_rate;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun PARENTS(clk_pxa3xx_run) = { "cpll" };
252*4882a593Smuzhiyun RATE_RO_OPS(clk_pxa3xx_run, "run");
253*4882a593Smuzhiyun
clk_pxa3xx_cpll_get_rate(struct clk_hw * hw,unsigned long parent_rate)254*4882a593Smuzhiyun static unsigned long clk_pxa3xx_cpll_get_rate(struct clk_hw *hw,
255*4882a593Smuzhiyun unsigned long parent_rate)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun unsigned long acsr = ACSR;
258*4882a593Smuzhiyun unsigned int xn = (acsr & ACCR_XN_MASK) >> 8;
259*4882a593Smuzhiyun unsigned int xl = acsr & ACCR_XL_MASK;
260*4882a593Smuzhiyun unsigned int t, xclkcfg;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* Read XCLKCFG register turbo bit */
263*4882a593Smuzhiyun __asm__ __volatile__("mrc\tp14, 0, %0, c6, c0, 0" : "=r"(xclkcfg));
264*4882a593Smuzhiyun t = xclkcfg & 0x1;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun pr_info("RJK: parent_rate=%lu, xl=%u, xn=%u\n", parent_rate, xl, xn);
267*4882a593Smuzhiyun return t ? parent_rate * xl * xn : parent_rate * xl;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun PARENTS(clk_pxa3xx_cpll) = { "osc_13mhz" };
270*4882a593Smuzhiyun RATE_RO_OPS(clk_pxa3xx_cpll, "cpll");
271*4882a593Smuzhiyun
pxa3xx_register_core(void)272*4882a593Smuzhiyun static void __init pxa3xx_register_core(void)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun clk_register_clk_pxa3xx_cpll();
275*4882a593Smuzhiyun clk_register_clk_pxa3xx_run();
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun clkdev_pxa_register(CLK_CORE, "core", NULL,
278*4882a593Smuzhiyun clk_register_clk_pxa3xx_core());
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
pxa3xx_register_plls(void)281*4882a593Smuzhiyun static void __init pxa3xx_register_plls(void)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun clk_register_fixed_rate(NULL, "osc_13mhz", NULL,
284*4882a593Smuzhiyun CLK_GET_RATE_NOCACHE,
285*4882a593Smuzhiyun 13 * MHz);
286*4882a593Smuzhiyun clkdev_pxa_register(CLK_OSC32k768, "osc_32_768khz", NULL,
287*4882a593Smuzhiyun clk_register_fixed_rate(NULL, "osc_32_768khz", NULL,
288*4882a593Smuzhiyun CLK_GET_RATE_NOCACHE,
289*4882a593Smuzhiyun 32768));
290*4882a593Smuzhiyun clk_register_fixed_rate(NULL, "ring_osc_120mhz", NULL,
291*4882a593Smuzhiyun CLK_GET_RATE_NOCACHE,
292*4882a593Smuzhiyun 120 * MHz);
293*4882a593Smuzhiyun clk_register_fixed_rate(NULL, "clk_dummy", NULL, 0, 0);
294*4882a593Smuzhiyun clk_register_fixed_factor(NULL, "spll_624mhz", "osc_13mhz", 0, 48, 1);
295*4882a593Smuzhiyun clk_register_fixed_factor(NULL, "ring_osc_60mhz", "ring_osc_120mhz",
296*4882a593Smuzhiyun 0, 1, 2);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun #define DUMMY_CLK(_con_id, _dev_id, _parent) \
300*4882a593Smuzhiyun { .con_id = _con_id, .dev_id = _dev_id, .parent = _parent }
301*4882a593Smuzhiyun struct dummy_clk {
302*4882a593Smuzhiyun const char *con_id;
303*4882a593Smuzhiyun const char *dev_id;
304*4882a593Smuzhiyun const char *parent;
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun static struct dummy_clk dummy_clks[] __initdata = {
307*4882a593Smuzhiyun DUMMY_CLK(NULL, "pxa93x-gpio", "osc_13mhz"),
308*4882a593Smuzhiyun DUMMY_CLK(NULL, "sa1100-rtc", "osc_32_768khz"),
309*4882a593Smuzhiyun DUMMY_CLK("UARTCLK", "pxa2xx-ir", "STUART"),
310*4882a593Smuzhiyun DUMMY_CLK(NULL, "pxa3xx-pwri2c.1", "osc_13mhz"),
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun
pxa3xx_dummy_clocks_init(void)313*4882a593Smuzhiyun static void __init pxa3xx_dummy_clocks_init(void)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun struct clk *clk;
316*4882a593Smuzhiyun struct dummy_clk *d;
317*4882a593Smuzhiyun const char *name;
318*4882a593Smuzhiyun int i;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(dummy_clks); i++) {
321*4882a593Smuzhiyun d = &dummy_clks[i];
322*4882a593Smuzhiyun name = d->dev_id ? d->dev_id : d->con_id;
323*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, name, d->parent, 0, 1, 1);
324*4882a593Smuzhiyun clk_register_clkdev(clk, d->con_id, d->dev_id);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
pxa3xx_base_clocks_init(void)328*4882a593Smuzhiyun static void __init pxa3xx_base_clocks_init(void)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun struct clk *clk;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun pxa3xx_register_plls();
333*4882a593Smuzhiyun pxa3xx_register_core();
334*4882a593Smuzhiyun clk_register_clk_pxa3xx_system_bus();
335*4882a593Smuzhiyun clk_register_clk_pxa3xx_ac97();
336*4882a593Smuzhiyun clk_register_clk_pxa3xx_smemc();
337*4882a593Smuzhiyun clk = clk_register_gate(NULL, "CLK_POUT",
338*4882a593Smuzhiyun "osc_13mhz", 0, OSCC, 11, 0, NULL);
339*4882a593Smuzhiyun clk_register_clkdev(clk, "CLK_POUT", NULL);
340*4882a593Smuzhiyun clkdev_pxa_register(CLK_OSTIMER, "OSTIMER0", NULL,
341*4882a593Smuzhiyun clk_register_fixed_factor(NULL, "os-timer0",
342*4882a593Smuzhiyun "osc_13mhz", 0, 1, 4));
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
pxa3xx_clocks_init(void)345*4882a593Smuzhiyun int __init pxa3xx_clocks_init(void)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun int ret;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun pxa3xx_base_clocks_init();
350*4882a593Smuzhiyun pxa3xx_dummy_clocks_init();
351*4882a593Smuzhiyun ret = clk_pxa_cken_init(pxa3xx_clocks, ARRAY_SIZE(pxa3xx_clocks));
352*4882a593Smuzhiyun if (ret)
353*4882a593Smuzhiyun return ret;
354*4882a593Smuzhiyun if (cpu_is_pxa320())
355*4882a593Smuzhiyun return clk_pxa_cken_init(pxa320_clocks,
356*4882a593Smuzhiyun ARRAY_SIZE(pxa320_clocks));
357*4882a593Smuzhiyun if (cpu_is_pxa300() || cpu_is_pxa310())
358*4882a593Smuzhiyun return clk_pxa_cken_init(pxa300_310_clocks,
359*4882a593Smuzhiyun ARRAY_SIZE(pxa300_310_clocks));
360*4882a593Smuzhiyun return clk_pxa_cken_init(pxa93x_clocks, ARRAY_SIZE(pxa93x_clocks));
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
pxa3xx_dt_clocks_init(struct device_node * np)363*4882a593Smuzhiyun static void __init pxa3xx_dt_clocks_init(struct device_node *np)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun pxa3xx_clocks_init();
366*4882a593Smuzhiyun clk_pxa_dt_common_init(np);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun CLK_OF_DECLARE(pxa_clks, "marvell,pxa300-clocks", pxa3xx_dt_clocks_init);
369