xref: /OK3568_Linux_fs/kernel/drivers/clk/pxa/clk-pxa25x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Marvell PXA25x family clocks
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2014 Robert Jarzmik
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Heavily inspired from former arch/arm/mach-pxa/pxa25x.c.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * For non-devicetree platforms. Once pxa is fully converted to devicetree, this
10*4882a593Smuzhiyun  * should go away.
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun #include <linux/clk-provider.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/clkdev.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <mach/pxa2xx-regs.h>
18*4882a593Smuzhiyun #include <mach/smemc.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <dt-bindings/clock/pxa-clock.h>
21*4882a593Smuzhiyun #include "clk-pxa.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define KHz 1000
24*4882a593Smuzhiyun #define MHz (1000 * 1000)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun enum {
27*4882a593Smuzhiyun 	PXA_CORE_RUN = 0,
28*4882a593Smuzhiyun 	PXA_CORE_TURBO,
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define PXA25x_CLKCFG(T)			\
32*4882a593Smuzhiyun 	(CLKCFG_FCS |				\
33*4882a593Smuzhiyun 	 ((T) ? CLKCFG_TURBO : 0))
34*4882a593Smuzhiyun #define PXA25x_CCCR(N2, M, L) (N2 << 7 | M << 5 | L)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define MDCNFG_DRAC2(mdcnfg)	(((mdcnfg) >> 21) & 0x3)
37*4882a593Smuzhiyun #define MDCNFG_DRAC0(mdcnfg)	(((mdcnfg) >> 5) & 0x3)
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* Define the refresh period in mSec for the SDRAM and the number of rows */
40*4882a593Smuzhiyun #define SDRAM_TREF	64	/* standard 64ms SDRAM */
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun  * Various clock factors driven by the CCCR register.
44*4882a593Smuzhiyun  */
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* Crystal Frequency to Memory Frequency Multiplier (L) */
47*4882a593Smuzhiyun static unsigned char L_clk_mult[32] = { 0, 27, 32, 36, 40, 45, 0, };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* Memory Frequency to Run Mode Frequency Multiplier (M) */
50*4882a593Smuzhiyun static unsigned char M_clk_mult[4] = { 0, 1, 2, 4 };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* Run Mode Frequency to Turbo Mode Frequency Multiplier (N) */
53*4882a593Smuzhiyun /* Note: we store the value N * 2 here. */
54*4882a593Smuzhiyun static unsigned char N2_clk_mult[8] = { 0, 0, 2, 3, 4, 0, 6, 0 };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun static const char * const get_freq_khz[] = {
57*4882a593Smuzhiyun 	"core", "run", "cpll", "memory"
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
get_sdram_rows(void)60*4882a593Smuzhiyun static int get_sdram_rows(void)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	static int sdram_rows;
63*4882a593Smuzhiyun 	unsigned int drac2 = 0, drac0 = 0;
64*4882a593Smuzhiyun 	u32 mdcnfg;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	if (sdram_rows)
67*4882a593Smuzhiyun 		return sdram_rows;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	mdcnfg = readl_relaxed(MDCNFG);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	if (mdcnfg & (MDCNFG_DE2 | MDCNFG_DE3))
72*4882a593Smuzhiyun 		drac2 = MDCNFG_DRAC2(mdcnfg);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	if (mdcnfg & (MDCNFG_DE0 | MDCNFG_DE1))
75*4882a593Smuzhiyun 		drac0 = MDCNFG_DRAC0(mdcnfg);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	sdram_rows = 1 << (11 + max(drac0, drac2));
78*4882a593Smuzhiyun 	return sdram_rows;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
mdrefr_dri(unsigned int freq_khz)81*4882a593Smuzhiyun static u32 mdrefr_dri(unsigned int freq_khz)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	u32 interval = freq_khz * SDRAM_TREF / get_sdram_rows();
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	return interval / 32;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /*
89*4882a593Smuzhiyun  * Get the clock frequency as reflected by CCCR and the turbo flag.
90*4882a593Smuzhiyun  * We assume these values have been applied via a fcs.
91*4882a593Smuzhiyun  * If info is not 0 we also display the current settings.
92*4882a593Smuzhiyun  */
pxa25x_get_clk_frequency_khz(int info)93*4882a593Smuzhiyun unsigned int pxa25x_get_clk_frequency_khz(int info)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	struct clk *clk;
96*4882a593Smuzhiyun 	unsigned long clks[5];
97*4882a593Smuzhiyun 	int i;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(get_freq_khz); i++) {
100*4882a593Smuzhiyun 		clk = clk_get(NULL, get_freq_khz[i]);
101*4882a593Smuzhiyun 		if (IS_ERR(clk)) {
102*4882a593Smuzhiyun 			clks[i] = 0;
103*4882a593Smuzhiyun 		} else {
104*4882a593Smuzhiyun 			clks[i] = clk_get_rate(clk);
105*4882a593Smuzhiyun 			clk_put(clk);
106*4882a593Smuzhiyun 		}
107*4882a593Smuzhiyun 	}
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	if (info) {
110*4882a593Smuzhiyun 		pr_info("Run Mode clock: %ld.%02ldMHz\n",
111*4882a593Smuzhiyun 			clks[1] / 1000000, (clks[1] % 1000000) / 10000);
112*4882a593Smuzhiyun 		pr_info("Turbo Mode clock: %ld.%02ldMHz\n",
113*4882a593Smuzhiyun 			clks[2] / 1000000, (clks[2] % 1000000) / 10000);
114*4882a593Smuzhiyun 		pr_info("Memory clock: %ld.%02ldMHz\n",
115*4882a593Smuzhiyun 			clks[3] / 1000000, (clks[3] % 1000000) / 10000);
116*4882a593Smuzhiyun 	}
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	return (unsigned int)clks[0] / KHz;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
clk_pxa25x_memory_get_rate(struct clk_hw * hw,unsigned long parent_rate)121*4882a593Smuzhiyun static unsigned long clk_pxa25x_memory_get_rate(struct clk_hw *hw,
122*4882a593Smuzhiyun 						unsigned long parent_rate)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	unsigned long cccr = readl(CCCR);
125*4882a593Smuzhiyun 	unsigned int m = M_clk_mult[(cccr >> 5) & 0x03];
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	return parent_rate / m;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun PARENTS(clk_pxa25x_memory) = { "run" };
130*4882a593Smuzhiyun RATE_RO_OPS(clk_pxa25x_memory, "memory");
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun PARENTS(pxa25x_pbus95) = { "ppll_95_85mhz", "ppll_95_85mhz" };
133*4882a593Smuzhiyun PARENTS(pxa25x_pbus147) = { "ppll_147_46mhz", "ppll_147_46mhz" };
134*4882a593Smuzhiyun PARENTS(pxa25x_osc3) = { "osc_3_6864mhz", "osc_3_6864mhz" };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define PXA25X_CKEN(dev_id, con_id, parents, mult, div,			\
137*4882a593Smuzhiyun 		    bit, is_lp, flags)					\
138*4882a593Smuzhiyun 	PXA_CKEN(dev_id, con_id, bit, parents, mult, div, mult, div,	\
139*4882a593Smuzhiyun 		 is_lp,  CKEN, CKEN_ ## bit, flags)
140*4882a593Smuzhiyun #define PXA25X_PBUS95_CKEN(dev_id, con_id, bit, mult_hp, div_hp, delay)	\
141*4882a593Smuzhiyun 	PXA25X_CKEN(dev_id, con_id, pxa25x_pbus95_parents, mult_hp,	\
142*4882a593Smuzhiyun 		    div_hp, bit, NULL, 0)
143*4882a593Smuzhiyun #define PXA25X_PBUS147_CKEN(dev_id, con_id, bit, mult_hp, div_hp, delay)\
144*4882a593Smuzhiyun 	PXA25X_CKEN(dev_id, con_id, pxa25x_pbus147_parents, mult_hp,	\
145*4882a593Smuzhiyun 		    div_hp, bit, NULL, 0)
146*4882a593Smuzhiyun #define PXA25X_OSC3_CKEN(dev_id, con_id, bit, mult_hp, div_hp, delay)	\
147*4882a593Smuzhiyun 	PXA25X_CKEN(dev_id, con_id, pxa25x_osc3_parents, mult_hp,	\
148*4882a593Smuzhiyun 		    div_hp, bit, NULL, 0)
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define PXA25X_CKEN_1RATE(dev_id, con_id, bit, parents, delay)		\
151*4882a593Smuzhiyun 	PXA_CKEN_1RATE(dev_id, con_id, bit, parents,			\
152*4882a593Smuzhiyun 		       CKEN, CKEN_ ## bit, 0)
153*4882a593Smuzhiyun #define PXA25X_CKEN_1RATE_AO(dev_id, con_id, bit, parents, delay)	\
154*4882a593Smuzhiyun 	PXA_CKEN_1RATE(dev_id, con_id, bit, parents,			\
155*4882a593Smuzhiyun 		       CKEN, CKEN_ ## bit, CLK_IGNORE_UNUSED)
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun static struct desc_clk_cken pxa25x_clocks[] __initdata = {
158*4882a593Smuzhiyun 	PXA25X_PBUS95_CKEN("pxa2xx-mci.0", NULL, MMC, 1, 5, 0),
159*4882a593Smuzhiyun 	PXA25X_PBUS95_CKEN("pxa2xx-i2c.0", NULL, I2C, 1, 3, 0),
160*4882a593Smuzhiyun 	PXA25X_PBUS95_CKEN("pxa2xx-ir", "FICPCLK", FICP, 1, 2, 0),
161*4882a593Smuzhiyun 	PXA25X_PBUS95_CKEN("pxa25x-udc", NULL, USB, 1, 2, 5),
162*4882a593Smuzhiyun 	PXA25X_PBUS147_CKEN("pxa2xx-uart.0", NULL, FFUART, 1, 10, 1),
163*4882a593Smuzhiyun 	PXA25X_PBUS147_CKEN("pxa2xx-uart.1", NULL, BTUART, 1, 10, 1),
164*4882a593Smuzhiyun 	PXA25X_PBUS147_CKEN("pxa2xx-uart.2", NULL, STUART, 1, 10, 1),
165*4882a593Smuzhiyun 	PXA25X_PBUS147_CKEN("pxa2xx-uart.3", NULL, HWUART, 1, 10, 1),
166*4882a593Smuzhiyun 	PXA25X_PBUS147_CKEN("pxa2xx-i2s", NULL, I2S, 1, 10, 0),
167*4882a593Smuzhiyun 	PXA25X_PBUS147_CKEN(NULL, "AC97CLK", AC97, 1, 12, 0),
168*4882a593Smuzhiyun 	PXA25X_OSC3_CKEN("pxa25x-ssp.0", NULL, SSP, 1, 1, 0),
169*4882a593Smuzhiyun 	PXA25X_OSC3_CKEN("pxa25x-nssp.1", NULL, NSSP, 1, 1, 0),
170*4882a593Smuzhiyun 	PXA25X_OSC3_CKEN("pxa25x-nssp.2", NULL, ASSP, 1, 1, 0),
171*4882a593Smuzhiyun 	PXA25X_OSC3_CKEN("pxa25x-pwm.0", NULL, PWM0, 1, 1, 0),
172*4882a593Smuzhiyun 	PXA25X_OSC3_CKEN("pxa25x-pwm.1", NULL, PWM1, 1, 1, 0),
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	PXA25X_CKEN_1RATE("pxa2xx-fb", NULL, LCD, clk_pxa25x_memory_parents, 0),
175*4882a593Smuzhiyun 	PXA25X_CKEN_1RATE_AO("pxa2xx-pcmcia", NULL, MEMC,
176*4882a593Smuzhiyun 			     clk_pxa25x_memory_parents, 0),
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /*
180*4882a593Smuzhiyun  * In this table, PXA25x_CCCR(N2, M, L) has the following meaning, where :
181*4882a593Smuzhiyun  *   - freq_cpll = n * m * L * 3.6864 MHz
182*4882a593Smuzhiyun  *   - n = N2 / 2
183*4882a593Smuzhiyun  *   - m = 2^(M - 1), where 1 <= M <= 3
184*4882a593Smuzhiyun  *   - l = L_clk_mult[L], ie. { 0, 27, 32, 36, 40, 45, 0, }[L]
185*4882a593Smuzhiyun  */
186*4882a593Smuzhiyun static struct pxa2xx_freq pxa25x_freqs[] = {
187*4882a593Smuzhiyun 	/* CPU  MEMBUS  CCCR                  DIV2 CCLKCFG      */
188*4882a593Smuzhiyun 	{ 99532800, 99500, PXA25x_CCCR(2,  1, 1),  1, PXA25x_CLKCFG(1)},
189*4882a593Smuzhiyun 	{199065600, 99500, PXA25x_CCCR(4,  1, 1),  0, PXA25x_CLKCFG(1)},
190*4882a593Smuzhiyun 	{298598400, 99500, PXA25x_CCCR(3,  2, 1),  0, PXA25x_CLKCFG(1)},
191*4882a593Smuzhiyun 	{398131200, 99500, PXA25x_CCCR(4,  2, 1),  0, PXA25x_CLKCFG(1)},
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
clk_pxa25x_core_get_parent(struct clk_hw * hw)194*4882a593Smuzhiyun static u8 clk_pxa25x_core_get_parent(struct clk_hw *hw)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	unsigned long clkcfg;
197*4882a593Smuzhiyun 	unsigned int t;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	asm("mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg));
200*4882a593Smuzhiyun 	t  = clkcfg & (1 << 0);
201*4882a593Smuzhiyun 	if (t)
202*4882a593Smuzhiyun 		return PXA_CORE_TURBO;
203*4882a593Smuzhiyun 	return PXA_CORE_RUN;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
clk_pxa25x_core_set_parent(struct clk_hw * hw,u8 index)206*4882a593Smuzhiyun static int clk_pxa25x_core_set_parent(struct clk_hw *hw, u8 index)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	if (index > PXA_CORE_TURBO)
209*4882a593Smuzhiyun 		return -EINVAL;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	pxa2xx_core_turbo_switch(index == PXA_CORE_TURBO);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	return 0;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
clk_pxa25x_core_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)216*4882a593Smuzhiyun static int clk_pxa25x_core_determine_rate(struct clk_hw *hw,
217*4882a593Smuzhiyun 					  struct clk_rate_request *req)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	return __clk_mux_determine_rate(hw, req);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun PARENTS(clk_pxa25x_core) = { "run", "cpll" };
223*4882a593Smuzhiyun MUX_OPS(clk_pxa25x_core, "core", CLK_SET_RATE_PARENT);
224*4882a593Smuzhiyun 
clk_pxa25x_run_get_rate(struct clk_hw * hw,unsigned long parent_rate)225*4882a593Smuzhiyun static unsigned long clk_pxa25x_run_get_rate(struct clk_hw *hw,
226*4882a593Smuzhiyun 					     unsigned long parent_rate)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	unsigned long cccr = readl(CCCR);
229*4882a593Smuzhiyun 	unsigned int n2 = N2_clk_mult[(cccr >> 7) & 0x07];
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	return (parent_rate / n2) * 2;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun PARENTS(clk_pxa25x_run) = { "cpll" };
234*4882a593Smuzhiyun RATE_RO_OPS(clk_pxa25x_run, "run");
235*4882a593Smuzhiyun 
clk_pxa25x_cpll_get_rate(struct clk_hw * hw,unsigned long parent_rate)236*4882a593Smuzhiyun static unsigned long clk_pxa25x_cpll_get_rate(struct clk_hw *hw,
237*4882a593Smuzhiyun 	unsigned long parent_rate)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	unsigned long clkcfg, cccr = readl(CCCR);
240*4882a593Smuzhiyun 	unsigned int l, m, n2, t;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	asm("mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg));
243*4882a593Smuzhiyun 	t = clkcfg & (1 << 0);
244*4882a593Smuzhiyun 	l  =  L_clk_mult[(cccr >> 0) & 0x1f];
245*4882a593Smuzhiyun 	m = M_clk_mult[(cccr >> 5) & 0x03];
246*4882a593Smuzhiyun 	n2 = N2_clk_mult[(cccr >> 7) & 0x07];
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	return m * l * n2 * parent_rate / 2;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
clk_pxa25x_cpll_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)251*4882a593Smuzhiyun static int clk_pxa25x_cpll_determine_rate(struct clk_hw *hw,
252*4882a593Smuzhiyun 					  struct clk_rate_request *req)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	return pxa2xx_determine_rate(req, pxa25x_freqs,
255*4882a593Smuzhiyun 				     ARRAY_SIZE(pxa25x_freqs));
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
clk_pxa25x_cpll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)258*4882a593Smuzhiyun static int clk_pxa25x_cpll_set_rate(struct clk_hw *hw, unsigned long rate,
259*4882a593Smuzhiyun 				    unsigned long parent_rate)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	int i;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	pr_debug("%s(rate=%lu parent_rate=%lu)\n", __func__, rate, parent_rate);
264*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pxa25x_freqs); i++)
265*4882a593Smuzhiyun 		if (pxa25x_freqs[i].cpll == rate)
266*4882a593Smuzhiyun 			break;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	if (i >= ARRAY_SIZE(pxa25x_freqs))
269*4882a593Smuzhiyun 		return -EINVAL;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	pxa2xx_cpll_change(&pxa25x_freqs[i], mdrefr_dri, MDREFR, CCCR);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	return 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun PARENTS(clk_pxa25x_cpll) = { "osc_3_6864mhz" };
276*4882a593Smuzhiyun RATE_OPS(clk_pxa25x_cpll, "cpll");
277*4882a593Smuzhiyun 
pxa25x_register_core(void)278*4882a593Smuzhiyun static void __init pxa25x_register_core(void)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	clkdev_pxa_register(CLK_NONE, "cpll", NULL,
281*4882a593Smuzhiyun 			    clk_register_clk_pxa25x_cpll());
282*4882a593Smuzhiyun 	clkdev_pxa_register(CLK_NONE, "run", NULL,
283*4882a593Smuzhiyun 			    clk_register_clk_pxa25x_run());
284*4882a593Smuzhiyun 	clkdev_pxa_register(CLK_CORE, "core", NULL,
285*4882a593Smuzhiyun 			    clk_register_clk_pxa25x_core());
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
pxa25x_register_plls(void)288*4882a593Smuzhiyun static void __init pxa25x_register_plls(void)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	clk_register_fixed_rate(NULL, "osc_3_6864mhz", NULL,
291*4882a593Smuzhiyun 				CLK_GET_RATE_NOCACHE, 3686400);
292*4882a593Smuzhiyun 	clkdev_pxa_register(CLK_OSC32k768, "osc_32_768khz", NULL,
293*4882a593Smuzhiyun 			    clk_register_fixed_rate(NULL, "osc_32_768khz", NULL,
294*4882a593Smuzhiyun 						    CLK_GET_RATE_NOCACHE,
295*4882a593Smuzhiyun 						    32768));
296*4882a593Smuzhiyun 	clk_register_fixed_rate(NULL, "clk_dummy", NULL, 0, 0);
297*4882a593Smuzhiyun 	clk_register_fixed_factor(NULL, "ppll_95_85mhz", "osc_3_6864mhz",
298*4882a593Smuzhiyun 				  0, 26, 1);
299*4882a593Smuzhiyun 	clk_register_fixed_factor(NULL, "ppll_147_46mhz", "osc_3_6864mhz",
300*4882a593Smuzhiyun 				  0, 40, 1);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
pxa25x_base_clocks_init(void)303*4882a593Smuzhiyun static void __init pxa25x_base_clocks_init(void)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	pxa25x_register_plls();
306*4882a593Smuzhiyun 	pxa25x_register_core();
307*4882a593Smuzhiyun 	clkdev_pxa_register(CLK_NONE, "system_bus", NULL,
308*4882a593Smuzhiyun 			    clk_register_clk_pxa25x_memory());
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #define DUMMY_CLK(_con_id, _dev_id, _parent) \
312*4882a593Smuzhiyun 	{ .con_id = _con_id, .dev_id = _dev_id, .parent = _parent }
313*4882a593Smuzhiyun struct dummy_clk {
314*4882a593Smuzhiyun 	const char *con_id;
315*4882a593Smuzhiyun 	const char *dev_id;
316*4882a593Smuzhiyun 	const char *parent;
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun static struct dummy_clk dummy_clks[] __initdata = {
319*4882a593Smuzhiyun 	DUMMY_CLK(NULL, "pxa25x-gpio", "osc_32_768khz"),
320*4882a593Smuzhiyun 	DUMMY_CLK(NULL, "pxa26x-gpio", "osc_32_768khz"),
321*4882a593Smuzhiyun 	DUMMY_CLK("GPIO11_CLK", NULL, "osc_3_6864mhz"),
322*4882a593Smuzhiyun 	DUMMY_CLK("GPIO12_CLK", NULL, "osc_32_768khz"),
323*4882a593Smuzhiyun 	DUMMY_CLK(NULL, "sa1100-rtc", "osc_32_768khz"),
324*4882a593Smuzhiyun 	DUMMY_CLK("OSTIMER0", NULL, "osc_3_6864mhz"),
325*4882a593Smuzhiyun 	DUMMY_CLK("UARTCLK", "pxa2xx-ir", "STUART"),
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun 
pxa25x_dummy_clocks_init(void)328*4882a593Smuzhiyun static void __init pxa25x_dummy_clocks_init(void)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	struct clk *clk;
331*4882a593Smuzhiyun 	struct dummy_clk *d;
332*4882a593Smuzhiyun 	const char *name;
333*4882a593Smuzhiyun 	int i;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	/*
336*4882a593Smuzhiyun 	 * All pinctrl logic has been wiped out of the clock driver, especially
337*4882a593Smuzhiyun 	 * for gpio11 and gpio12 outputs. Machine code should ensure proper pin
338*4882a593Smuzhiyun 	 * control (ie. pxa2xx_mfp_config() invocation).
339*4882a593Smuzhiyun 	 */
340*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(dummy_clks); i++) {
341*4882a593Smuzhiyun 		d = &dummy_clks[i];
342*4882a593Smuzhiyun 		name = d->dev_id ? d->dev_id : d->con_id;
343*4882a593Smuzhiyun 		clk = clk_register_fixed_factor(NULL, name, d->parent, 0, 1, 1);
344*4882a593Smuzhiyun 		clk_register_clkdev(clk, d->con_id, d->dev_id);
345*4882a593Smuzhiyun 	}
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
pxa25x_clocks_init(void)348*4882a593Smuzhiyun int __init pxa25x_clocks_init(void)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	pxa25x_base_clocks_init();
351*4882a593Smuzhiyun 	pxa25x_dummy_clocks_init();
352*4882a593Smuzhiyun 	return clk_pxa_cken_init(pxa25x_clocks, ARRAY_SIZE(pxa25x_clocks));
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
pxa25x_dt_clocks_init(struct device_node * np)355*4882a593Smuzhiyun static void __init pxa25x_dt_clocks_init(struct device_node *np)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	pxa25x_clocks_init();
358*4882a593Smuzhiyun 	clk_pxa_dt_common_init(np);
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun CLK_OF_DECLARE(pxa25x_clks, "marvell,pxa250-core-clocks",
361*4882a593Smuzhiyun 	       pxa25x_dt_clocks_init);
362