xref: /OK3568_Linux_fs/kernel/drivers/clk/pxa/clk-pxa.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Marvell PXA family clocks
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2014 Robert Jarzmik
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Common clock code for PXA clocks ("CKEN" type clocks + DT)
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun #ifndef _CLK_PXA_
10*4882a593Smuzhiyun #define _CLK_PXA_
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define CLKCFG_TURBO		0x1
13*4882a593Smuzhiyun #define CLKCFG_FCS		0x2
14*4882a593Smuzhiyun #define CLKCFG_HALFTURBO	0x4
15*4882a593Smuzhiyun #define CLKCFG_FASTBUS		0x8
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define PARENTS(name) \
18*4882a593Smuzhiyun 	static const char *const name ## _parents[] __initconst
19*4882a593Smuzhiyun #define MUX_RO_RATE_RO_OPS(name, clk_name)			\
20*4882a593Smuzhiyun 	static struct clk_hw name ## _mux_hw;			\
21*4882a593Smuzhiyun 	static struct clk_hw name ## _rate_hw;			\
22*4882a593Smuzhiyun 	static const struct clk_ops name ## _mux_ops = {	\
23*4882a593Smuzhiyun 		.get_parent = name ## _get_parent,		\
24*4882a593Smuzhiyun 		.set_parent = dummy_clk_set_parent,		\
25*4882a593Smuzhiyun 	};							\
26*4882a593Smuzhiyun 	static const struct clk_ops name ## _rate_ops = {	\
27*4882a593Smuzhiyun 		.recalc_rate = name ## _get_rate,		\
28*4882a593Smuzhiyun 	};							\
29*4882a593Smuzhiyun 	static struct clk * __init clk_register_ ## name(void)	\
30*4882a593Smuzhiyun 	{							\
31*4882a593Smuzhiyun 		return clk_register_composite(NULL, clk_name,	\
32*4882a593Smuzhiyun 			name ## _parents,			\
33*4882a593Smuzhiyun 			ARRAY_SIZE(name ## _parents),		\
34*4882a593Smuzhiyun 			&name ## _mux_hw, &name ## _mux_ops,	\
35*4882a593Smuzhiyun 			&name ## _rate_hw, &name ## _rate_ops,	\
36*4882a593Smuzhiyun 			NULL, NULL, CLK_GET_RATE_NOCACHE);	\
37*4882a593Smuzhiyun 	}
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define RATE_RO_OPS(name, clk_name)				\
40*4882a593Smuzhiyun 	static struct clk_hw name ## _rate_hw;			\
41*4882a593Smuzhiyun 	static const struct clk_ops name ## _rate_ops = {	\
42*4882a593Smuzhiyun 		.recalc_rate = name ## _get_rate,		\
43*4882a593Smuzhiyun 	};							\
44*4882a593Smuzhiyun 	static struct clk * __init clk_register_ ## name(void)	\
45*4882a593Smuzhiyun 	{							\
46*4882a593Smuzhiyun 		return clk_register_composite(NULL, clk_name,	\
47*4882a593Smuzhiyun 			name ## _parents,			\
48*4882a593Smuzhiyun 			ARRAY_SIZE(name ## _parents),		\
49*4882a593Smuzhiyun 			NULL, NULL,				\
50*4882a593Smuzhiyun 			&name ## _rate_hw, &name ## _rate_ops,	\
51*4882a593Smuzhiyun 			NULL, NULL, CLK_GET_RATE_NOCACHE);	\
52*4882a593Smuzhiyun 	}
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define RATE_OPS(name, clk_name)				\
55*4882a593Smuzhiyun 	static struct clk_hw name ## _rate_hw;			\
56*4882a593Smuzhiyun 	static const struct clk_ops name ## _rate_ops = {	\
57*4882a593Smuzhiyun 		.recalc_rate = name ## _get_rate,		\
58*4882a593Smuzhiyun 		.set_rate = name ## _set_rate,			\
59*4882a593Smuzhiyun 		.determine_rate = name ## _determine_rate,	\
60*4882a593Smuzhiyun 	};							\
61*4882a593Smuzhiyun 	static struct clk * __init clk_register_ ## name(void)	\
62*4882a593Smuzhiyun 	{							\
63*4882a593Smuzhiyun 		return clk_register_composite(NULL, clk_name,	\
64*4882a593Smuzhiyun 			name ## _parents,			\
65*4882a593Smuzhiyun 			ARRAY_SIZE(name ## _parents),		\
66*4882a593Smuzhiyun 			NULL, NULL,				\
67*4882a593Smuzhiyun 			&name ## _rate_hw, &name ## _rate_ops,	\
68*4882a593Smuzhiyun 			NULL, NULL, CLK_GET_RATE_NOCACHE);	\
69*4882a593Smuzhiyun 	}
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define MUX_OPS(name, clk_name, flags)				\
72*4882a593Smuzhiyun 	static struct clk_hw name ## _mux_hw;			\
73*4882a593Smuzhiyun 	static const struct clk_ops name ## _mux_ops = {	\
74*4882a593Smuzhiyun 		.get_parent = name ## _get_parent,		\
75*4882a593Smuzhiyun 		.set_parent = name ## _set_parent,		\
76*4882a593Smuzhiyun 		.determine_rate = name ## _determine_rate,	\
77*4882a593Smuzhiyun 	};							\
78*4882a593Smuzhiyun 	static struct clk * __init clk_register_ ## name(void)	\
79*4882a593Smuzhiyun 	{							\
80*4882a593Smuzhiyun 		return clk_register_composite(NULL, clk_name,	\
81*4882a593Smuzhiyun 			name ## _parents,			\
82*4882a593Smuzhiyun 			ARRAY_SIZE(name ## _parents),		\
83*4882a593Smuzhiyun 			&name ## _mux_hw, &name ## _mux_ops,	\
84*4882a593Smuzhiyun 			NULL, NULL,				\
85*4882a593Smuzhiyun 			NULL, NULL,				\
86*4882a593Smuzhiyun 			CLK_GET_RATE_NOCACHE | flags); \
87*4882a593Smuzhiyun 	}
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /*
90*4882a593Smuzhiyun  * CKEN clock type
91*4882a593Smuzhiyun  * This clock takes it source from 2 possible parents :
92*4882a593Smuzhiyun  *  - a low power parent
93*4882a593Smuzhiyun  *  - a normal parent
94*4882a593Smuzhiyun  *
95*4882a593Smuzhiyun  *  +------------+     +-----------+
96*4882a593Smuzhiyun  *  |  Low Power | --- | x mult_lp |
97*4882a593Smuzhiyun  *  |    Clock   |     | / div_lp  |\
98*4882a593Smuzhiyun  *  +------------+     +-----------+ \+-----+   +-----------+
99*4882a593Smuzhiyun  *                                    | Mux |---| CKEN gate |
100*4882a593Smuzhiyun  *  +------------+     +-----------+ /+-----+   +-----------+
101*4882a593Smuzhiyun  *  | High Power |     | x mult_hp |/
102*4882a593Smuzhiyun  *  |    Clock   | --- | / div_hp  |
103*4882a593Smuzhiyun  *  +------------+     +-----------+
104*4882a593Smuzhiyun  */
105*4882a593Smuzhiyun struct desc_clk_cken {
106*4882a593Smuzhiyun 	struct clk_hw hw;
107*4882a593Smuzhiyun 	int ckid;
108*4882a593Smuzhiyun 	const char *name;
109*4882a593Smuzhiyun 	const char *dev_id;
110*4882a593Smuzhiyun 	const char *con_id;
111*4882a593Smuzhiyun 	const char * const *parent_names;
112*4882a593Smuzhiyun 	struct clk_fixed_factor lp;
113*4882a593Smuzhiyun 	struct clk_fixed_factor hp;
114*4882a593Smuzhiyun 	struct clk_gate gate;
115*4882a593Smuzhiyun 	bool (*is_in_low_power)(void);
116*4882a593Smuzhiyun 	const unsigned long flags;
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define PXA_CKEN(_dev_id, _con_id, _name, parents, _mult_lp, _div_lp,	\
120*4882a593Smuzhiyun 		 _mult_hp, _div_hp, is_lp, _cken_reg, _cken_bit, flag)	\
121*4882a593Smuzhiyun 	{ .ckid = CLK_ ## _name, .name = #_name,			\
122*4882a593Smuzhiyun 	  .dev_id = _dev_id, .con_id = _con_id,	.parent_names = parents,\
123*4882a593Smuzhiyun 	  .lp = { .mult = _mult_lp, .div = _div_lp },			\
124*4882a593Smuzhiyun 	  .hp = { .mult = _mult_hp, .div = _div_hp },			\
125*4882a593Smuzhiyun 	  .is_in_low_power = is_lp,					\
126*4882a593Smuzhiyun 	  .gate = { .reg = (void __iomem *)_cken_reg, .bit_idx = _cken_bit }, \
127*4882a593Smuzhiyun 	  .flags = flag,						\
128*4882a593Smuzhiyun 	}
129*4882a593Smuzhiyun #define PXA_CKEN_1RATE(dev_id, con_id, name, parents, cken_reg,		\
130*4882a593Smuzhiyun 			    cken_bit, flag)				\
131*4882a593Smuzhiyun 	PXA_CKEN(dev_id, con_id, name, parents, 1, 1, 1, 1,		\
132*4882a593Smuzhiyun 		 NULL, cken_reg, cken_bit, flag)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun struct pxa2xx_freq {
135*4882a593Smuzhiyun 	unsigned long cpll;
136*4882a593Smuzhiyun 	unsigned int membus_khz;
137*4882a593Smuzhiyun 	unsigned int cccr;
138*4882a593Smuzhiyun 	unsigned int div2;
139*4882a593Smuzhiyun 	unsigned int clkcfg;
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
dummy_clk_set_parent(struct clk_hw * hw,u8 index)142*4882a593Smuzhiyun static inline int dummy_clk_set_parent(struct clk_hw *hw, u8 index)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	return 0;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun extern void clkdev_pxa_register(int ckid, const char *con_id,
148*4882a593Smuzhiyun 				const char *dev_id, struct clk *clk);
149*4882a593Smuzhiyun extern int clk_pxa_cken_init(const struct desc_clk_cken *clks, int nb_clks);
150*4882a593Smuzhiyun void clk_pxa_dt_common_init(struct device_node *np);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun void pxa2xx_core_turbo_switch(bool on);
153*4882a593Smuzhiyun void pxa2xx_cpll_change(struct pxa2xx_freq *freq,
154*4882a593Smuzhiyun 			u32 (*mdrefr_dri)(unsigned int), void __iomem *mdrefr,
155*4882a593Smuzhiyun 			void __iomem *cccr);
156*4882a593Smuzhiyun int pxa2xx_determine_rate(struct clk_rate_request *req,
157*4882a593Smuzhiyun 			  struct pxa2xx_freq *freqs,  int nb_freqs);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #endif
160