1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2014 Google, Inc.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #define pr_fmt(fmt) "%s: " fmt, __func__
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/printk.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "clk.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define PLL_STATUS 0x0
17*4882a593Smuzhiyun #define PLL_STATUS_LOCK BIT(0)
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define PLL_CTRL1 0x4
20*4882a593Smuzhiyun #define PLL_CTRL1_REFDIV_SHIFT 0
21*4882a593Smuzhiyun #define PLL_CTRL1_REFDIV_MASK 0x3f
22*4882a593Smuzhiyun #define PLL_CTRL1_FBDIV_SHIFT 6
23*4882a593Smuzhiyun #define PLL_CTRL1_FBDIV_MASK 0xfff
24*4882a593Smuzhiyun #define PLL_INT_CTRL1_POSTDIV1_SHIFT 18
25*4882a593Smuzhiyun #define PLL_INT_CTRL1_POSTDIV1_MASK 0x7
26*4882a593Smuzhiyun #define PLL_INT_CTRL1_POSTDIV2_SHIFT 21
27*4882a593Smuzhiyun #define PLL_INT_CTRL1_POSTDIV2_MASK 0x7
28*4882a593Smuzhiyun #define PLL_INT_CTRL1_PD BIT(24)
29*4882a593Smuzhiyun #define PLL_INT_CTRL1_DSMPD BIT(25)
30*4882a593Smuzhiyun #define PLL_INT_CTRL1_FOUTPOSTDIVPD BIT(26)
31*4882a593Smuzhiyun #define PLL_INT_CTRL1_FOUTVCOPD BIT(27)
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define PLL_CTRL2 0x8
34*4882a593Smuzhiyun #define PLL_FRAC_CTRL2_FRAC_SHIFT 0
35*4882a593Smuzhiyun #define PLL_FRAC_CTRL2_FRAC_MASK 0xffffff
36*4882a593Smuzhiyun #define PLL_FRAC_CTRL2_POSTDIV1_SHIFT 24
37*4882a593Smuzhiyun #define PLL_FRAC_CTRL2_POSTDIV1_MASK 0x7
38*4882a593Smuzhiyun #define PLL_FRAC_CTRL2_POSTDIV2_SHIFT 27
39*4882a593Smuzhiyun #define PLL_FRAC_CTRL2_POSTDIV2_MASK 0x7
40*4882a593Smuzhiyun #define PLL_INT_CTRL2_BYPASS BIT(28)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define PLL_CTRL3 0xc
43*4882a593Smuzhiyun #define PLL_FRAC_CTRL3_PD BIT(0)
44*4882a593Smuzhiyun #define PLL_FRAC_CTRL3_DACPD BIT(1)
45*4882a593Smuzhiyun #define PLL_FRAC_CTRL3_DSMPD BIT(2)
46*4882a593Smuzhiyun #define PLL_FRAC_CTRL3_FOUTPOSTDIVPD BIT(3)
47*4882a593Smuzhiyun #define PLL_FRAC_CTRL3_FOUT4PHASEPD BIT(4)
48*4882a593Smuzhiyun #define PLL_FRAC_CTRL3_FOUTVCOPD BIT(5)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define PLL_CTRL4 0x10
51*4882a593Smuzhiyun #define PLL_FRAC_CTRL4_BYPASS BIT(28)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define MIN_PFD 9600000UL
54*4882a593Smuzhiyun #define MIN_VCO_LA 400000000UL
55*4882a593Smuzhiyun #define MAX_VCO_LA 1600000000UL
56*4882a593Smuzhiyun #define MIN_VCO_FRAC_INT 600000000UL
57*4882a593Smuzhiyun #define MAX_VCO_FRAC_INT 1600000000UL
58*4882a593Smuzhiyun #define MIN_VCO_FRAC_FRAC 600000000UL
59*4882a593Smuzhiyun #define MAX_VCO_FRAC_FRAC 2400000000UL
60*4882a593Smuzhiyun #define MIN_OUTPUT_LA 8000000UL
61*4882a593Smuzhiyun #define MAX_OUTPUT_LA 1600000000UL
62*4882a593Smuzhiyun #define MIN_OUTPUT_FRAC 12000000UL
63*4882a593Smuzhiyun #define MAX_OUTPUT_FRAC 1600000000UL
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* Fractional PLL operating modes */
66*4882a593Smuzhiyun enum pll_mode {
67*4882a593Smuzhiyun PLL_MODE_FRAC,
68*4882a593Smuzhiyun PLL_MODE_INT,
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun struct pistachio_clk_pll {
72*4882a593Smuzhiyun struct clk_hw hw;
73*4882a593Smuzhiyun void __iomem *base;
74*4882a593Smuzhiyun struct pistachio_pll_rate_table *rates;
75*4882a593Smuzhiyun unsigned int nr_rates;
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
pll_readl(struct pistachio_clk_pll * pll,u32 reg)78*4882a593Smuzhiyun static inline u32 pll_readl(struct pistachio_clk_pll *pll, u32 reg)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun return readl(pll->base + reg);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
pll_writel(struct pistachio_clk_pll * pll,u32 val,u32 reg)83*4882a593Smuzhiyun static inline void pll_writel(struct pistachio_clk_pll *pll, u32 val, u32 reg)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun writel(val, pll->base + reg);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
pll_lock(struct pistachio_clk_pll * pll)88*4882a593Smuzhiyun static inline void pll_lock(struct pistachio_clk_pll *pll)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun while (!(pll_readl(pll, PLL_STATUS) & PLL_STATUS_LOCK))
91*4882a593Smuzhiyun cpu_relax();
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
do_div_round_closest(u64 dividend,u64 divisor)94*4882a593Smuzhiyun static inline u64 do_div_round_closest(u64 dividend, u64 divisor)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun dividend += divisor / 2;
97*4882a593Smuzhiyun return div64_u64(dividend, divisor);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
to_pistachio_pll(struct clk_hw * hw)100*4882a593Smuzhiyun static inline struct pistachio_clk_pll *to_pistachio_pll(struct clk_hw *hw)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun return container_of(hw, struct pistachio_clk_pll, hw);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
pll_frac_get_mode(struct clk_hw * hw)105*4882a593Smuzhiyun static inline enum pll_mode pll_frac_get_mode(struct clk_hw *hw)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
108*4882a593Smuzhiyun u32 val;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun val = pll_readl(pll, PLL_CTRL3) & PLL_FRAC_CTRL3_DSMPD;
111*4882a593Smuzhiyun return val ? PLL_MODE_INT : PLL_MODE_FRAC;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
pll_frac_set_mode(struct clk_hw * hw,enum pll_mode mode)114*4882a593Smuzhiyun static inline void pll_frac_set_mode(struct clk_hw *hw, enum pll_mode mode)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
117*4882a593Smuzhiyun u32 val;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun val = pll_readl(pll, PLL_CTRL3);
120*4882a593Smuzhiyun if (mode == PLL_MODE_INT)
121*4882a593Smuzhiyun val |= PLL_FRAC_CTRL3_DSMPD | PLL_FRAC_CTRL3_DACPD;
122*4882a593Smuzhiyun else
123*4882a593Smuzhiyun val &= ~(PLL_FRAC_CTRL3_DSMPD | PLL_FRAC_CTRL3_DACPD);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun pll_writel(pll, val, PLL_CTRL3);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static struct pistachio_pll_rate_table *
pll_get_params(struct pistachio_clk_pll * pll,unsigned long fref,unsigned long fout)129*4882a593Smuzhiyun pll_get_params(struct pistachio_clk_pll *pll, unsigned long fref,
130*4882a593Smuzhiyun unsigned long fout)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun unsigned int i;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun for (i = 0; i < pll->nr_rates; i++) {
135*4882a593Smuzhiyun if (pll->rates[i].fref == fref && pll->rates[i].fout == fout)
136*4882a593Smuzhiyun return &pll->rates[i];
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun return NULL;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
pll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)142*4882a593Smuzhiyun static long pll_round_rate(struct clk_hw *hw, unsigned long rate,
143*4882a593Smuzhiyun unsigned long *parent_rate)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
146*4882a593Smuzhiyun unsigned int i;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun for (i = 0; i < pll->nr_rates; i++) {
149*4882a593Smuzhiyun if (i > 0 && pll->rates[i].fref == *parent_rate &&
150*4882a593Smuzhiyun pll->rates[i].fout <= rate)
151*4882a593Smuzhiyun return pll->rates[i - 1].fout;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun return pll->rates[0].fout;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
pll_gf40lp_frac_enable(struct clk_hw * hw)157*4882a593Smuzhiyun static int pll_gf40lp_frac_enable(struct clk_hw *hw)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
160*4882a593Smuzhiyun u32 val;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun val = pll_readl(pll, PLL_CTRL3);
163*4882a593Smuzhiyun val &= ~(PLL_FRAC_CTRL3_PD | PLL_FRAC_CTRL3_FOUTPOSTDIVPD |
164*4882a593Smuzhiyun PLL_FRAC_CTRL3_FOUT4PHASEPD | PLL_FRAC_CTRL3_FOUTVCOPD);
165*4882a593Smuzhiyun pll_writel(pll, val, PLL_CTRL3);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun val = pll_readl(pll, PLL_CTRL4);
168*4882a593Smuzhiyun val &= ~PLL_FRAC_CTRL4_BYPASS;
169*4882a593Smuzhiyun pll_writel(pll, val, PLL_CTRL4);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun pll_lock(pll);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun return 0;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
pll_gf40lp_frac_disable(struct clk_hw * hw)176*4882a593Smuzhiyun static void pll_gf40lp_frac_disable(struct clk_hw *hw)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
179*4882a593Smuzhiyun u32 val;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun val = pll_readl(pll, PLL_CTRL3);
182*4882a593Smuzhiyun val |= PLL_FRAC_CTRL3_PD;
183*4882a593Smuzhiyun pll_writel(pll, val, PLL_CTRL3);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
pll_gf40lp_frac_is_enabled(struct clk_hw * hw)186*4882a593Smuzhiyun static int pll_gf40lp_frac_is_enabled(struct clk_hw *hw)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun return !(pll_readl(pll, PLL_CTRL3) & PLL_FRAC_CTRL3_PD);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
pll_gf40lp_frac_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)193*4882a593Smuzhiyun static int pll_gf40lp_frac_set_rate(struct clk_hw *hw, unsigned long rate,
194*4882a593Smuzhiyun unsigned long parent_rate)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
197*4882a593Smuzhiyun struct pistachio_pll_rate_table *params;
198*4882a593Smuzhiyun int enabled = pll_gf40lp_frac_is_enabled(hw);
199*4882a593Smuzhiyun u64 val, vco, old_postdiv1, old_postdiv2;
200*4882a593Smuzhiyun const char *name = clk_hw_get_name(hw);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if (rate < MIN_OUTPUT_FRAC || rate > MAX_OUTPUT_FRAC)
203*4882a593Smuzhiyun return -EINVAL;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun params = pll_get_params(pll, parent_rate, rate);
206*4882a593Smuzhiyun if (!params || !params->refdiv)
207*4882a593Smuzhiyun return -EINVAL;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /* calculate vco */
210*4882a593Smuzhiyun vco = params->fref;
211*4882a593Smuzhiyun vco *= (params->fbdiv << 24) + params->frac;
212*4882a593Smuzhiyun vco = div64_u64(vco, params->refdiv << 24);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (vco < MIN_VCO_FRAC_FRAC || vco > MAX_VCO_FRAC_FRAC)
215*4882a593Smuzhiyun pr_warn("%s: VCO %llu is out of range %lu..%lu\n", name, vco,
216*4882a593Smuzhiyun MIN_VCO_FRAC_FRAC, MAX_VCO_FRAC_FRAC);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun val = div64_u64(params->fref, params->refdiv);
219*4882a593Smuzhiyun if (val < MIN_PFD)
220*4882a593Smuzhiyun pr_warn("%s: PFD %llu is too low (min %lu)\n",
221*4882a593Smuzhiyun name, val, MIN_PFD);
222*4882a593Smuzhiyun if (val > vco / 16)
223*4882a593Smuzhiyun pr_warn("%s: PFD %llu is too high (max %llu)\n",
224*4882a593Smuzhiyun name, val, vco / 16);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun val = pll_readl(pll, PLL_CTRL1);
227*4882a593Smuzhiyun val &= ~((PLL_CTRL1_REFDIV_MASK << PLL_CTRL1_REFDIV_SHIFT) |
228*4882a593Smuzhiyun (PLL_CTRL1_FBDIV_MASK << PLL_CTRL1_FBDIV_SHIFT));
229*4882a593Smuzhiyun val |= (params->refdiv << PLL_CTRL1_REFDIV_SHIFT) |
230*4882a593Smuzhiyun (params->fbdiv << PLL_CTRL1_FBDIV_SHIFT);
231*4882a593Smuzhiyun pll_writel(pll, val, PLL_CTRL1);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun val = pll_readl(pll, PLL_CTRL2);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun old_postdiv1 = (val >> PLL_FRAC_CTRL2_POSTDIV1_SHIFT) &
236*4882a593Smuzhiyun PLL_FRAC_CTRL2_POSTDIV1_MASK;
237*4882a593Smuzhiyun old_postdiv2 = (val >> PLL_FRAC_CTRL2_POSTDIV2_SHIFT) &
238*4882a593Smuzhiyun PLL_FRAC_CTRL2_POSTDIV2_MASK;
239*4882a593Smuzhiyun if (enabled &&
240*4882a593Smuzhiyun (params->postdiv1 != old_postdiv1 ||
241*4882a593Smuzhiyun params->postdiv2 != old_postdiv2))
242*4882a593Smuzhiyun pr_warn("%s: changing postdiv while PLL is enabled\n", name);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun if (params->postdiv2 > params->postdiv1)
245*4882a593Smuzhiyun pr_warn("%s: postdiv2 should not exceed postdiv1\n", name);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun val &= ~((PLL_FRAC_CTRL2_FRAC_MASK << PLL_FRAC_CTRL2_FRAC_SHIFT) |
248*4882a593Smuzhiyun (PLL_FRAC_CTRL2_POSTDIV1_MASK <<
249*4882a593Smuzhiyun PLL_FRAC_CTRL2_POSTDIV1_SHIFT) |
250*4882a593Smuzhiyun (PLL_FRAC_CTRL2_POSTDIV2_MASK <<
251*4882a593Smuzhiyun PLL_FRAC_CTRL2_POSTDIV2_SHIFT));
252*4882a593Smuzhiyun val |= (params->frac << PLL_FRAC_CTRL2_FRAC_SHIFT) |
253*4882a593Smuzhiyun (params->postdiv1 << PLL_FRAC_CTRL2_POSTDIV1_SHIFT) |
254*4882a593Smuzhiyun (params->postdiv2 << PLL_FRAC_CTRL2_POSTDIV2_SHIFT);
255*4882a593Smuzhiyun pll_writel(pll, val, PLL_CTRL2);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* set operating mode */
258*4882a593Smuzhiyun if (params->frac)
259*4882a593Smuzhiyun pll_frac_set_mode(hw, PLL_MODE_FRAC);
260*4882a593Smuzhiyun else
261*4882a593Smuzhiyun pll_frac_set_mode(hw, PLL_MODE_INT);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (enabled)
264*4882a593Smuzhiyun pll_lock(pll);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
pll_gf40lp_frac_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)269*4882a593Smuzhiyun static unsigned long pll_gf40lp_frac_recalc_rate(struct clk_hw *hw,
270*4882a593Smuzhiyun unsigned long parent_rate)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
273*4882a593Smuzhiyun u64 val, prediv, fbdiv, frac, postdiv1, postdiv2, rate;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun val = pll_readl(pll, PLL_CTRL1);
276*4882a593Smuzhiyun prediv = (val >> PLL_CTRL1_REFDIV_SHIFT) & PLL_CTRL1_REFDIV_MASK;
277*4882a593Smuzhiyun fbdiv = (val >> PLL_CTRL1_FBDIV_SHIFT) & PLL_CTRL1_FBDIV_MASK;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun val = pll_readl(pll, PLL_CTRL2);
280*4882a593Smuzhiyun postdiv1 = (val >> PLL_FRAC_CTRL2_POSTDIV1_SHIFT) &
281*4882a593Smuzhiyun PLL_FRAC_CTRL2_POSTDIV1_MASK;
282*4882a593Smuzhiyun postdiv2 = (val >> PLL_FRAC_CTRL2_POSTDIV2_SHIFT) &
283*4882a593Smuzhiyun PLL_FRAC_CTRL2_POSTDIV2_MASK;
284*4882a593Smuzhiyun frac = (val >> PLL_FRAC_CTRL2_FRAC_SHIFT) & PLL_FRAC_CTRL2_FRAC_MASK;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* get operating mode (int/frac) and calculate rate accordingly */
287*4882a593Smuzhiyun rate = parent_rate;
288*4882a593Smuzhiyun if (pll_frac_get_mode(hw) == PLL_MODE_FRAC)
289*4882a593Smuzhiyun rate *= (fbdiv << 24) + frac;
290*4882a593Smuzhiyun else
291*4882a593Smuzhiyun rate *= (fbdiv << 24);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun rate = do_div_round_closest(rate, (prediv * postdiv1 * postdiv2) << 24);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun return rate;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun static const struct clk_ops pll_gf40lp_frac_ops = {
299*4882a593Smuzhiyun .enable = pll_gf40lp_frac_enable,
300*4882a593Smuzhiyun .disable = pll_gf40lp_frac_disable,
301*4882a593Smuzhiyun .is_enabled = pll_gf40lp_frac_is_enabled,
302*4882a593Smuzhiyun .recalc_rate = pll_gf40lp_frac_recalc_rate,
303*4882a593Smuzhiyun .round_rate = pll_round_rate,
304*4882a593Smuzhiyun .set_rate = pll_gf40lp_frac_set_rate,
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun static const struct clk_ops pll_gf40lp_frac_fixed_ops = {
308*4882a593Smuzhiyun .enable = pll_gf40lp_frac_enable,
309*4882a593Smuzhiyun .disable = pll_gf40lp_frac_disable,
310*4882a593Smuzhiyun .is_enabled = pll_gf40lp_frac_is_enabled,
311*4882a593Smuzhiyun .recalc_rate = pll_gf40lp_frac_recalc_rate,
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
pll_gf40lp_laint_enable(struct clk_hw * hw)314*4882a593Smuzhiyun static int pll_gf40lp_laint_enable(struct clk_hw *hw)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
317*4882a593Smuzhiyun u32 val;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun val = pll_readl(pll, PLL_CTRL1);
320*4882a593Smuzhiyun val &= ~(PLL_INT_CTRL1_PD |
321*4882a593Smuzhiyun PLL_INT_CTRL1_FOUTPOSTDIVPD | PLL_INT_CTRL1_FOUTVCOPD);
322*4882a593Smuzhiyun pll_writel(pll, val, PLL_CTRL1);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun val = pll_readl(pll, PLL_CTRL2);
325*4882a593Smuzhiyun val &= ~PLL_INT_CTRL2_BYPASS;
326*4882a593Smuzhiyun pll_writel(pll, val, PLL_CTRL2);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun pll_lock(pll);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun return 0;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
pll_gf40lp_laint_disable(struct clk_hw * hw)333*4882a593Smuzhiyun static void pll_gf40lp_laint_disable(struct clk_hw *hw)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
336*4882a593Smuzhiyun u32 val;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun val = pll_readl(pll, PLL_CTRL1);
339*4882a593Smuzhiyun val |= PLL_INT_CTRL1_PD;
340*4882a593Smuzhiyun pll_writel(pll, val, PLL_CTRL1);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
pll_gf40lp_laint_is_enabled(struct clk_hw * hw)343*4882a593Smuzhiyun static int pll_gf40lp_laint_is_enabled(struct clk_hw *hw)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun return !(pll_readl(pll, PLL_CTRL1) & PLL_INT_CTRL1_PD);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
pll_gf40lp_laint_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)350*4882a593Smuzhiyun static int pll_gf40lp_laint_set_rate(struct clk_hw *hw, unsigned long rate,
351*4882a593Smuzhiyun unsigned long parent_rate)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
354*4882a593Smuzhiyun struct pistachio_pll_rate_table *params;
355*4882a593Smuzhiyun int enabled = pll_gf40lp_laint_is_enabled(hw);
356*4882a593Smuzhiyun u32 val, vco, old_postdiv1, old_postdiv2;
357*4882a593Smuzhiyun const char *name = clk_hw_get_name(hw);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun if (rate < MIN_OUTPUT_LA || rate > MAX_OUTPUT_LA)
360*4882a593Smuzhiyun return -EINVAL;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun params = pll_get_params(pll, parent_rate, rate);
363*4882a593Smuzhiyun if (!params || !params->refdiv)
364*4882a593Smuzhiyun return -EINVAL;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun vco = div_u64(params->fref * params->fbdiv, params->refdiv);
367*4882a593Smuzhiyun if (vco < MIN_VCO_LA || vco > MAX_VCO_LA)
368*4882a593Smuzhiyun pr_warn("%s: VCO %u is out of range %lu..%lu\n", name, vco,
369*4882a593Smuzhiyun MIN_VCO_LA, MAX_VCO_LA);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun val = div_u64(params->fref, params->refdiv);
372*4882a593Smuzhiyun if (val < MIN_PFD)
373*4882a593Smuzhiyun pr_warn("%s: PFD %u is too low (min %lu)\n",
374*4882a593Smuzhiyun name, val, MIN_PFD);
375*4882a593Smuzhiyun if (val > vco / 16)
376*4882a593Smuzhiyun pr_warn("%s: PFD %u is too high (max %u)\n",
377*4882a593Smuzhiyun name, val, vco / 16);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun val = pll_readl(pll, PLL_CTRL1);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun old_postdiv1 = (val >> PLL_INT_CTRL1_POSTDIV1_SHIFT) &
382*4882a593Smuzhiyun PLL_INT_CTRL1_POSTDIV1_MASK;
383*4882a593Smuzhiyun old_postdiv2 = (val >> PLL_INT_CTRL1_POSTDIV2_SHIFT) &
384*4882a593Smuzhiyun PLL_INT_CTRL1_POSTDIV2_MASK;
385*4882a593Smuzhiyun if (enabled &&
386*4882a593Smuzhiyun (params->postdiv1 != old_postdiv1 ||
387*4882a593Smuzhiyun params->postdiv2 != old_postdiv2))
388*4882a593Smuzhiyun pr_warn("%s: changing postdiv while PLL is enabled\n", name);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun if (params->postdiv2 > params->postdiv1)
391*4882a593Smuzhiyun pr_warn("%s: postdiv2 should not exceed postdiv1\n", name);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun val &= ~((PLL_CTRL1_REFDIV_MASK << PLL_CTRL1_REFDIV_SHIFT) |
394*4882a593Smuzhiyun (PLL_CTRL1_FBDIV_MASK << PLL_CTRL1_FBDIV_SHIFT) |
395*4882a593Smuzhiyun (PLL_INT_CTRL1_POSTDIV1_MASK << PLL_INT_CTRL1_POSTDIV1_SHIFT) |
396*4882a593Smuzhiyun (PLL_INT_CTRL1_POSTDIV2_MASK << PLL_INT_CTRL1_POSTDIV2_SHIFT));
397*4882a593Smuzhiyun val |= (params->refdiv << PLL_CTRL1_REFDIV_SHIFT) |
398*4882a593Smuzhiyun (params->fbdiv << PLL_CTRL1_FBDIV_SHIFT) |
399*4882a593Smuzhiyun (params->postdiv1 << PLL_INT_CTRL1_POSTDIV1_SHIFT) |
400*4882a593Smuzhiyun (params->postdiv2 << PLL_INT_CTRL1_POSTDIV2_SHIFT);
401*4882a593Smuzhiyun pll_writel(pll, val, PLL_CTRL1);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun if (enabled)
404*4882a593Smuzhiyun pll_lock(pll);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun return 0;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
pll_gf40lp_laint_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)409*4882a593Smuzhiyun static unsigned long pll_gf40lp_laint_recalc_rate(struct clk_hw *hw,
410*4882a593Smuzhiyun unsigned long parent_rate)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun struct pistachio_clk_pll *pll = to_pistachio_pll(hw);
413*4882a593Smuzhiyun u32 val, prediv, fbdiv, postdiv1, postdiv2;
414*4882a593Smuzhiyun u64 rate = parent_rate;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun val = pll_readl(pll, PLL_CTRL1);
417*4882a593Smuzhiyun prediv = (val >> PLL_CTRL1_REFDIV_SHIFT) & PLL_CTRL1_REFDIV_MASK;
418*4882a593Smuzhiyun fbdiv = (val >> PLL_CTRL1_FBDIV_SHIFT) & PLL_CTRL1_FBDIV_MASK;
419*4882a593Smuzhiyun postdiv1 = (val >> PLL_INT_CTRL1_POSTDIV1_SHIFT) &
420*4882a593Smuzhiyun PLL_INT_CTRL1_POSTDIV1_MASK;
421*4882a593Smuzhiyun postdiv2 = (val >> PLL_INT_CTRL1_POSTDIV2_SHIFT) &
422*4882a593Smuzhiyun PLL_INT_CTRL1_POSTDIV2_MASK;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun rate *= fbdiv;
425*4882a593Smuzhiyun rate = do_div_round_closest(rate, prediv * postdiv1 * postdiv2);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun return rate;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun static const struct clk_ops pll_gf40lp_laint_ops = {
431*4882a593Smuzhiyun .enable = pll_gf40lp_laint_enable,
432*4882a593Smuzhiyun .disable = pll_gf40lp_laint_disable,
433*4882a593Smuzhiyun .is_enabled = pll_gf40lp_laint_is_enabled,
434*4882a593Smuzhiyun .recalc_rate = pll_gf40lp_laint_recalc_rate,
435*4882a593Smuzhiyun .round_rate = pll_round_rate,
436*4882a593Smuzhiyun .set_rate = pll_gf40lp_laint_set_rate,
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun static const struct clk_ops pll_gf40lp_laint_fixed_ops = {
440*4882a593Smuzhiyun .enable = pll_gf40lp_laint_enable,
441*4882a593Smuzhiyun .disable = pll_gf40lp_laint_disable,
442*4882a593Smuzhiyun .is_enabled = pll_gf40lp_laint_is_enabled,
443*4882a593Smuzhiyun .recalc_rate = pll_gf40lp_laint_recalc_rate,
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun
pll_register(const char * name,const char * parent_name,unsigned long flags,void __iomem * base,enum pistachio_pll_type type,struct pistachio_pll_rate_table * rates,unsigned int nr_rates)446*4882a593Smuzhiyun static struct clk *pll_register(const char *name, const char *parent_name,
447*4882a593Smuzhiyun unsigned long flags, void __iomem *base,
448*4882a593Smuzhiyun enum pistachio_pll_type type,
449*4882a593Smuzhiyun struct pistachio_pll_rate_table *rates,
450*4882a593Smuzhiyun unsigned int nr_rates)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun struct pistachio_clk_pll *pll;
453*4882a593Smuzhiyun struct clk_init_data init;
454*4882a593Smuzhiyun struct clk *clk;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun pll = kzalloc(sizeof(*pll), GFP_KERNEL);
457*4882a593Smuzhiyun if (!pll)
458*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun init.name = name;
461*4882a593Smuzhiyun init.flags = flags | CLK_GET_RATE_NOCACHE;
462*4882a593Smuzhiyun init.parent_names = &parent_name;
463*4882a593Smuzhiyun init.num_parents = 1;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun switch (type) {
466*4882a593Smuzhiyun case PLL_GF40LP_FRAC:
467*4882a593Smuzhiyun if (rates)
468*4882a593Smuzhiyun init.ops = &pll_gf40lp_frac_ops;
469*4882a593Smuzhiyun else
470*4882a593Smuzhiyun init.ops = &pll_gf40lp_frac_fixed_ops;
471*4882a593Smuzhiyun break;
472*4882a593Smuzhiyun case PLL_GF40LP_LAINT:
473*4882a593Smuzhiyun if (rates)
474*4882a593Smuzhiyun init.ops = &pll_gf40lp_laint_ops;
475*4882a593Smuzhiyun else
476*4882a593Smuzhiyun init.ops = &pll_gf40lp_laint_fixed_ops;
477*4882a593Smuzhiyun break;
478*4882a593Smuzhiyun default:
479*4882a593Smuzhiyun pr_err("Unrecognized PLL type %u\n", type);
480*4882a593Smuzhiyun kfree(pll);
481*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun pll->hw.init = &init;
485*4882a593Smuzhiyun pll->base = base;
486*4882a593Smuzhiyun pll->rates = rates;
487*4882a593Smuzhiyun pll->nr_rates = nr_rates;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun clk = clk_register(NULL, &pll->hw);
490*4882a593Smuzhiyun if (IS_ERR(clk))
491*4882a593Smuzhiyun kfree(pll);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun return clk;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
pistachio_clk_register_pll(struct pistachio_clk_provider * p,struct pistachio_pll * pll,unsigned int num)496*4882a593Smuzhiyun void pistachio_clk_register_pll(struct pistachio_clk_provider *p,
497*4882a593Smuzhiyun struct pistachio_pll *pll,
498*4882a593Smuzhiyun unsigned int num)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun struct clk *clk;
501*4882a593Smuzhiyun unsigned int i;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun for (i = 0; i < num; i++) {
504*4882a593Smuzhiyun clk = pll_register(pll[i].name, pll[i].parent,
505*4882a593Smuzhiyun 0, p->base + pll[i].reg_base,
506*4882a593Smuzhiyun pll[i].type, pll[i].rates,
507*4882a593Smuzhiyun pll[i].nr_rates);
508*4882a593Smuzhiyun p->clk_data.clks[pll[i].id] = clk;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun }
511