1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2012 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #ifndef __MXS_CLK_H
7*4882a593Smuzhiyun #define __MXS_CLK_H
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun struct clk;
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/spinlock.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define SET 0x4
15*4882a593Smuzhiyun #define CLR 0x8
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun extern spinlock_t mxs_lock;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun int mxs_clk_wait(void __iomem *reg, u8 shift);
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun struct clk *mxs_clk_pll(const char *name, const char *parent_name,
22*4882a593Smuzhiyun void __iomem *base, u8 power, unsigned long rate);
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun struct clk *mxs_clk_ref(const char *name, const char *parent_name,
25*4882a593Smuzhiyun void __iomem *reg, u8 idx);
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun struct clk *mxs_clk_div(const char *name, const char *parent_name,
28*4882a593Smuzhiyun void __iomem *reg, u8 shift, u8 width, u8 busy);
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct clk *mxs_clk_frac(const char *name, const char *parent_name,
31*4882a593Smuzhiyun void __iomem *reg, u8 shift, u8 width, u8 busy);
32*4882a593Smuzhiyun
mxs_clk_fixed(const char * name,int rate)33*4882a593Smuzhiyun static inline struct clk *mxs_clk_fixed(const char *name, int rate)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun return clk_register_fixed_rate(NULL, name, NULL, 0, rate);
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
mxs_clk_gate(const char * name,const char * parent_name,void __iomem * reg,u8 shift)38*4882a593Smuzhiyun static inline struct clk *mxs_clk_gate(const char *name,
39*4882a593Smuzhiyun const char *parent_name, void __iomem *reg, u8 shift)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun return clk_register_gate(NULL, name, parent_name, CLK_SET_RATE_PARENT,
42*4882a593Smuzhiyun reg, shift, CLK_GATE_SET_TO_DISABLE,
43*4882a593Smuzhiyun &mxs_lock);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
mxs_clk_mux(const char * name,void __iomem * reg,u8 shift,u8 width,const char * const * parent_names,int num_parents)46*4882a593Smuzhiyun static inline struct clk *mxs_clk_mux(const char *name, void __iomem *reg,
47*4882a593Smuzhiyun u8 shift, u8 width, const char *const *parent_names, int num_parents)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun return clk_register_mux(NULL, name, parent_names, num_parents,
50*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
51*4882a593Smuzhiyun reg, shift, width, 0, &mxs_lock);
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
mxs_clk_fixed_factor(const char * name,const char * parent_name,unsigned int mult,unsigned int div)54*4882a593Smuzhiyun static inline struct clk *mxs_clk_fixed_factor(const char *name,
55*4882a593Smuzhiyun const char *parent_name, unsigned int mult, unsigned int div)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun return clk_register_fixed_factor(NULL, name, parent_name,
58*4882a593Smuzhiyun CLK_SET_RATE_PARENT, mult, div);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #endif /* __MXS_CLK_H */
62