1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2012 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/slab.h>
10*4882a593Smuzhiyun #include "clk.h"
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun /**
13*4882a593Smuzhiyun * struct clk_ref - mxs reference clock
14*4882a593Smuzhiyun * @hw: clk_hw for the reference clock
15*4882a593Smuzhiyun * @reg: register address
16*4882a593Smuzhiyun * @idx: the index of the reference clock within the same register
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * The mxs reference clock sources from pll. Every 4 reference clocks share
19*4882a593Smuzhiyun * one register space, and @idx is used to identify them. Each reference
20*4882a593Smuzhiyun * clock has a gate control and a fractional * divider. The rate is calculated
21*4882a593Smuzhiyun * as pll rate * (18 / FRAC), where FRAC = 18 ~ 35.
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun struct clk_ref {
24*4882a593Smuzhiyun struct clk_hw hw;
25*4882a593Smuzhiyun void __iomem *reg;
26*4882a593Smuzhiyun u8 idx;
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define to_clk_ref(_hw) container_of(_hw, struct clk_ref, hw)
30*4882a593Smuzhiyun
clk_ref_enable(struct clk_hw * hw)31*4882a593Smuzhiyun static int clk_ref_enable(struct clk_hw *hw)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun struct clk_ref *ref = to_clk_ref(hw);
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun writel_relaxed(1 << ((ref->idx + 1) * 8 - 1), ref->reg + CLR);
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun return 0;
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun
clk_ref_disable(struct clk_hw * hw)40*4882a593Smuzhiyun static void clk_ref_disable(struct clk_hw *hw)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun struct clk_ref *ref = to_clk_ref(hw);
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun writel_relaxed(1 << ((ref->idx + 1) * 8 - 1), ref->reg + SET);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
clk_ref_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)47*4882a593Smuzhiyun static unsigned long clk_ref_recalc_rate(struct clk_hw *hw,
48*4882a593Smuzhiyun unsigned long parent_rate)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun struct clk_ref *ref = to_clk_ref(hw);
51*4882a593Smuzhiyun u64 tmp = parent_rate;
52*4882a593Smuzhiyun u8 frac = (readl_relaxed(ref->reg) >> (ref->idx * 8)) & 0x3f;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun tmp *= 18;
55*4882a593Smuzhiyun do_div(tmp, frac);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun return tmp;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
clk_ref_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)60*4882a593Smuzhiyun static long clk_ref_round_rate(struct clk_hw *hw, unsigned long rate,
61*4882a593Smuzhiyun unsigned long *prate)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun unsigned long parent_rate = *prate;
64*4882a593Smuzhiyun u64 tmp = parent_rate;
65*4882a593Smuzhiyun u8 frac;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun tmp = tmp * 18 + rate / 2;
68*4882a593Smuzhiyun do_div(tmp, rate);
69*4882a593Smuzhiyun frac = tmp;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun if (frac < 18)
72*4882a593Smuzhiyun frac = 18;
73*4882a593Smuzhiyun else if (frac > 35)
74*4882a593Smuzhiyun frac = 35;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun tmp = parent_rate;
77*4882a593Smuzhiyun tmp *= 18;
78*4882a593Smuzhiyun do_div(tmp, frac);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun return tmp;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
clk_ref_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)83*4882a593Smuzhiyun static int clk_ref_set_rate(struct clk_hw *hw, unsigned long rate,
84*4882a593Smuzhiyun unsigned long parent_rate)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun struct clk_ref *ref = to_clk_ref(hw);
87*4882a593Smuzhiyun unsigned long flags;
88*4882a593Smuzhiyun u64 tmp = parent_rate;
89*4882a593Smuzhiyun u32 val;
90*4882a593Smuzhiyun u8 frac, shift = ref->idx * 8;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun tmp = tmp * 18 + rate / 2;
93*4882a593Smuzhiyun do_div(tmp, rate);
94*4882a593Smuzhiyun frac = tmp;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun if (frac < 18)
97*4882a593Smuzhiyun frac = 18;
98*4882a593Smuzhiyun else if (frac > 35)
99*4882a593Smuzhiyun frac = 35;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun spin_lock_irqsave(&mxs_lock, flags);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun val = readl_relaxed(ref->reg);
104*4882a593Smuzhiyun val &= ~(0x3f << shift);
105*4882a593Smuzhiyun val |= frac << shift;
106*4882a593Smuzhiyun writel_relaxed(val, ref->reg);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun spin_unlock_irqrestore(&mxs_lock, flags);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun return 0;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static const struct clk_ops clk_ref_ops = {
114*4882a593Smuzhiyun .enable = clk_ref_enable,
115*4882a593Smuzhiyun .disable = clk_ref_disable,
116*4882a593Smuzhiyun .recalc_rate = clk_ref_recalc_rate,
117*4882a593Smuzhiyun .round_rate = clk_ref_round_rate,
118*4882a593Smuzhiyun .set_rate = clk_ref_set_rate,
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
mxs_clk_ref(const char * name,const char * parent_name,void __iomem * reg,u8 idx)121*4882a593Smuzhiyun struct clk *mxs_clk_ref(const char *name, const char *parent_name,
122*4882a593Smuzhiyun void __iomem *reg, u8 idx)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun struct clk_ref *ref;
125*4882a593Smuzhiyun struct clk *clk;
126*4882a593Smuzhiyun struct clk_init_data init;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun ref = kzalloc(sizeof(*ref), GFP_KERNEL);
129*4882a593Smuzhiyun if (!ref)
130*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun init.name = name;
133*4882a593Smuzhiyun init.ops = &clk_ref_ops;
134*4882a593Smuzhiyun init.flags = 0;
135*4882a593Smuzhiyun init.parent_names = (parent_name ? &parent_name: NULL);
136*4882a593Smuzhiyun init.num_parents = (parent_name ? 1 : 0);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun ref->reg = reg;
139*4882a593Smuzhiyun ref->idx = idx;
140*4882a593Smuzhiyun ref->hw.init = &init;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun clk = clk_register(NULL, &ref->hw);
143*4882a593Smuzhiyun if (IS_ERR(clk))
144*4882a593Smuzhiyun kfree(ref);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun return clk;
147*4882a593Smuzhiyun }
148