1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2012 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/slab.h>
11*4882a593Smuzhiyun #include "clk.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun /**
14*4882a593Smuzhiyun * struct clk_pll - mxs pll clock
15*4882a593Smuzhiyun * @hw: clk_hw for the pll
16*4882a593Smuzhiyun * @base: base address of the pll
17*4882a593Smuzhiyun * @power: the shift of power bit
18*4882a593Smuzhiyun * @rate: the clock rate of the pll
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * The mxs pll is a fixed rate clock with power and gate control,
21*4882a593Smuzhiyun * and the shift of gate bit is always 31.
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun struct clk_pll {
24*4882a593Smuzhiyun struct clk_hw hw;
25*4882a593Smuzhiyun void __iomem *base;
26*4882a593Smuzhiyun u8 power;
27*4882a593Smuzhiyun unsigned long rate;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define to_clk_pll(_hw) container_of(_hw, struct clk_pll, hw)
31*4882a593Smuzhiyun
clk_pll_prepare(struct clk_hw * hw)32*4882a593Smuzhiyun static int clk_pll_prepare(struct clk_hw *hw)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun struct clk_pll *pll = to_clk_pll(hw);
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun writel_relaxed(1 << pll->power, pll->base + SET);
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun udelay(10);
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun return 0;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
clk_pll_unprepare(struct clk_hw * hw)43*4882a593Smuzhiyun static void clk_pll_unprepare(struct clk_hw *hw)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun struct clk_pll *pll = to_clk_pll(hw);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun writel_relaxed(1 << pll->power, pll->base + CLR);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
clk_pll_enable(struct clk_hw * hw)50*4882a593Smuzhiyun static int clk_pll_enable(struct clk_hw *hw)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun struct clk_pll *pll = to_clk_pll(hw);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun writel_relaxed(1 << 31, pll->base + CLR);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun return 0;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
clk_pll_disable(struct clk_hw * hw)59*4882a593Smuzhiyun static void clk_pll_disable(struct clk_hw *hw)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun struct clk_pll *pll = to_clk_pll(hw);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun writel_relaxed(1 << 31, pll->base + SET);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
clk_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)66*4882a593Smuzhiyun static unsigned long clk_pll_recalc_rate(struct clk_hw *hw,
67*4882a593Smuzhiyun unsigned long parent_rate)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun struct clk_pll *pll = to_clk_pll(hw);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun return pll->rate;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static const struct clk_ops clk_pll_ops = {
75*4882a593Smuzhiyun .prepare = clk_pll_prepare,
76*4882a593Smuzhiyun .unprepare = clk_pll_unprepare,
77*4882a593Smuzhiyun .enable = clk_pll_enable,
78*4882a593Smuzhiyun .disable = clk_pll_disable,
79*4882a593Smuzhiyun .recalc_rate = clk_pll_recalc_rate,
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
mxs_clk_pll(const char * name,const char * parent_name,void __iomem * base,u8 power,unsigned long rate)82*4882a593Smuzhiyun struct clk *mxs_clk_pll(const char *name, const char *parent_name,
83*4882a593Smuzhiyun void __iomem *base, u8 power, unsigned long rate)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun struct clk_pll *pll;
86*4882a593Smuzhiyun struct clk *clk;
87*4882a593Smuzhiyun struct clk_init_data init;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun pll = kzalloc(sizeof(*pll), GFP_KERNEL);
90*4882a593Smuzhiyun if (!pll)
91*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun init.name = name;
94*4882a593Smuzhiyun init.ops = &clk_pll_ops;
95*4882a593Smuzhiyun init.flags = 0;
96*4882a593Smuzhiyun init.parent_names = (parent_name ? &parent_name: NULL);
97*4882a593Smuzhiyun init.num_parents = (parent_name ? 1 : 0);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun pll->base = base;
100*4882a593Smuzhiyun pll->rate = rate;
101*4882a593Smuzhiyun pll->power = power;
102*4882a593Smuzhiyun pll->hw.init = &init;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun clk = clk_register(NULL, &pll->hw);
105*4882a593Smuzhiyun if (IS_ERR(clk))
106*4882a593Smuzhiyun kfree(pll);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return clk;
109*4882a593Smuzhiyun }
110