1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2012 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk/mxs.h>
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/err.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun #include "clk.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun static void __iomem *clkctrl;
17*4882a593Smuzhiyun static void __iomem *digctrl;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define CLKCTRL clkctrl
20*4882a593Smuzhiyun #define DIGCTRL digctrl
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define PLLCTRL0 (CLKCTRL + 0x0000)
23*4882a593Smuzhiyun #define CPU (CLKCTRL + 0x0020)
24*4882a593Smuzhiyun #define HBUS (CLKCTRL + 0x0030)
25*4882a593Smuzhiyun #define XBUS (CLKCTRL + 0x0040)
26*4882a593Smuzhiyun #define XTAL (CLKCTRL + 0x0050)
27*4882a593Smuzhiyun #define PIX (CLKCTRL + 0x0060)
28*4882a593Smuzhiyun #define SSP (CLKCTRL + 0x0070)
29*4882a593Smuzhiyun #define GPMI (CLKCTRL + 0x0080)
30*4882a593Smuzhiyun #define SPDIF (CLKCTRL + 0x0090)
31*4882a593Smuzhiyun #define EMI (CLKCTRL + 0x00a0)
32*4882a593Smuzhiyun #define SAIF (CLKCTRL + 0x00c0)
33*4882a593Smuzhiyun #define TV (CLKCTRL + 0x00d0)
34*4882a593Smuzhiyun #define ETM (CLKCTRL + 0x00e0)
35*4882a593Smuzhiyun #define FRAC (CLKCTRL + 0x00f0)
36*4882a593Smuzhiyun #define CLKSEQ (CLKCTRL + 0x0110)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define BP_CPU_INTERRUPT_WAIT 12
39*4882a593Smuzhiyun #define BP_CLKSEQ_BYPASS_SAIF 0
40*4882a593Smuzhiyun #define BP_CLKSEQ_BYPASS_SSP 5
41*4882a593Smuzhiyun #define BP_SAIF_DIV_FRAC_EN 16
42*4882a593Smuzhiyun #define BP_FRAC_IOFRAC 24
43*4882a593Smuzhiyun
clk_misc_init(void)44*4882a593Smuzhiyun static void __init clk_misc_init(void)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun u32 val;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* Gate off cpu clock in WFI for power saving */
49*4882a593Smuzhiyun writel_relaxed(1 << BP_CPU_INTERRUPT_WAIT, CPU + SET);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* Clear BYPASS for SAIF */
52*4882a593Smuzhiyun writel_relaxed(1 << BP_CLKSEQ_BYPASS_SAIF, CLKSEQ + CLR);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* SAIF has to use frac div for functional operation */
55*4882a593Smuzhiyun val = readl_relaxed(SAIF);
56*4882a593Smuzhiyun val |= 1 << BP_SAIF_DIV_FRAC_EN;
57*4882a593Smuzhiyun writel_relaxed(val, SAIF);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /*
60*4882a593Smuzhiyun * Source ssp clock from ref_io than ref_xtal,
61*4882a593Smuzhiyun * as ref_xtal only provides 24 MHz as maximum.
62*4882a593Smuzhiyun */
63*4882a593Smuzhiyun writel_relaxed(1 << BP_CLKSEQ_BYPASS_SSP, CLKSEQ + CLR);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /*
66*4882a593Smuzhiyun * 480 MHz seems too high to be ssp clock source directly,
67*4882a593Smuzhiyun * so set frac to get a 288 MHz ref_io.
68*4882a593Smuzhiyun */
69*4882a593Smuzhiyun writel_relaxed(0x3f << BP_FRAC_IOFRAC, FRAC + CLR);
70*4882a593Smuzhiyun writel_relaxed(30 << BP_FRAC_IOFRAC, FRAC + SET);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static const char *const sel_pll[] __initconst = { "pll", "ref_xtal", };
74*4882a593Smuzhiyun static const char *const sel_cpu[] __initconst = { "ref_cpu", "ref_xtal", };
75*4882a593Smuzhiyun static const char *const sel_pix[] __initconst = { "ref_pix", "ref_xtal", };
76*4882a593Smuzhiyun static const char *const sel_io[] __initconst = { "ref_io", "ref_xtal", };
77*4882a593Smuzhiyun static const char *const cpu_sels[] __initconst = { "cpu_pll", "cpu_xtal", };
78*4882a593Smuzhiyun static const char *const emi_sels[] __initconst = { "emi_pll", "emi_xtal", };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun enum imx23_clk {
81*4882a593Smuzhiyun ref_xtal, pll, ref_cpu, ref_emi, ref_pix, ref_io, saif_sel,
82*4882a593Smuzhiyun lcdif_sel, gpmi_sel, ssp_sel, emi_sel, cpu, etm_sel, cpu_pll,
83*4882a593Smuzhiyun cpu_xtal, hbus, xbus, lcdif_div, ssp_div, gpmi_div, emi_pll,
84*4882a593Smuzhiyun emi_xtal, etm_div, saif_div, clk32k_div, rtc, adc, spdif_div,
85*4882a593Smuzhiyun clk32k, dri, pwm, filt, uart, ssp, gpmi, spdif, emi, saif,
86*4882a593Smuzhiyun lcdif, etm, usb, usb_phy,
87*4882a593Smuzhiyun clk_max
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static struct clk *clks[clk_max];
91*4882a593Smuzhiyun static struct clk_onecell_data clk_data;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun static enum imx23_clk clks_init_on[] __initdata = {
94*4882a593Smuzhiyun cpu, hbus, xbus, emi, uart,
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
mx23_clocks_init(struct device_node * np)97*4882a593Smuzhiyun static void __init mx23_clocks_init(struct device_node *np)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun struct device_node *dcnp;
100*4882a593Smuzhiyun u32 i;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun dcnp = of_find_compatible_node(NULL, NULL, "fsl,imx23-digctl");
103*4882a593Smuzhiyun digctrl = of_iomap(dcnp, 0);
104*4882a593Smuzhiyun WARN_ON(!digctrl);
105*4882a593Smuzhiyun of_node_put(dcnp);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun clkctrl = of_iomap(np, 0);
108*4882a593Smuzhiyun WARN_ON(!clkctrl);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun clk_misc_init();
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun clks[ref_xtal] = mxs_clk_fixed("ref_xtal", 24000000);
113*4882a593Smuzhiyun clks[pll] = mxs_clk_pll("pll", "ref_xtal", PLLCTRL0, 16, 480000000);
114*4882a593Smuzhiyun clks[ref_cpu] = mxs_clk_ref("ref_cpu", "pll", FRAC, 0);
115*4882a593Smuzhiyun clks[ref_emi] = mxs_clk_ref("ref_emi", "pll", FRAC, 1);
116*4882a593Smuzhiyun clks[ref_pix] = mxs_clk_ref("ref_pix", "pll", FRAC, 2);
117*4882a593Smuzhiyun clks[ref_io] = mxs_clk_ref("ref_io", "pll", FRAC, 3);
118*4882a593Smuzhiyun clks[saif_sel] = mxs_clk_mux("saif_sel", CLKSEQ, 0, 1, sel_pll, ARRAY_SIZE(sel_pll));
119*4882a593Smuzhiyun clks[lcdif_sel] = mxs_clk_mux("lcdif_sel", CLKSEQ, 1, 1, sel_pix, ARRAY_SIZE(sel_pix));
120*4882a593Smuzhiyun clks[gpmi_sel] = mxs_clk_mux("gpmi_sel", CLKSEQ, 4, 1, sel_io, ARRAY_SIZE(sel_io));
121*4882a593Smuzhiyun clks[ssp_sel] = mxs_clk_mux("ssp_sel", CLKSEQ, 5, 1, sel_io, ARRAY_SIZE(sel_io));
122*4882a593Smuzhiyun clks[emi_sel] = mxs_clk_mux("emi_sel", CLKSEQ, 6, 1, emi_sels, ARRAY_SIZE(emi_sels));
123*4882a593Smuzhiyun clks[cpu] = mxs_clk_mux("cpu", CLKSEQ, 7, 1, cpu_sels, ARRAY_SIZE(cpu_sels));
124*4882a593Smuzhiyun clks[etm_sel] = mxs_clk_mux("etm_sel", CLKSEQ, 8, 1, sel_cpu, ARRAY_SIZE(sel_cpu));
125*4882a593Smuzhiyun clks[cpu_pll] = mxs_clk_div("cpu_pll", "ref_cpu", CPU, 0, 6, 28);
126*4882a593Smuzhiyun clks[cpu_xtal] = mxs_clk_div("cpu_xtal", "ref_xtal", CPU, 16, 10, 29);
127*4882a593Smuzhiyun clks[hbus] = mxs_clk_div("hbus", "cpu", HBUS, 0, 5, 29);
128*4882a593Smuzhiyun clks[xbus] = mxs_clk_div("xbus", "ref_xtal", XBUS, 0, 10, 31);
129*4882a593Smuzhiyun clks[lcdif_div] = mxs_clk_div("lcdif_div", "lcdif_sel", PIX, 0, 12, 29);
130*4882a593Smuzhiyun clks[ssp_div] = mxs_clk_div("ssp_div", "ssp_sel", SSP, 0, 9, 29);
131*4882a593Smuzhiyun clks[gpmi_div] = mxs_clk_div("gpmi_div", "gpmi_sel", GPMI, 0, 10, 29);
132*4882a593Smuzhiyun clks[emi_pll] = mxs_clk_div("emi_pll", "ref_emi", EMI, 0, 6, 28);
133*4882a593Smuzhiyun clks[emi_xtal] = mxs_clk_div("emi_xtal", "ref_xtal", EMI, 8, 4, 29);
134*4882a593Smuzhiyun clks[etm_div] = mxs_clk_div("etm_div", "etm_sel", ETM, 0, 6, 29);
135*4882a593Smuzhiyun clks[saif_div] = mxs_clk_frac("saif_div", "saif_sel", SAIF, 0, 16, 29);
136*4882a593Smuzhiyun clks[clk32k_div] = mxs_clk_fixed_factor("clk32k_div", "ref_xtal", 1, 750);
137*4882a593Smuzhiyun clks[rtc] = mxs_clk_fixed_factor("rtc", "ref_xtal", 1, 768);
138*4882a593Smuzhiyun clks[adc] = mxs_clk_fixed_factor("adc", "clk32k", 1, 16);
139*4882a593Smuzhiyun clks[spdif_div] = mxs_clk_fixed_factor("spdif_div", "pll", 1, 4);
140*4882a593Smuzhiyun clks[clk32k] = mxs_clk_gate("clk32k", "clk32k_div", XTAL, 26);
141*4882a593Smuzhiyun clks[dri] = mxs_clk_gate("dri", "ref_xtal", XTAL, 28);
142*4882a593Smuzhiyun clks[pwm] = mxs_clk_gate("pwm", "ref_xtal", XTAL, 29);
143*4882a593Smuzhiyun clks[filt] = mxs_clk_gate("filt", "ref_xtal", XTAL, 30);
144*4882a593Smuzhiyun clks[uart] = mxs_clk_gate("uart", "ref_xtal", XTAL, 31);
145*4882a593Smuzhiyun clks[ssp] = mxs_clk_gate("ssp", "ssp_div", SSP, 31);
146*4882a593Smuzhiyun clks[gpmi] = mxs_clk_gate("gpmi", "gpmi_div", GPMI, 31);
147*4882a593Smuzhiyun clks[spdif] = mxs_clk_gate("spdif", "spdif_div", SPDIF, 31);
148*4882a593Smuzhiyun clks[emi] = mxs_clk_gate("emi", "emi_sel", EMI, 31);
149*4882a593Smuzhiyun clks[saif] = mxs_clk_gate("saif", "saif_div", SAIF, 31);
150*4882a593Smuzhiyun clks[lcdif] = mxs_clk_gate("lcdif", "lcdif_div", PIX, 31);
151*4882a593Smuzhiyun clks[etm] = mxs_clk_gate("etm", "etm_div", ETM, 31);
152*4882a593Smuzhiyun clks[usb] = mxs_clk_gate("usb", "usb_phy", DIGCTRL, 2);
153*4882a593Smuzhiyun clks[usb_phy] = clk_register_gate(NULL, "usb_phy", "pll", 0, PLLCTRL0, 18, 0, &mxs_lock);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(clks); i++)
156*4882a593Smuzhiyun if (IS_ERR(clks[i])) {
157*4882a593Smuzhiyun pr_err("i.MX23 clk %d: register failed with %ld\n",
158*4882a593Smuzhiyun i, PTR_ERR(clks[i]));
159*4882a593Smuzhiyun return;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun clk_data.clks = clks;
163*4882a593Smuzhiyun clk_data.clk_num = ARRAY_SIZE(clks);
164*4882a593Smuzhiyun of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(clks_init_on); i++)
167*4882a593Smuzhiyun clk_prepare_enable(clks[clks_init_on[i]]);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun CLK_OF_DECLARE(imx23_clkctrl, "fsl,imx23-clkctrl", mx23_clocks_init);
171