xref: /OK3568_Linux_fs/kernel/drivers/clk/mvebu/mv98dx3236.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Marvell MV98DX3236 SoC clocks
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2012 Marvell
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Gregory CLEMENT <gregory.clement@free-electrons.com>
8*4882a593Smuzhiyun  * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
9*4882a593Smuzhiyun  * Andrew Lunn <andrew@lunn.ch>
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/clk-provider.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include "common.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun  * For 98DX4251 Sample At Reset the CPU, DDR and Main PLL clocks are all
22*4882a593Smuzhiyun  * defined at the same time
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * SAR1[20:18]   : CPU frequency    DDR frequency   MPLL frequency
25*4882a593Smuzhiyun  *		 0  =  400 MHz	    400 MHz	    800 MHz
26*4882a593Smuzhiyun  *		 2  =  667 MHz	    667 MHz	    2000 MHz
27*4882a593Smuzhiyun  *		 3  =  800 MHz	    800 MHz	    1600 MHz
28*4882a593Smuzhiyun  *		 others reserved.
29*4882a593Smuzhiyun  *
30*4882a593Smuzhiyun  * For 98DX3236 Sample At Reset the CPU, DDR and Main PLL clocks are all
31*4882a593Smuzhiyun  * defined at the same time
32*4882a593Smuzhiyun  *
33*4882a593Smuzhiyun  * SAR1[20:18]   : CPU frequency    DDR frequency   MPLL frequency
34*4882a593Smuzhiyun  *		 1  =  667 MHz	    667 MHz	    2000 MHz
35*4882a593Smuzhiyun  *		 2  =  400 MHz	    400 MHz	    400 MHz
36*4882a593Smuzhiyun  *		 3  =  800 MHz	    800 MHz	    800 MHz
37*4882a593Smuzhiyun  *		 5  =  800 MHz	    400 MHz	    800 MHz
38*4882a593Smuzhiyun  *		 others reserved.
39*4882a593Smuzhiyun  */
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define SAR1_MV98DX3236_CPU_DDR_MPLL_FREQ_OPT		18
42*4882a593Smuzhiyun #define SAR1_MV98DX3236_CPU_DDR_MPLL_FREQ_OPT_MASK	0x7
43*4882a593Smuzhiyun 
mv98dx3236_get_tclk_freq(void __iomem * sar)44*4882a593Smuzhiyun static u32 __init mv98dx3236_get_tclk_freq(void __iomem *sar)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	/* Tclk = 200MHz, no SaR dependency */
47*4882a593Smuzhiyun 	return 200000000;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun static const u32 mv98dx3236_cpu_frequencies[] __initconst = {
51*4882a593Smuzhiyun 	0,
52*4882a593Smuzhiyun 	667000000,
53*4882a593Smuzhiyun 	400000000,
54*4882a593Smuzhiyun 	800000000,
55*4882a593Smuzhiyun 	0,
56*4882a593Smuzhiyun 	800000000,
57*4882a593Smuzhiyun 	0, 0,
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun static const u32 mv98dx4251_cpu_frequencies[] __initconst = {
61*4882a593Smuzhiyun 	400000000,
62*4882a593Smuzhiyun 	0,
63*4882a593Smuzhiyun 	667000000,
64*4882a593Smuzhiyun 	800000000,
65*4882a593Smuzhiyun 	0, 0, 0, 0,
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
mv98dx3236_get_cpu_freq(void __iomem * sar)68*4882a593Smuzhiyun static u32 __init mv98dx3236_get_cpu_freq(void __iomem *sar)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	u32 cpu_freq = 0;
71*4882a593Smuzhiyun 	u8 cpu_freq_select = 0;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	cpu_freq_select = ((readl(sar) >> SAR1_MV98DX3236_CPU_DDR_MPLL_FREQ_OPT) &
74*4882a593Smuzhiyun 			   SAR1_MV98DX3236_CPU_DDR_MPLL_FREQ_OPT_MASK);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	if (of_machine_is_compatible("marvell,armadaxp-98dx4251"))
77*4882a593Smuzhiyun 		cpu_freq = mv98dx4251_cpu_frequencies[cpu_freq_select];
78*4882a593Smuzhiyun 	else if (of_machine_is_compatible("marvell,armadaxp-98dx3236"))
79*4882a593Smuzhiyun 		cpu_freq = mv98dx3236_cpu_frequencies[cpu_freq_select];
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	if (!cpu_freq)
82*4882a593Smuzhiyun 		pr_err("CPU freq select unsupported %d\n", cpu_freq_select);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	return cpu_freq;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun enum {
88*4882a593Smuzhiyun 	MV98DX3236_CPU_TO_DDR,
89*4882a593Smuzhiyun 	MV98DX3236_CPU_TO_MPLL
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static const struct coreclk_ratio mv98dx3236_core_ratios[] __initconst = {
93*4882a593Smuzhiyun 	{ .id = MV98DX3236_CPU_TO_DDR, .name = "ddrclk" },
94*4882a593Smuzhiyun 	{ .id = MV98DX3236_CPU_TO_MPLL, .name = "mpll" },
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun static const int __initconst mv98dx3236_cpu_mpll_ratios[8][2] = {
98*4882a593Smuzhiyun 	{0, 1}, {3, 1}, {1, 1}, {1, 1},
99*4882a593Smuzhiyun 	{0, 1}, {1, 1}, {0, 1}, {0, 1},
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun static const int __initconst mv98dx3236_cpu_ddr_ratios[8][2] = {
103*4882a593Smuzhiyun 	{0, 1}, {1, 1}, {1, 1}, {1, 1},
104*4882a593Smuzhiyun 	{0, 1}, {1, 2}, {0, 1}, {0, 1},
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun static const int __initconst mv98dx4251_cpu_mpll_ratios[8][2] = {
108*4882a593Smuzhiyun 	{2, 1}, {0, 1}, {3, 1}, {2, 1},
109*4882a593Smuzhiyun 	{0, 1}, {0, 1}, {0, 1}, {0, 1},
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun static const int __initconst mv98dx4251_cpu_ddr_ratios[8][2] = {
113*4882a593Smuzhiyun 	{1, 1}, {0, 1}, {1, 1}, {1, 1},
114*4882a593Smuzhiyun 	{0, 1}, {0, 1}, {0, 1}, {0, 1},
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
mv98dx3236_get_clk_ratio(void __iomem * sar,int id,int * mult,int * div)117*4882a593Smuzhiyun static void __init mv98dx3236_get_clk_ratio(
118*4882a593Smuzhiyun 	void __iomem *sar, int id, int *mult, int *div)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	u32 opt = ((readl(sar) >> SAR1_MV98DX3236_CPU_DDR_MPLL_FREQ_OPT) &
121*4882a593Smuzhiyun 		SAR1_MV98DX3236_CPU_DDR_MPLL_FREQ_OPT_MASK);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	switch (id) {
124*4882a593Smuzhiyun 	case MV98DX3236_CPU_TO_DDR:
125*4882a593Smuzhiyun 		if (of_machine_is_compatible("marvell,armadaxp-98dx4251")) {
126*4882a593Smuzhiyun 			*mult = mv98dx4251_cpu_ddr_ratios[opt][0];
127*4882a593Smuzhiyun 			*div = mv98dx4251_cpu_ddr_ratios[opt][1];
128*4882a593Smuzhiyun 		} else if (of_machine_is_compatible("marvell,armadaxp-98dx3236")) {
129*4882a593Smuzhiyun 			*mult = mv98dx3236_cpu_ddr_ratios[opt][0];
130*4882a593Smuzhiyun 			*div = mv98dx3236_cpu_ddr_ratios[opt][1];
131*4882a593Smuzhiyun 		}
132*4882a593Smuzhiyun 		break;
133*4882a593Smuzhiyun 	case MV98DX3236_CPU_TO_MPLL:
134*4882a593Smuzhiyun 		if (of_machine_is_compatible("marvell,armadaxp-98dx4251")) {
135*4882a593Smuzhiyun 			*mult = mv98dx4251_cpu_mpll_ratios[opt][0];
136*4882a593Smuzhiyun 			*div = mv98dx4251_cpu_mpll_ratios[opt][1];
137*4882a593Smuzhiyun 		} else if (of_machine_is_compatible("marvell,armadaxp-98dx3236")) {
138*4882a593Smuzhiyun 			*mult = mv98dx3236_cpu_mpll_ratios[opt][0];
139*4882a593Smuzhiyun 			*div = mv98dx3236_cpu_mpll_ratios[opt][1];
140*4882a593Smuzhiyun 		}
141*4882a593Smuzhiyun 		break;
142*4882a593Smuzhiyun 	}
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun static const struct coreclk_soc_desc mv98dx3236_core_clocks = {
146*4882a593Smuzhiyun 	.get_tclk_freq = mv98dx3236_get_tclk_freq,
147*4882a593Smuzhiyun 	.get_cpu_freq = mv98dx3236_get_cpu_freq,
148*4882a593Smuzhiyun 	.get_clk_ratio = mv98dx3236_get_clk_ratio,
149*4882a593Smuzhiyun 	.ratios = mv98dx3236_core_ratios,
150*4882a593Smuzhiyun 	.num_ratios = ARRAY_SIZE(mv98dx3236_core_ratios),
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun  * Clock Gating Control
156*4882a593Smuzhiyun  */
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static const struct clk_gating_soc_desc mv98dx3236_gating_desc[] __initconst = {
159*4882a593Smuzhiyun 	{ "ge1", NULL, 3, 0 },
160*4882a593Smuzhiyun 	{ "ge0", NULL, 4, 0 },
161*4882a593Smuzhiyun 	{ "pex00", NULL, 5, 0 },
162*4882a593Smuzhiyun 	{ "sdio", NULL, 17, 0 },
163*4882a593Smuzhiyun 	{ "usb0", NULL, 18, 0 },
164*4882a593Smuzhiyun 	{ "xor0", NULL, 22, 0 },
165*4882a593Smuzhiyun 	{ }
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
mv98dx3236_clk_init(struct device_node * np)168*4882a593Smuzhiyun static void __init mv98dx3236_clk_init(struct device_node *np)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	struct device_node *cgnp =
171*4882a593Smuzhiyun 		of_find_compatible_node(NULL, NULL, "marvell,mv98dx3236-gating-clock");
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	mvebu_coreclk_setup(np, &mv98dx3236_core_clocks);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	if (cgnp) {
176*4882a593Smuzhiyun 		mvebu_clk_gating_setup(cgnp, mv98dx3236_gating_desc);
177*4882a593Smuzhiyun 		of_node_put(cgnp);
178*4882a593Smuzhiyun 	}
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun CLK_OF_DECLARE(mv98dx3236_clk, "marvell,mv98dx3236-core-clock", mv98dx3236_clk_init);
181