1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Marvell Dove PMU Core PLL divider driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Cleaned up by substantially rewriting, and converted to DT by
6*4882a593Smuzhiyun * Russell King. Origin is not known.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "dove-divider.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun struct dove_clk {
18*4882a593Smuzhiyun const char *name;
19*4882a593Smuzhiyun struct clk_hw hw;
20*4882a593Smuzhiyun void __iomem *base;
21*4882a593Smuzhiyun spinlock_t *lock;
22*4882a593Smuzhiyun u8 div_bit_start;
23*4882a593Smuzhiyun u8 div_bit_end;
24*4882a593Smuzhiyun u8 div_bit_load;
25*4882a593Smuzhiyun u8 div_bit_size;
26*4882a593Smuzhiyun u32 *divider_table;
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun enum {
30*4882a593Smuzhiyun DIV_CTRL0 = 0,
31*4882a593Smuzhiyun DIV_CTRL1 = 4,
32*4882a593Smuzhiyun DIV_CTRL1_N_RESET_MASK = BIT(10),
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define to_dove_clk(hw) container_of(hw, struct dove_clk, hw)
36*4882a593Smuzhiyun
dove_load_divider(void __iomem * base,u32 val,u32 mask,u32 load)37*4882a593Smuzhiyun static void dove_load_divider(void __iomem *base, u32 val, u32 mask, u32 load)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun u32 v;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun v = readl_relaxed(base + DIV_CTRL1) | DIV_CTRL1_N_RESET_MASK;
42*4882a593Smuzhiyun writel_relaxed(v, base + DIV_CTRL1);
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun v = (readl_relaxed(base + DIV_CTRL0) & ~(mask | load)) | val;
45*4882a593Smuzhiyun writel_relaxed(v, base + DIV_CTRL0);
46*4882a593Smuzhiyun writel_relaxed(v | load, base + DIV_CTRL0);
47*4882a593Smuzhiyun ndelay(250);
48*4882a593Smuzhiyun writel_relaxed(v, base + DIV_CTRL0);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
dove_get_divider(struct dove_clk * dc)51*4882a593Smuzhiyun static unsigned int dove_get_divider(struct dove_clk *dc)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun unsigned int divider;
54*4882a593Smuzhiyun u32 val;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun val = readl_relaxed(dc->base + DIV_CTRL0);
57*4882a593Smuzhiyun val >>= dc->div_bit_start;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun divider = val & ~(~0 << dc->div_bit_size);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun if (dc->divider_table)
62*4882a593Smuzhiyun divider = dc->divider_table[divider];
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun return divider;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
dove_calc_divider(const struct dove_clk * dc,unsigned long rate,unsigned long parent_rate,bool set)67*4882a593Smuzhiyun static int dove_calc_divider(const struct dove_clk *dc, unsigned long rate,
68*4882a593Smuzhiyun unsigned long parent_rate, bool set)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun unsigned int divider, max;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun divider = DIV_ROUND_CLOSEST(parent_rate, rate);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun if (dc->divider_table) {
75*4882a593Smuzhiyun unsigned int i;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun for (i = 0; dc->divider_table[i]; i++)
78*4882a593Smuzhiyun if (divider == dc->divider_table[i]) {
79*4882a593Smuzhiyun divider = i;
80*4882a593Smuzhiyun break;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun if (!dc->divider_table[i])
84*4882a593Smuzhiyun return -EINVAL;
85*4882a593Smuzhiyun } else {
86*4882a593Smuzhiyun max = 1 << dc->div_bit_size;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun if (set && (divider == 0 || divider >= max))
89*4882a593Smuzhiyun return -EINVAL;
90*4882a593Smuzhiyun if (divider >= max)
91*4882a593Smuzhiyun divider = max - 1;
92*4882a593Smuzhiyun else if (divider == 0)
93*4882a593Smuzhiyun divider = 1;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun return divider;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
dove_recalc_rate(struct clk_hw * hw,unsigned long parent)99*4882a593Smuzhiyun static unsigned long dove_recalc_rate(struct clk_hw *hw, unsigned long parent)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun struct dove_clk *dc = to_dove_clk(hw);
102*4882a593Smuzhiyun unsigned int divider = dove_get_divider(dc);
103*4882a593Smuzhiyun unsigned long rate = DIV_ROUND_CLOSEST(parent, divider);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun pr_debug("%s(): %s divider=%u parent=%lu rate=%lu\n",
106*4882a593Smuzhiyun __func__, dc->name, divider, parent, rate);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return rate;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
dove_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent)111*4882a593Smuzhiyun static long dove_round_rate(struct clk_hw *hw, unsigned long rate,
112*4882a593Smuzhiyun unsigned long *parent)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun struct dove_clk *dc = to_dove_clk(hw);
115*4882a593Smuzhiyun unsigned long parent_rate = *parent;
116*4882a593Smuzhiyun int divider;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun divider = dove_calc_divider(dc, rate, parent_rate, false);
119*4882a593Smuzhiyun if (divider < 0)
120*4882a593Smuzhiyun return divider;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun rate = DIV_ROUND_CLOSEST(parent_rate, divider);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun pr_debug("%s(): %s divider=%u parent=%lu rate=%lu\n",
125*4882a593Smuzhiyun __func__, dc->name, divider, parent_rate, rate);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun return rate;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
dove_set_clock(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)130*4882a593Smuzhiyun static int dove_set_clock(struct clk_hw *hw, unsigned long rate,
131*4882a593Smuzhiyun unsigned long parent_rate)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun struct dove_clk *dc = to_dove_clk(hw);
134*4882a593Smuzhiyun u32 mask, load, div;
135*4882a593Smuzhiyun int divider;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun divider = dove_calc_divider(dc, rate, parent_rate, true);
138*4882a593Smuzhiyun if (divider < 0)
139*4882a593Smuzhiyun return divider;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun pr_debug("%s(): %s divider=%u parent=%lu rate=%lu\n",
142*4882a593Smuzhiyun __func__, dc->name, divider, parent_rate, rate);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun div = (u32)divider << dc->div_bit_start;
145*4882a593Smuzhiyun mask = ~(~0 << dc->div_bit_size) << dc->div_bit_start;
146*4882a593Smuzhiyun load = BIT(dc->div_bit_load);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun spin_lock(dc->lock);
149*4882a593Smuzhiyun dove_load_divider(dc->base, div, mask, load);
150*4882a593Smuzhiyun spin_unlock(dc->lock);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun static const struct clk_ops dove_divider_ops = {
156*4882a593Smuzhiyun .set_rate = dove_set_clock,
157*4882a593Smuzhiyun .round_rate = dove_round_rate,
158*4882a593Smuzhiyun .recalc_rate = dove_recalc_rate,
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
clk_register_dove_divider(struct device * dev,struct dove_clk * dc,const char ** parent_names,size_t num_parents,void __iomem * base)161*4882a593Smuzhiyun static struct clk *clk_register_dove_divider(struct device *dev,
162*4882a593Smuzhiyun struct dove_clk *dc, const char **parent_names, size_t num_parents,
163*4882a593Smuzhiyun void __iomem *base)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun char name[32];
166*4882a593Smuzhiyun struct clk_init_data init = {
167*4882a593Smuzhiyun .name = name,
168*4882a593Smuzhiyun .ops = &dove_divider_ops,
169*4882a593Smuzhiyun .parent_names = parent_names,
170*4882a593Smuzhiyun .num_parents = num_parents,
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun strlcpy(name, dc->name, sizeof(name));
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun dc->hw.init = &init;
176*4882a593Smuzhiyun dc->base = base;
177*4882a593Smuzhiyun dc->div_bit_size = dc->div_bit_end - dc->div_bit_start + 1;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun return clk_register(dev, &dc->hw);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun static DEFINE_SPINLOCK(dove_divider_lock);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun static u32 axi_divider[] = {-1, 2, 1, 3, 4, 6, 5, 7, 8, 10, 9, 0};
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static struct dove_clk dove_hw_clocks[4] = {
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun .name = "axi",
189*4882a593Smuzhiyun .lock = &dove_divider_lock,
190*4882a593Smuzhiyun .div_bit_start = 1,
191*4882a593Smuzhiyun .div_bit_end = 6,
192*4882a593Smuzhiyun .div_bit_load = 7,
193*4882a593Smuzhiyun .divider_table = axi_divider,
194*4882a593Smuzhiyun }, {
195*4882a593Smuzhiyun .name = "gpu",
196*4882a593Smuzhiyun .lock = &dove_divider_lock,
197*4882a593Smuzhiyun .div_bit_start = 8,
198*4882a593Smuzhiyun .div_bit_end = 13,
199*4882a593Smuzhiyun .div_bit_load = 14,
200*4882a593Smuzhiyun }, {
201*4882a593Smuzhiyun .name = "vmeta",
202*4882a593Smuzhiyun .lock = &dove_divider_lock,
203*4882a593Smuzhiyun .div_bit_start = 15,
204*4882a593Smuzhiyun .div_bit_end = 20,
205*4882a593Smuzhiyun .div_bit_load = 21,
206*4882a593Smuzhiyun }, {
207*4882a593Smuzhiyun .name = "lcd",
208*4882a593Smuzhiyun .lock = &dove_divider_lock,
209*4882a593Smuzhiyun .div_bit_start = 22,
210*4882a593Smuzhiyun .div_bit_end = 27,
211*4882a593Smuzhiyun .div_bit_load = 28,
212*4882a593Smuzhiyun },
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun static const char *core_pll[] = {
216*4882a593Smuzhiyun "core-pll",
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
dove_divider_init(struct device * dev,void __iomem * base,struct clk ** clks)219*4882a593Smuzhiyun static int dove_divider_init(struct device *dev, void __iomem *base,
220*4882a593Smuzhiyun struct clk **clks)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct clk *clk;
223*4882a593Smuzhiyun int i;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /*
226*4882a593Smuzhiyun * Create the core PLL clock. We treat this as a fixed rate
227*4882a593Smuzhiyun * clock as we don't know any better, and documentation is sparse.
228*4882a593Smuzhiyun */
229*4882a593Smuzhiyun clk = clk_register_fixed_rate(dev, core_pll[0], NULL, 0, 2000000000UL);
230*4882a593Smuzhiyun if (IS_ERR(clk))
231*4882a593Smuzhiyun return PTR_ERR(clk);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(dove_hw_clocks); i++)
234*4882a593Smuzhiyun clks[i] = clk_register_dove_divider(dev, &dove_hw_clocks[i],
235*4882a593Smuzhiyun core_pll,
236*4882a593Smuzhiyun ARRAY_SIZE(core_pll), base);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun return 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun static struct clk *dove_divider_clocks[4];
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun static struct clk_onecell_data dove_divider_data = {
244*4882a593Smuzhiyun .clks = dove_divider_clocks,
245*4882a593Smuzhiyun .clk_num = ARRAY_SIZE(dove_divider_clocks),
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun
dove_divider_clk_init(struct device_node * np)248*4882a593Smuzhiyun void __init dove_divider_clk_init(struct device_node *np)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun void __iomem *base;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun base = of_iomap(np, 0);
253*4882a593Smuzhiyun if (WARN_ON(!base))
254*4882a593Smuzhiyun return;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun if (WARN_ON(dove_divider_init(NULL, base, dove_divider_clocks))) {
257*4882a593Smuzhiyun iounmap(base);
258*4882a593Smuzhiyun return;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun of_clk_add_provider(np, of_clk_src_onecell_get, &dove_divider_data);
262*4882a593Smuzhiyun }
263