1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Marvell Armada CP110 System Controller
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016 Marvell
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun /*
12*4882a593Smuzhiyun * CP110 has 6 core clocks:
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * - PLL0 (1 Ghz)
15*4882a593Smuzhiyun * - PPv2 core (1/3 PLL0)
16*4882a593Smuzhiyun * - x2 Core (1/2 PLL0)
17*4882a593Smuzhiyun * - Core (1/2 x2 Core)
18*4882a593Smuzhiyun * - SDIO (2/5 PLL0)
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * - NAND clock, which is either:
21*4882a593Smuzhiyun * - Equal to SDIO clock
22*4882a593Smuzhiyun * - 2/5 PLL0
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * CP110 has 32 gateable clocks, for the various peripherals in the IP.
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define pr_fmt(fmt) "cp110-system-controller: " fmt
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include "armada_ap_cp_helper.h"
30*4882a593Smuzhiyun #include <linux/clk-provider.h>
31*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
32*4882a593Smuzhiyun #include <linux/init.h>
33*4882a593Smuzhiyun #include <linux/of.h>
34*4882a593Smuzhiyun #include <linux/platform_device.h>
35*4882a593Smuzhiyun #include <linux/regmap.h>
36*4882a593Smuzhiyun #include <linux/slab.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define CP110_PM_CLOCK_GATING_REG 0x220
39*4882a593Smuzhiyun #define CP110_NAND_FLASH_CLK_CTRL_REG 0x700
40*4882a593Smuzhiyun #define NF_CLOCK_SEL_400_MASK BIT(0)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun enum {
43*4882a593Smuzhiyun CP110_CLK_TYPE_CORE,
44*4882a593Smuzhiyun CP110_CLK_TYPE_GATABLE,
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define CP110_MAX_CORE_CLOCKS 6
48*4882a593Smuzhiyun #define CP110_MAX_GATABLE_CLOCKS 32
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define CP110_CLK_NUM \
51*4882a593Smuzhiyun (CP110_MAX_CORE_CLOCKS + CP110_MAX_GATABLE_CLOCKS)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define CP110_CORE_PLL0 0
54*4882a593Smuzhiyun #define CP110_CORE_PPV2 1
55*4882a593Smuzhiyun #define CP110_CORE_X2CORE 2
56*4882a593Smuzhiyun #define CP110_CORE_CORE 3
57*4882a593Smuzhiyun #define CP110_CORE_NAND 4
58*4882a593Smuzhiyun #define CP110_CORE_SDIO 5
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* A number of gateable clocks need special handling */
61*4882a593Smuzhiyun #define CP110_GATE_AUDIO 0
62*4882a593Smuzhiyun #define CP110_GATE_COMM_UNIT 1
63*4882a593Smuzhiyun #define CP110_GATE_NAND 2
64*4882a593Smuzhiyun #define CP110_GATE_PPV2 3
65*4882a593Smuzhiyun #define CP110_GATE_SDIO 4
66*4882a593Smuzhiyun #define CP110_GATE_MG 5
67*4882a593Smuzhiyun #define CP110_GATE_MG_CORE 6
68*4882a593Smuzhiyun #define CP110_GATE_XOR1 7
69*4882a593Smuzhiyun #define CP110_GATE_XOR0 8
70*4882a593Smuzhiyun #define CP110_GATE_GOP_DP 9
71*4882a593Smuzhiyun #define CP110_GATE_PCIE_X1_0 11
72*4882a593Smuzhiyun #define CP110_GATE_PCIE_X1_1 12
73*4882a593Smuzhiyun #define CP110_GATE_PCIE_X4 13
74*4882a593Smuzhiyun #define CP110_GATE_PCIE_XOR 14
75*4882a593Smuzhiyun #define CP110_GATE_SATA 15
76*4882a593Smuzhiyun #define CP110_GATE_SATA_USB 16
77*4882a593Smuzhiyun #define CP110_GATE_MAIN 17
78*4882a593Smuzhiyun #define CP110_GATE_SDMMC_GOP 18
79*4882a593Smuzhiyun #define CP110_GATE_SLOW_IO 21
80*4882a593Smuzhiyun #define CP110_GATE_USB3H0 22
81*4882a593Smuzhiyun #define CP110_GATE_USB3H1 23
82*4882a593Smuzhiyun #define CP110_GATE_USB3DEV 24
83*4882a593Smuzhiyun #define CP110_GATE_EIP150 25
84*4882a593Smuzhiyun #define CP110_GATE_EIP197 26
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static const char * const gate_base_names[] = {
87*4882a593Smuzhiyun [CP110_GATE_AUDIO] = "audio",
88*4882a593Smuzhiyun [CP110_GATE_COMM_UNIT] = "communit",
89*4882a593Smuzhiyun [CP110_GATE_NAND] = "nand",
90*4882a593Smuzhiyun [CP110_GATE_PPV2] = "ppv2",
91*4882a593Smuzhiyun [CP110_GATE_SDIO] = "sdio",
92*4882a593Smuzhiyun [CP110_GATE_MG] = "mg-domain",
93*4882a593Smuzhiyun [CP110_GATE_MG_CORE] = "mg-core",
94*4882a593Smuzhiyun [CP110_GATE_XOR1] = "xor1",
95*4882a593Smuzhiyun [CP110_GATE_XOR0] = "xor0",
96*4882a593Smuzhiyun [CP110_GATE_GOP_DP] = "gop-dp",
97*4882a593Smuzhiyun [CP110_GATE_PCIE_X1_0] = "pcie_x10",
98*4882a593Smuzhiyun [CP110_GATE_PCIE_X1_1] = "pcie_x11",
99*4882a593Smuzhiyun [CP110_GATE_PCIE_X4] = "pcie_x4",
100*4882a593Smuzhiyun [CP110_GATE_PCIE_XOR] = "pcie-xor",
101*4882a593Smuzhiyun [CP110_GATE_SATA] = "sata",
102*4882a593Smuzhiyun [CP110_GATE_SATA_USB] = "sata-usb",
103*4882a593Smuzhiyun [CP110_GATE_MAIN] = "main",
104*4882a593Smuzhiyun [CP110_GATE_SDMMC_GOP] = "sd-mmc-gop",
105*4882a593Smuzhiyun [CP110_GATE_SLOW_IO] = "slow-io",
106*4882a593Smuzhiyun [CP110_GATE_USB3H0] = "usb3h0",
107*4882a593Smuzhiyun [CP110_GATE_USB3H1] = "usb3h1",
108*4882a593Smuzhiyun [CP110_GATE_USB3DEV] = "usb3dev",
109*4882a593Smuzhiyun [CP110_GATE_EIP150] = "eip150",
110*4882a593Smuzhiyun [CP110_GATE_EIP197] = "eip197"
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun struct cp110_gate_clk {
114*4882a593Smuzhiyun struct clk_hw hw;
115*4882a593Smuzhiyun struct regmap *regmap;
116*4882a593Smuzhiyun u8 bit_idx;
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #define to_cp110_gate_clk(hw) container_of(hw, struct cp110_gate_clk, hw)
120*4882a593Smuzhiyun
cp110_gate_enable(struct clk_hw * hw)121*4882a593Smuzhiyun static int cp110_gate_enable(struct clk_hw *hw)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun struct cp110_gate_clk *gate = to_cp110_gate_clk(hw);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun regmap_update_bits(gate->regmap, CP110_PM_CLOCK_GATING_REG,
126*4882a593Smuzhiyun BIT(gate->bit_idx), BIT(gate->bit_idx));
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun return 0;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
cp110_gate_disable(struct clk_hw * hw)131*4882a593Smuzhiyun static void cp110_gate_disable(struct clk_hw *hw)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun struct cp110_gate_clk *gate = to_cp110_gate_clk(hw);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun regmap_update_bits(gate->regmap, CP110_PM_CLOCK_GATING_REG,
136*4882a593Smuzhiyun BIT(gate->bit_idx), 0);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
cp110_gate_is_enabled(struct clk_hw * hw)139*4882a593Smuzhiyun static int cp110_gate_is_enabled(struct clk_hw *hw)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun struct cp110_gate_clk *gate = to_cp110_gate_clk(hw);
142*4882a593Smuzhiyun u32 val;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun regmap_read(gate->regmap, CP110_PM_CLOCK_GATING_REG, &val);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun return val & BIT(gate->bit_idx);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun static const struct clk_ops cp110_gate_ops = {
150*4882a593Smuzhiyun .enable = cp110_gate_enable,
151*4882a593Smuzhiyun .disable = cp110_gate_disable,
152*4882a593Smuzhiyun .is_enabled = cp110_gate_is_enabled,
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun
cp110_register_gate(const char * name,const char * parent_name,struct regmap * regmap,u8 bit_idx)155*4882a593Smuzhiyun static struct clk_hw *cp110_register_gate(const char *name,
156*4882a593Smuzhiyun const char *parent_name,
157*4882a593Smuzhiyun struct regmap *regmap, u8 bit_idx)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun struct cp110_gate_clk *gate;
160*4882a593Smuzhiyun struct clk_hw *hw;
161*4882a593Smuzhiyun struct clk_init_data init;
162*4882a593Smuzhiyun int ret;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun gate = kzalloc(sizeof(*gate), GFP_KERNEL);
165*4882a593Smuzhiyun if (!gate)
166*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun memset(&init, 0, sizeof(init));
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun init.name = name;
171*4882a593Smuzhiyun init.ops = &cp110_gate_ops;
172*4882a593Smuzhiyun init.parent_names = &parent_name;
173*4882a593Smuzhiyun init.num_parents = 1;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun gate->regmap = regmap;
176*4882a593Smuzhiyun gate->bit_idx = bit_idx;
177*4882a593Smuzhiyun gate->hw.init = &init;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun hw = &gate->hw;
180*4882a593Smuzhiyun ret = clk_hw_register(NULL, hw);
181*4882a593Smuzhiyun if (ret) {
182*4882a593Smuzhiyun kfree(gate);
183*4882a593Smuzhiyun hw = ERR_PTR(ret);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return hw;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
cp110_unregister_gate(struct clk_hw * hw)189*4882a593Smuzhiyun static void cp110_unregister_gate(struct clk_hw *hw)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun clk_hw_unregister(hw);
192*4882a593Smuzhiyun kfree(to_cp110_gate_clk(hw));
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
cp110_of_clk_get(struct of_phandle_args * clkspec,void * data)195*4882a593Smuzhiyun static struct clk_hw *cp110_of_clk_get(struct of_phandle_args *clkspec,
196*4882a593Smuzhiyun void *data)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun struct clk_hw_onecell_data *clk_data = data;
199*4882a593Smuzhiyun unsigned int type = clkspec->args[0];
200*4882a593Smuzhiyun unsigned int idx = clkspec->args[1];
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if (type == CP110_CLK_TYPE_CORE) {
203*4882a593Smuzhiyun if (idx >= CP110_MAX_CORE_CLOCKS)
204*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
205*4882a593Smuzhiyun return clk_data->hws[idx];
206*4882a593Smuzhiyun } else if (type == CP110_CLK_TYPE_GATABLE) {
207*4882a593Smuzhiyun if (idx >= CP110_MAX_GATABLE_CLOCKS)
208*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
209*4882a593Smuzhiyun return clk_data->hws[CP110_MAX_CORE_CLOCKS + idx];
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
cp110_syscon_common_probe(struct platform_device * pdev,struct device_node * syscon_node)215*4882a593Smuzhiyun static int cp110_syscon_common_probe(struct platform_device *pdev,
216*4882a593Smuzhiyun struct device_node *syscon_node)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun struct regmap *regmap;
219*4882a593Smuzhiyun struct device *dev = &pdev->dev;
220*4882a593Smuzhiyun struct device_node *np = dev->of_node;
221*4882a593Smuzhiyun const char *ppv2_name, *pll0_name, *core_name, *x2core_name, *nand_name,
222*4882a593Smuzhiyun *sdio_name;
223*4882a593Smuzhiyun struct clk_hw_onecell_data *cp110_clk_data;
224*4882a593Smuzhiyun struct clk_hw *hw, **cp110_clks;
225*4882a593Smuzhiyun u32 nand_clk_ctrl;
226*4882a593Smuzhiyun int i, ret;
227*4882a593Smuzhiyun char *gate_name[ARRAY_SIZE(gate_base_names)];
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun regmap = syscon_node_to_regmap(syscon_node);
230*4882a593Smuzhiyun if (IS_ERR(regmap))
231*4882a593Smuzhiyun return PTR_ERR(regmap);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun ret = regmap_read(regmap, CP110_NAND_FLASH_CLK_CTRL_REG,
234*4882a593Smuzhiyun &nand_clk_ctrl);
235*4882a593Smuzhiyun if (ret)
236*4882a593Smuzhiyun return ret;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun cp110_clk_data = devm_kzalloc(dev, struct_size(cp110_clk_data, hws,
239*4882a593Smuzhiyun CP110_CLK_NUM),
240*4882a593Smuzhiyun GFP_KERNEL);
241*4882a593Smuzhiyun if (!cp110_clk_data)
242*4882a593Smuzhiyun return -ENOMEM;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun cp110_clks = cp110_clk_data->hws;
245*4882a593Smuzhiyun cp110_clk_data->num = CP110_CLK_NUM;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* Register the PLL0 which is the root of the hw tree */
248*4882a593Smuzhiyun pll0_name = ap_cp_unique_name(dev, syscon_node, "pll0");
249*4882a593Smuzhiyun hw = clk_hw_register_fixed_rate(NULL, pll0_name, NULL, 0,
250*4882a593Smuzhiyun 1000 * 1000 * 1000);
251*4882a593Smuzhiyun if (IS_ERR(hw)) {
252*4882a593Smuzhiyun ret = PTR_ERR(hw);
253*4882a593Smuzhiyun goto fail_pll0;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun cp110_clks[CP110_CORE_PLL0] = hw;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* PPv2 is PLL0/3 */
259*4882a593Smuzhiyun ppv2_name = ap_cp_unique_name(dev, syscon_node, "ppv2-core");
260*4882a593Smuzhiyun hw = clk_hw_register_fixed_factor(NULL, ppv2_name, pll0_name, 0, 1, 3);
261*4882a593Smuzhiyun if (IS_ERR(hw)) {
262*4882a593Smuzhiyun ret = PTR_ERR(hw);
263*4882a593Smuzhiyun goto fail_ppv2;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun cp110_clks[CP110_CORE_PPV2] = hw;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /* X2CORE clock is PLL0/2 */
269*4882a593Smuzhiyun x2core_name = ap_cp_unique_name(dev, syscon_node, "x2core");
270*4882a593Smuzhiyun hw = clk_hw_register_fixed_factor(NULL, x2core_name, pll0_name,
271*4882a593Smuzhiyun 0, 1, 2);
272*4882a593Smuzhiyun if (IS_ERR(hw)) {
273*4882a593Smuzhiyun ret = PTR_ERR(hw);
274*4882a593Smuzhiyun goto fail_eip;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun cp110_clks[CP110_CORE_X2CORE] = hw;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* Core clock is X2CORE/2 */
280*4882a593Smuzhiyun core_name = ap_cp_unique_name(dev, syscon_node, "core");
281*4882a593Smuzhiyun hw = clk_hw_register_fixed_factor(NULL, core_name, x2core_name,
282*4882a593Smuzhiyun 0, 1, 2);
283*4882a593Smuzhiyun if (IS_ERR(hw)) {
284*4882a593Smuzhiyun ret = PTR_ERR(hw);
285*4882a593Smuzhiyun goto fail_core;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun cp110_clks[CP110_CORE_CORE] = hw;
289*4882a593Smuzhiyun /* NAND can be either PLL0/2.5 or core clock */
290*4882a593Smuzhiyun nand_name = ap_cp_unique_name(dev, syscon_node, "nand-core");
291*4882a593Smuzhiyun if (nand_clk_ctrl & NF_CLOCK_SEL_400_MASK)
292*4882a593Smuzhiyun hw = clk_hw_register_fixed_factor(NULL, nand_name,
293*4882a593Smuzhiyun pll0_name, 0, 2, 5);
294*4882a593Smuzhiyun else
295*4882a593Smuzhiyun hw = clk_hw_register_fixed_factor(NULL, nand_name,
296*4882a593Smuzhiyun core_name, 0, 1, 1);
297*4882a593Smuzhiyun if (IS_ERR(hw)) {
298*4882a593Smuzhiyun ret = PTR_ERR(hw);
299*4882a593Smuzhiyun goto fail_nand;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun cp110_clks[CP110_CORE_NAND] = hw;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* SDIO clock is PLL0/2.5 */
305*4882a593Smuzhiyun sdio_name = ap_cp_unique_name(dev, syscon_node, "sdio-core");
306*4882a593Smuzhiyun hw = clk_hw_register_fixed_factor(NULL, sdio_name,
307*4882a593Smuzhiyun pll0_name, 0, 2, 5);
308*4882a593Smuzhiyun if (IS_ERR(hw)) {
309*4882a593Smuzhiyun ret = PTR_ERR(hw);
310*4882a593Smuzhiyun goto fail_sdio;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun cp110_clks[CP110_CORE_SDIO] = hw;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* create the unique name for all the gate clocks */
316*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(gate_base_names); i++)
317*4882a593Smuzhiyun gate_name[i] = ap_cp_unique_name(dev, syscon_node,
318*4882a593Smuzhiyun gate_base_names[i]);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(gate_base_names); i++) {
321*4882a593Smuzhiyun const char *parent;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun if (gate_name[i] == NULL)
324*4882a593Smuzhiyun continue;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun switch (i) {
327*4882a593Smuzhiyun case CP110_GATE_NAND:
328*4882a593Smuzhiyun parent = nand_name;
329*4882a593Smuzhiyun break;
330*4882a593Smuzhiyun case CP110_GATE_MG:
331*4882a593Smuzhiyun case CP110_GATE_GOP_DP:
332*4882a593Smuzhiyun case CP110_GATE_PPV2:
333*4882a593Smuzhiyun parent = ppv2_name;
334*4882a593Smuzhiyun break;
335*4882a593Smuzhiyun case CP110_GATE_SDIO:
336*4882a593Smuzhiyun parent = sdio_name;
337*4882a593Smuzhiyun break;
338*4882a593Smuzhiyun case CP110_GATE_MAIN:
339*4882a593Smuzhiyun case CP110_GATE_PCIE_XOR:
340*4882a593Smuzhiyun case CP110_GATE_PCIE_X4:
341*4882a593Smuzhiyun case CP110_GATE_EIP150:
342*4882a593Smuzhiyun case CP110_GATE_EIP197:
343*4882a593Smuzhiyun parent = x2core_name;
344*4882a593Smuzhiyun break;
345*4882a593Smuzhiyun default:
346*4882a593Smuzhiyun parent = core_name;
347*4882a593Smuzhiyun break;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun hw = cp110_register_gate(gate_name[i], parent, regmap, i);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (IS_ERR(hw)) {
352*4882a593Smuzhiyun ret = PTR_ERR(hw);
353*4882a593Smuzhiyun goto fail_gate;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun cp110_clks[CP110_MAX_CORE_CLOCKS + i] = hw;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun ret = of_clk_add_hw_provider(np, cp110_of_clk_get, cp110_clk_data);
360*4882a593Smuzhiyun if (ret)
361*4882a593Smuzhiyun goto fail_clk_add;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun platform_set_drvdata(pdev, cp110_clks);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun return 0;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun fail_clk_add:
368*4882a593Smuzhiyun fail_gate:
369*4882a593Smuzhiyun for (i = 0; i < CP110_MAX_GATABLE_CLOCKS; i++) {
370*4882a593Smuzhiyun hw = cp110_clks[CP110_MAX_CORE_CLOCKS + i];
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun if (hw)
373*4882a593Smuzhiyun cp110_unregister_gate(hw);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun clk_hw_unregister_fixed_factor(cp110_clks[CP110_CORE_SDIO]);
377*4882a593Smuzhiyun fail_sdio:
378*4882a593Smuzhiyun clk_hw_unregister_fixed_factor(cp110_clks[CP110_CORE_NAND]);
379*4882a593Smuzhiyun fail_nand:
380*4882a593Smuzhiyun clk_hw_unregister_fixed_factor(cp110_clks[CP110_CORE_CORE]);
381*4882a593Smuzhiyun fail_core:
382*4882a593Smuzhiyun clk_hw_unregister_fixed_factor(cp110_clks[CP110_CORE_X2CORE]);
383*4882a593Smuzhiyun fail_eip:
384*4882a593Smuzhiyun clk_hw_unregister_fixed_factor(cp110_clks[CP110_CORE_PPV2]);
385*4882a593Smuzhiyun fail_ppv2:
386*4882a593Smuzhiyun clk_hw_unregister_fixed_rate(cp110_clks[CP110_CORE_PLL0]);
387*4882a593Smuzhiyun fail_pll0:
388*4882a593Smuzhiyun return ret;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
cp110_syscon_legacy_clk_probe(struct platform_device * pdev)391*4882a593Smuzhiyun static int cp110_syscon_legacy_clk_probe(struct platform_device *pdev)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun dev_warn(&pdev->dev, FW_WARN "Using legacy device tree binding\n");
394*4882a593Smuzhiyun dev_warn(&pdev->dev, FW_WARN "Update your device tree:\n");
395*4882a593Smuzhiyun dev_warn(&pdev->dev, FW_WARN
396*4882a593Smuzhiyun "This binding won't be supported in future kernels\n");
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun return cp110_syscon_common_probe(pdev, pdev->dev.of_node);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
cp110_clk_probe(struct platform_device * pdev)401*4882a593Smuzhiyun static int cp110_clk_probe(struct platform_device *pdev)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun return cp110_syscon_common_probe(pdev, pdev->dev.of_node->parent);
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun static const struct of_device_id cp110_syscon_legacy_of_match[] = {
407*4882a593Smuzhiyun { .compatible = "marvell,cp110-system-controller0", },
408*4882a593Smuzhiyun { }
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun static struct platform_driver cp110_syscon_legacy_driver = {
412*4882a593Smuzhiyun .probe = cp110_syscon_legacy_clk_probe,
413*4882a593Smuzhiyun .driver = {
414*4882a593Smuzhiyun .name = "marvell-cp110-system-controller0",
415*4882a593Smuzhiyun .of_match_table = cp110_syscon_legacy_of_match,
416*4882a593Smuzhiyun .suppress_bind_attrs = true,
417*4882a593Smuzhiyun },
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun builtin_platform_driver(cp110_syscon_legacy_driver);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun static const struct of_device_id cp110_clock_of_match[] = {
422*4882a593Smuzhiyun { .compatible = "marvell,cp110-clock", },
423*4882a593Smuzhiyun { }
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun static struct platform_driver cp110_clock_driver = {
427*4882a593Smuzhiyun .probe = cp110_clk_probe,
428*4882a593Smuzhiyun .driver = {
429*4882a593Smuzhiyun .name = "marvell-cp110-clock",
430*4882a593Smuzhiyun .of_match_table = cp110_clock_of_match,
431*4882a593Smuzhiyun .suppress_bind_attrs = true,
432*4882a593Smuzhiyun },
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun builtin_platform_driver(cp110_clock_driver);
435