1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Marvell Armada 380/385 SoC clocks
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014 Marvell
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Gregory CLEMENT <gregory.clement@free-electrons.com>
8*4882a593Smuzhiyun * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
9*4882a593Smuzhiyun * Andrew Lunn <andrew@lunn.ch>
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/clk-provider.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include "common.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /*
20*4882a593Smuzhiyun * SAR[14:10] : Ratios between PCLK0, NBCLK, HCLK and DRAM clocks
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * SAR[15] : TCLK frequency
23*4882a593Smuzhiyun * 0 = 250 MHz
24*4882a593Smuzhiyun * 1 = 200 MHz
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define SAR_A380_TCLK_FREQ_OPT 15
28*4882a593Smuzhiyun #define SAR_A380_TCLK_FREQ_OPT_MASK 0x1
29*4882a593Smuzhiyun #define SAR_A380_CPU_DDR_L2_FREQ_OPT 10
30*4882a593Smuzhiyun #define SAR_A380_CPU_DDR_L2_FREQ_OPT_MASK 0x1F
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static const u32 armada_38x_tclk_frequencies[] __initconst = {
33*4882a593Smuzhiyun 250000000,
34*4882a593Smuzhiyun 200000000,
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
armada_38x_get_tclk_freq(void __iomem * sar)37*4882a593Smuzhiyun static u32 __init armada_38x_get_tclk_freq(void __iomem *sar)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun u8 tclk_freq_select;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun tclk_freq_select = ((readl(sar) >> SAR_A380_TCLK_FREQ_OPT) &
42*4882a593Smuzhiyun SAR_A380_TCLK_FREQ_OPT_MASK);
43*4882a593Smuzhiyun return armada_38x_tclk_frequencies[tclk_freq_select];
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun static const u32 armada_38x_cpu_frequencies[] __initconst = {
47*4882a593Smuzhiyun 666 * 1000 * 1000, 0, 800 * 1000 * 1000, 0,
48*4882a593Smuzhiyun 1066 * 1000 * 1000, 0, 1200 * 1000 * 1000, 0,
49*4882a593Smuzhiyun 1332 * 1000 * 1000, 0, 0, 0,
50*4882a593Smuzhiyun 1600 * 1000 * 1000, 0, 0, 0,
51*4882a593Smuzhiyun 1866 * 1000 * 1000, 0, 0, 2000 * 1000 * 1000,
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
armada_38x_get_cpu_freq(void __iomem * sar)54*4882a593Smuzhiyun static u32 __init armada_38x_get_cpu_freq(void __iomem *sar)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun u8 cpu_freq_select;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun cpu_freq_select = ((readl(sar) >> SAR_A380_CPU_DDR_L2_FREQ_OPT) &
59*4882a593Smuzhiyun SAR_A380_CPU_DDR_L2_FREQ_OPT_MASK);
60*4882a593Smuzhiyun if (cpu_freq_select >= ARRAY_SIZE(armada_38x_cpu_frequencies)) {
61*4882a593Smuzhiyun pr_err("Selected CPU frequency (%d) unsupported\n",
62*4882a593Smuzhiyun cpu_freq_select);
63*4882a593Smuzhiyun return 0;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun return armada_38x_cpu_frequencies[cpu_freq_select];
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun enum { A380_CPU_TO_DDR, A380_CPU_TO_L2 };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static const struct coreclk_ratio armada_38x_coreclk_ratios[] __initconst = {
72*4882a593Smuzhiyun { .id = A380_CPU_TO_L2, .name = "l2clk" },
73*4882a593Smuzhiyun { .id = A380_CPU_TO_DDR, .name = "ddrclk" },
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun static const int armada_38x_cpu_l2_ratios[32][2] __initconst = {
77*4882a593Smuzhiyun {1, 2}, {0, 1}, {1, 2}, {0, 1},
78*4882a593Smuzhiyun {1, 2}, {0, 1}, {1, 2}, {0, 1},
79*4882a593Smuzhiyun {1, 2}, {0, 1}, {0, 1}, {0, 1},
80*4882a593Smuzhiyun {1, 2}, {0, 1}, {0, 1}, {0, 1},
81*4882a593Smuzhiyun {1, 2}, {0, 1}, {0, 1}, {1, 2},
82*4882a593Smuzhiyun {0, 1}, {0, 1}, {0, 1}, {0, 1},
83*4882a593Smuzhiyun {0, 1}, {0, 1}, {0, 1}, {0, 1},
84*4882a593Smuzhiyun {0, 1}, {0, 1}, {0, 1}, {0, 1},
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun static const int armada_38x_cpu_ddr_ratios[32][2] __initconst = {
88*4882a593Smuzhiyun {0, 1}, {0, 1}, {0, 1}, {0, 1},
89*4882a593Smuzhiyun {1, 2}, {0, 1}, {0, 1}, {0, 1},
90*4882a593Smuzhiyun {1, 2}, {0, 1}, {0, 1}, {0, 1},
91*4882a593Smuzhiyun {1, 2}, {0, 1}, {0, 1}, {0, 1},
92*4882a593Smuzhiyun {1, 2}, {0, 1}, {0, 1}, {7, 15},
93*4882a593Smuzhiyun {0, 1}, {0, 1}, {0, 1}, {0, 1},
94*4882a593Smuzhiyun {0, 1}, {0, 1}, {0, 1}, {0, 1},
95*4882a593Smuzhiyun {0, 1}, {0, 1}, {0, 1}, {0, 1},
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun
armada_38x_get_clk_ratio(void __iomem * sar,int id,int * mult,int * div)98*4882a593Smuzhiyun static void __init armada_38x_get_clk_ratio(
99*4882a593Smuzhiyun void __iomem *sar, int id, int *mult, int *div)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun u32 opt = ((readl(sar) >> SAR_A380_CPU_DDR_L2_FREQ_OPT) &
102*4882a593Smuzhiyun SAR_A380_CPU_DDR_L2_FREQ_OPT_MASK);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun switch (id) {
105*4882a593Smuzhiyun case A380_CPU_TO_L2:
106*4882a593Smuzhiyun *mult = armada_38x_cpu_l2_ratios[opt][0];
107*4882a593Smuzhiyun *div = armada_38x_cpu_l2_ratios[opt][1];
108*4882a593Smuzhiyun break;
109*4882a593Smuzhiyun case A380_CPU_TO_DDR:
110*4882a593Smuzhiyun *mult = armada_38x_cpu_ddr_ratios[opt][0];
111*4882a593Smuzhiyun *div = armada_38x_cpu_ddr_ratios[opt][1];
112*4882a593Smuzhiyun break;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun static const struct coreclk_soc_desc armada_38x_coreclks = {
117*4882a593Smuzhiyun .get_tclk_freq = armada_38x_get_tclk_freq,
118*4882a593Smuzhiyun .get_cpu_freq = armada_38x_get_cpu_freq,
119*4882a593Smuzhiyun .get_clk_ratio = armada_38x_get_clk_ratio,
120*4882a593Smuzhiyun .ratios = armada_38x_coreclk_ratios,
121*4882a593Smuzhiyun .num_ratios = ARRAY_SIZE(armada_38x_coreclk_ratios),
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
armada_38x_coreclk_init(struct device_node * np)124*4882a593Smuzhiyun static void __init armada_38x_coreclk_init(struct device_node *np)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun mvebu_coreclk_setup(np, &armada_38x_coreclks);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun CLK_OF_DECLARE(armada_38x_core_clk, "marvell,armada-380-core-clock",
129*4882a593Smuzhiyun armada_38x_coreclk_init);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun * Clock Gating Control
133*4882a593Smuzhiyun */
134*4882a593Smuzhiyun static const struct clk_gating_soc_desc armada_38x_gating_desc[] __initconst = {
135*4882a593Smuzhiyun { "audio", NULL, 0 },
136*4882a593Smuzhiyun { "ge2", NULL, 2 },
137*4882a593Smuzhiyun { "ge1", NULL, 3 },
138*4882a593Smuzhiyun { "ge0", NULL, 4 },
139*4882a593Smuzhiyun { "pex1", NULL, 5 },
140*4882a593Smuzhiyun { "pex2", NULL, 6 },
141*4882a593Smuzhiyun { "pex3", NULL, 7 },
142*4882a593Smuzhiyun { "pex0", NULL, 8 },
143*4882a593Smuzhiyun { "usb3h0", NULL, 9 },
144*4882a593Smuzhiyun { "usb3h1", NULL, 10 },
145*4882a593Smuzhiyun { "usb3d", NULL, 11 },
146*4882a593Smuzhiyun { "bm", NULL, 13 },
147*4882a593Smuzhiyun { "crypto0z", NULL, 14 },
148*4882a593Smuzhiyun { "sata0", NULL, 15 },
149*4882a593Smuzhiyun { "crypto1z", NULL, 16 },
150*4882a593Smuzhiyun { "sdio", NULL, 17 },
151*4882a593Smuzhiyun { "usb2", NULL, 18 },
152*4882a593Smuzhiyun { "crypto1", NULL, 21 },
153*4882a593Smuzhiyun { "xor0", NULL, 22 },
154*4882a593Smuzhiyun { "crypto0", NULL, 23 },
155*4882a593Smuzhiyun { "tdm", NULL, 25 },
156*4882a593Smuzhiyun { "xor1", NULL, 28 },
157*4882a593Smuzhiyun { "sata1", NULL, 30 },
158*4882a593Smuzhiyun { }
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
armada_38x_clk_gating_init(struct device_node * np)161*4882a593Smuzhiyun static void __init armada_38x_clk_gating_init(struct device_node *np)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun mvebu_clk_gating_setup(np, armada_38x_gating_desc);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun CLK_OF_DECLARE(armada_38x_clk_gating, "marvell,armada-380-gating-clock",
166*4882a593Smuzhiyun armada_38x_clk_gating_init);
167