xref: /OK3568_Linux_fs/kernel/drivers/clk/mvebu/armada-370.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Marvell Armada 370 SoC clocks
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2012 Marvell
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Gregory CLEMENT <gregory.clement@free-electrons.com>
8*4882a593Smuzhiyun  * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
9*4882a593Smuzhiyun  * Andrew Lunn <andrew@lunn.ch>
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/clk-provider.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include "common.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /*
20*4882a593Smuzhiyun  * Core Clocks
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define SARL				0	/* Low part [0:31] */
24*4882a593Smuzhiyun #define	 SARL_A370_SSCG_ENABLE		BIT(10)
25*4882a593Smuzhiyun #define	 SARL_A370_PCLK_FREQ_OPT	11
26*4882a593Smuzhiyun #define	 SARL_A370_PCLK_FREQ_OPT_MASK	0xF
27*4882a593Smuzhiyun #define	 SARL_A370_FAB_FREQ_OPT		15
28*4882a593Smuzhiyun #define	 SARL_A370_FAB_FREQ_OPT_MASK	0x1F
29*4882a593Smuzhiyun #define	 SARL_A370_TCLK_FREQ_OPT	20
30*4882a593Smuzhiyun #define	 SARL_A370_TCLK_FREQ_OPT_MASK	0x1
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun enum { A370_CPU_TO_NBCLK, A370_CPU_TO_HCLK, A370_CPU_TO_DRAMCLK };
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static const struct coreclk_ratio a370_coreclk_ratios[] __initconst = {
35*4882a593Smuzhiyun 	{ .id = A370_CPU_TO_NBCLK, .name = "nbclk" },
36*4882a593Smuzhiyun 	{ .id = A370_CPU_TO_HCLK, .name = "hclk" },
37*4882a593Smuzhiyun 	{ .id = A370_CPU_TO_DRAMCLK, .name = "dramclk" },
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun static const u32 a370_tclk_freqs[] __initconst = {
41*4882a593Smuzhiyun 	166000000,
42*4882a593Smuzhiyun 	200000000,
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
a370_get_tclk_freq(void __iomem * sar)45*4882a593Smuzhiyun static u32 __init a370_get_tclk_freq(void __iomem *sar)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	u8 tclk_freq_select = 0;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	tclk_freq_select = ((readl(sar) >> SARL_A370_TCLK_FREQ_OPT) &
50*4882a593Smuzhiyun 			    SARL_A370_TCLK_FREQ_OPT_MASK);
51*4882a593Smuzhiyun 	return a370_tclk_freqs[tclk_freq_select];
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun static const u32 a370_cpu_freqs[] __initconst = {
55*4882a593Smuzhiyun 	400000000,
56*4882a593Smuzhiyun 	533000000,
57*4882a593Smuzhiyun 	667000000,
58*4882a593Smuzhiyun 	800000000,
59*4882a593Smuzhiyun 	1000000000,
60*4882a593Smuzhiyun 	1067000000,
61*4882a593Smuzhiyun 	1200000000,
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
a370_get_cpu_freq(void __iomem * sar)64*4882a593Smuzhiyun static u32 __init a370_get_cpu_freq(void __iomem *sar)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	u32 cpu_freq;
67*4882a593Smuzhiyun 	u8 cpu_freq_select = 0;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	cpu_freq_select = ((readl(sar) >> SARL_A370_PCLK_FREQ_OPT) &
70*4882a593Smuzhiyun 			   SARL_A370_PCLK_FREQ_OPT_MASK);
71*4882a593Smuzhiyun 	if (cpu_freq_select >= ARRAY_SIZE(a370_cpu_freqs)) {
72*4882a593Smuzhiyun 		pr_err("CPU freq select unsupported %d\n", cpu_freq_select);
73*4882a593Smuzhiyun 		cpu_freq = 0;
74*4882a593Smuzhiyun 	} else
75*4882a593Smuzhiyun 		cpu_freq = a370_cpu_freqs[cpu_freq_select];
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	return cpu_freq;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun static const int a370_nbclk_ratios[32][2] __initconst = {
81*4882a593Smuzhiyun 	{0, 1}, {1, 2}, {2, 2}, {2, 2},
82*4882a593Smuzhiyun 	{1, 2}, {1, 2}, {1, 1}, {2, 3},
83*4882a593Smuzhiyun 	{0, 1}, {1, 2}, {2, 4}, {0, 1},
84*4882a593Smuzhiyun 	{1, 2}, {0, 1}, {0, 1}, {2, 2},
85*4882a593Smuzhiyun 	{0, 1}, {0, 1}, {0, 1}, {1, 1},
86*4882a593Smuzhiyun 	{2, 3}, {0, 1}, {0, 1}, {0, 1},
87*4882a593Smuzhiyun 	{0, 1}, {0, 1}, {0, 1}, {1, 1},
88*4882a593Smuzhiyun 	{0, 1}, {0, 1}, {0, 1}, {0, 1},
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun static const int a370_hclk_ratios[32][2] __initconst = {
92*4882a593Smuzhiyun 	{0, 1}, {1, 2}, {2, 6}, {2, 3},
93*4882a593Smuzhiyun 	{1, 3}, {1, 4}, {1, 2}, {2, 6},
94*4882a593Smuzhiyun 	{0, 1}, {1, 6}, {2, 10}, {0, 1},
95*4882a593Smuzhiyun 	{1, 4}, {0, 1}, {0, 1}, {2, 5},
96*4882a593Smuzhiyun 	{0, 1}, {0, 1}, {0, 1}, {1, 2},
97*4882a593Smuzhiyun 	{2, 6}, {0, 1}, {0, 1}, {0, 1},
98*4882a593Smuzhiyun 	{0, 1}, {0, 1}, {0, 1}, {1, 1},
99*4882a593Smuzhiyun 	{0, 1}, {0, 1}, {0, 1}, {0, 1},
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun static const int a370_dramclk_ratios[32][2] __initconst = {
103*4882a593Smuzhiyun 	{0, 1}, {1, 2}, {2, 3}, {2, 3},
104*4882a593Smuzhiyun 	{1, 3}, {1, 2}, {1, 2}, {2, 6},
105*4882a593Smuzhiyun 	{0, 1}, {1, 3}, {2, 5}, {0, 1},
106*4882a593Smuzhiyun 	{1, 4}, {0, 1}, {0, 1}, {2, 5},
107*4882a593Smuzhiyun 	{0, 1}, {0, 1}, {0, 1}, {1, 1},
108*4882a593Smuzhiyun 	{2, 3}, {0, 1}, {0, 1}, {0, 1},
109*4882a593Smuzhiyun 	{0, 1}, {0, 1}, {0, 1}, {1, 1},
110*4882a593Smuzhiyun 	{0, 1}, {0, 1}, {0, 1}, {0, 1},
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
a370_get_clk_ratio(void __iomem * sar,int id,int * mult,int * div)113*4882a593Smuzhiyun static void __init a370_get_clk_ratio(
114*4882a593Smuzhiyun 	void __iomem *sar, int id, int *mult, int *div)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	u32 opt = ((readl(sar) >> SARL_A370_FAB_FREQ_OPT) &
117*4882a593Smuzhiyun 		SARL_A370_FAB_FREQ_OPT_MASK);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	switch (id) {
120*4882a593Smuzhiyun 	case A370_CPU_TO_NBCLK:
121*4882a593Smuzhiyun 		*mult = a370_nbclk_ratios[opt][0];
122*4882a593Smuzhiyun 		*div = a370_nbclk_ratios[opt][1];
123*4882a593Smuzhiyun 		break;
124*4882a593Smuzhiyun 	case A370_CPU_TO_HCLK:
125*4882a593Smuzhiyun 		*mult = a370_hclk_ratios[opt][0];
126*4882a593Smuzhiyun 		*div = a370_hclk_ratios[opt][1];
127*4882a593Smuzhiyun 		break;
128*4882a593Smuzhiyun 	case A370_CPU_TO_DRAMCLK:
129*4882a593Smuzhiyun 		*mult = a370_dramclk_ratios[opt][0];
130*4882a593Smuzhiyun 		*div = a370_dramclk_ratios[opt][1];
131*4882a593Smuzhiyun 		break;
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
a370_is_sscg_enabled(void __iomem * sar)135*4882a593Smuzhiyun static bool a370_is_sscg_enabled(void __iomem *sar)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	return !(readl(sar) & SARL_A370_SSCG_ENABLE);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static const struct coreclk_soc_desc a370_coreclks = {
141*4882a593Smuzhiyun 	.get_tclk_freq = a370_get_tclk_freq,
142*4882a593Smuzhiyun 	.get_cpu_freq = a370_get_cpu_freq,
143*4882a593Smuzhiyun 	.get_clk_ratio = a370_get_clk_ratio,
144*4882a593Smuzhiyun 	.is_sscg_enabled = a370_is_sscg_enabled,
145*4882a593Smuzhiyun 	.fix_sscg_deviation = kirkwood_fix_sscg_deviation,
146*4882a593Smuzhiyun 	.ratios = a370_coreclk_ratios,
147*4882a593Smuzhiyun 	.num_ratios = ARRAY_SIZE(a370_coreclk_ratios),
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /*
151*4882a593Smuzhiyun  * Clock Gating Control
152*4882a593Smuzhiyun  */
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static const struct clk_gating_soc_desc a370_gating_desc[] __initconst = {
155*4882a593Smuzhiyun 	{ "audio", NULL, 0, 0 },
156*4882a593Smuzhiyun 	{ "pex0_en", NULL, 1, 0 },
157*4882a593Smuzhiyun 	{ "pex1_en", NULL,  2, 0 },
158*4882a593Smuzhiyun 	{ "ge1", NULL, 3, 0 },
159*4882a593Smuzhiyun 	{ "ge0", NULL, 4, 0 },
160*4882a593Smuzhiyun 	{ "pex0", "pex0_en", 5, 0 },
161*4882a593Smuzhiyun 	{ "pex1", "pex1_en", 9, 0 },
162*4882a593Smuzhiyun 	{ "sata0", NULL, 15, 0 },
163*4882a593Smuzhiyun 	{ "sdio", NULL, 17, 0 },
164*4882a593Smuzhiyun 	{ "crypto", NULL, 23, CLK_IGNORE_UNUSED },
165*4882a593Smuzhiyun 	{ "tdm", NULL, 25, 0 },
166*4882a593Smuzhiyun 	{ "ddr", NULL, 28, CLK_IGNORE_UNUSED },
167*4882a593Smuzhiyun 	{ "sata1", NULL, 30, 0 },
168*4882a593Smuzhiyun 	{ }
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun 
a370_clk_init(struct device_node * np)171*4882a593Smuzhiyun static void __init a370_clk_init(struct device_node *np)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	struct device_node *cgnp =
174*4882a593Smuzhiyun 		of_find_compatible_node(NULL, NULL, "marvell,armada-370-gating-clock");
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	mvebu_coreclk_setup(np, &a370_coreclks);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	if (cgnp) {
179*4882a593Smuzhiyun 		mvebu_clk_gating_setup(cgnp, a370_gating_desc);
180*4882a593Smuzhiyun 		of_node_put(cgnp);
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun CLK_OF_DECLARE(a370_clk, "marvell,armada-370-core-clock", a370_clk_init);
184*4882a593Smuzhiyun 
185