xref: /OK3568_Linux_fs/kernel/drivers/clk/mmp/clk-pxa910.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * pxa910 clock framework source file
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2012 Marvell
5*4882a593Smuzhiyun  * Chao Xie <xiechao.mail@gmail.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public
8*4882a593Smuzhiyun  * License version 2. This program is licensed "as is" without any
9*4882a593Smuzhiyun  * warranty of any kind, whether express or implied.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/clk/mmp.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/spinlock.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/err.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include "clk.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define APBC_RTC	0x28
24*4882a593Smuzhiyun #define APBC_TWSI0	0x2c
25*4882a593Smuzhiyun #define APBC_KPC	0x18
26*4882a593Smuzhiyun #define APBC_UART0	0x0
27*4882a593Smuzhiyun #define APBC_UART1	0x4
28*4882a593Smuzhiyun #define APBC_GPIO	0x8
29*4882a593Smuzhiyun #define APBC_PWM0	0xc
30*4882a593Smuzhiyun #define APBC_PWM1	0x10
31*4882a593Smuzhiyun #define APBC_PWM2	0x14
32*4882a593Smuzhiyun #define APBC_PWM3	0x18
33*4882a593Smuzhiyun #define APBC_SSP0	0x1c
34*4882a593Smuzhiyun #define APBC_SSP1	0x20
35*4882a593Smuzhiyun #define APBC_SSP2	0x4c
36*4882a593Smuzhiyun #define APBCP_TWSI1	0x28
37*4882a593Smuzhiyun #define APBCP_UART2	0x1c
38*4882a593Smuzhiyun #define APMU_SDH0	0x54
39*4882a593Smuzhiyun #define APMU_SDH1	0x58
40*4882a593Smuzhiyun #define APMU_USB	0x5c
41*4882a593Smuzhiyun #define APMU_DISP0	0x4c
42*4882a593Smuzhiyun #define APMU_CCIC0	0x50
43*4882a593Smuzhiyun #define APMU_DFC	0x60
44*4882a593Smuzhiyun #define MPMU_UART_PLL	0x14
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun static DEFINE_SPINLOCK(clk_lock);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static struct mmp_clk_factor_masks uart_factor_masks = {
49*4882a593Smuzhiyun 	.factor = 2,
50*4882a593Smuzhiyun 	.num_mask = 0x1fff,
51*4882a593Smuzhiyun 	.den_mask = 0x1fff,
52*4882a593Smuzhiyun 	.num_shift = 16,
53*4882a593Smuzhiyun 	.den_shift = 0,
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun static struct mmp_clk_factor_tbl uart_factor_tbl[] = {
57*4882a593Smuzhiyun 	{.num = 8125, .den = 1536},	/*14.745MHZ */
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun static const char *uart_parent[] = {"pll1_3_16", "uart_pll"};
61*4882a593Smuzhiyun static const char *ssp_parent[] = {"pll1_96", "pll1_48", "pll1_24", "pll1_12"};
62*4882a593Smuzhiyun static const char *sdh_parent[] = {"pll1_12", "pll1_13"};
63*4882a593Smuzhiyun static const char *disp_parent[] = {"pll1_2", "pll1_12"};
64*4882a593Smuzhiyun static const char *ccic_parent[] = {"pll1_2", "pll1_12"};
65*4882a593Smuzhiyun static const char *ccic_phy_parent[] = {"pll1_6", "pll1_12"};
66*4882a593Smuzhiyun 
pxa910_clk_init(phys_addr_t mpmu_phys,phys_addr_t apmu_phys,phys_addr_t apbc_phys,phys_addr_t apbcp_phys)67*4882a593Smuzhiyun void __init pxa910_clk_init(phys_addr_t mpmu_phys, phys_addr_t apmu_phys,
68*4882a593Smuzhiyun 			    phys_addr_t apbc_phys, phys_addr_t apbcp_phys)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	struct clk *clk;
71*4882a593Smuzhiyun 	struct clk *uart_pll;
72*4882a593Smuzhiyun 	void __iomem *mpmu_base;
73*4882a593Smuzhiyun 	void __iomem *apmu_base;
74*4882a593Smuzhiyun 	void __iomem *apbcp_base;
75*4882a593Smuzhiyun 	void __iomem *apbc_base;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	mpmu_base = ioremap(mpmu_phys, SZ_4K);
78*4882a593Smuzhiyun 	if (!mpmu_base) {
79*4882a593Smuzhiyun 		pr_err("error to ioremap MPMU base\n");
80*4882a593Smuzhiyun 		return;
81*4882a593Smuzhiyun 	}
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	apmu_base = ioremap(apmu_phys, SZ_4K);
84*4882a593Smuzhiyun 	if (!apmu_base) {
85*4882a593Smuzhiyun 		pr_err("error to ioremap APMU base\n");
86*4882a593Smuzhiyun 		return;
87*4882a593Smuzhiyun 	}
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	apbcp_base = ioremap(apbcp_phys, SZ_4K);
90*4882a593Smuzhiyun 	if (!apbcp_base) {
91*4882a593Smuzhiyun 		pr_err("error to ioremap APBC extension base\n");
92*4882a593Smuzhiyun 		return;
93*4882a593Smuzhiyun 	}
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	apbc_base = ioremap(apbc_phys, SZ_4K);
96*4882a593Smuzhiyun 	if (!apbc_base) {
97*4882a593Smuzhiyun 		pr_err("error to ioremap APBC base\n");
98*4882a593Smuzhiyun 		return;
99*4882a593Smuzhiyun 	}
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	clk = clk_register_fixed_rate(NULL, "clk32", NULL, 0, 3200);
102*4882a593Smuzhiyun 	clk_register_clkdev(clk, "clk32", NULL);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	clk = clk_register_fixed_rate(NULL, "vctcxo", NULL, 0, 26000000);
105*4882a593Smuzhiyun 	clk_register_clkdev(clk, "vctcxo", NULL);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	clk = clk_register_fixed_rate(NULL, "pll1", NULL, 0, 624000000);
108*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll1", NULL);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll1_2", "pll1",
111*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, 1, 2);
112*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll1_2", NULL);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll1_4", "pll1_2",
115*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, 1, 2);
116*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll1_4", NULL);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll1_8", "pll1_4",
119*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, 1, 2);
120*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll1_8", NULL);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll1_16", "pll1_8",
123*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, 1, 2);
124*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll1_16", NULL);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll1_6", "pll1_2",
127*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, 1, 3);
128*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll1_6", NULL);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll1_12", "pll1_6",
131*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, 1, 2);
132*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll1_12", NULL);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll1_24", "pll1_12",
135*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, 1, 2);
136*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll1_24", NULL);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll1_48", "pll1_24",
139*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, 1, 2);
140*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll1_48", NULL);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll1_96", "pll1_48",
143*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, 1, 2);
144*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll1_96", NULL);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll1_13", "pll1",
147*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, 1, 13);
148*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll1_13", NULL);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll1_13_1_5", "pll1",
151*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, 2, 3);
152*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll1_13_1_5", NULL);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll1_2_1_5", "pll1",
155*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, 2, 3);
156*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll1_2_1_5", NULL);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	clk = clk_register_fixed_factor(NULL, "pll1_3_16", "pll1",
159*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, 3, 16);
160*4882a593Smuzhiyun 	clk_register_clkdev(clk, "pll1_3_16", NULL);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	uart_pll =  mmp_clk_register_factor("uart_pll", "pll1_4", 0,
163*4882a593Smuzhiyun 				mpmu_base + MPMU_UART_PLL,
164*4882a593Smuzhiyun 				&uart_factor_masks, uart_factor_tbl,
165*4882a593Smuzhiyun 				ARRAY_SIZE(uart_factor_tbl), &clk_lock);
166*4882a593Smuzhiyun 	clk_set_rate(uart_pll, 14745600);
167*4882a593Smuzhiyun 	clk_register_clkdev(uart_pll, "uart_pll", NULL);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	clk = mmp_clk_register_apbc("twsi0", "pll1_13_1_5",
170*4882a593Smuzhiyun 				apbc_base + APBC_TWSI0, 10, 0, &clk_lock);
171*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "pxa2xx-i2c.0");
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	clk = mmp_clk_register_apbc("twsi1", "pll1_13_1_5",
174*4882a593Smuzhiyun 				apbcp_base + APBCP_TWSI1, 10, 0, &clk_lock);
175*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "pxa2xx-i2c.1");
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	clk = mmp_clk_register_apbc("gpio", "vctcxo",
178*4882a593Smuzhiyun 				apbc_base + APBC_GPIO, 10, 0, &clk_lock);
179*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "mmp-gpio");
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	clk = mmp_clk_register_apbc("kpc", "clk32",
182*4882a593Smuzhiyun 				apbc_base + APBC_KPC, 10, 0, &clk_lock);
183*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "pxa27x-keypad");
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	clk = mmp_clk_register_apbc("rtc", "clk32",
186*4882a593Smuzhiyun 				apbc_base + APBC_RTC, 10, 0, &clk_lock);
187*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "sa1100-rtc");
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	clk = mmp_clk_register_apbc("pwm0", "pll1_48",
190*4882a593Smuzhiyun 				apbc_base + APBC_PWM0, 10, 0, &clk_lock);
191*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "pxa910-pwm.0");
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	clk = mmp_clk_register_apbc("pwm1", "pll1_48",
194*4882a593Smuzhiyun 				apbc_base + APBC_PWM1, 10, 0, &clk_lock);
195*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "pxa910-pwm.1");
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	clk = mmp_clk_register_apbc("pwm2", "pll1_48",
198*4882a593Smuzhiyun 				apbc_base + APBC_PWM2, 10, 0, &clk_lock);
199*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "pxa910-pwm.2");
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	clk = mmp_clk_register_apbc("pwm3", "pll1_48",
202*4882a593Smuzhiyun 				apbc_base + APBC_PWM3, 10, 0, &clk_lock);
203*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "pxa910-pwm.3");
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "uart0_mux", uart_parent,
206*4882a593Smuzhiyun 				ARRAY_SIZE(uart_parent),
207*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
208*4882a593Smuzhiyun 				apbc_base + APBC_UART0, 4, 3, 0, &clk_lock);
209*4882a593Smuzhiyun 	clk_set_parent(clk, uart_pll);
210*4882a593Smuzhiyun 	clk_register_clkdev(clk, "uart_mux.0", NULL);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	clk = mmp_clk_register_apbc("uart0", "uart0_mux",
213*4882a593Smuzhiyun 				apbc_base + APBC_UART0, 10, 0, &clk_lock);
214*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "pxa2xx-uart.0");
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "uart1_mux", uart_parent,
217*4882a593Smuzhiyun 				ARRAY_SIZE(uart_parent),
218*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
219*4882a593Smuzhiyun 				apbc_base + APBC_UART1, 4, 3, 0, &clk_lock);
220*4882a593Smuzhiyun 	clk_set_parent(clk, uart_pll);
221*4882a593Smuzhiyun 	clk_register_clkdev(clk, "uart_mux.1", NULL);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	clk = mmp_clk_register_apbc("uart1", "uart1_mux",
224*4882a593Smuzhiyun 				apbc_base + APBC_UART1, 10, 0, &clk_lock);
225*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "pxa2xx-uart.1");
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "uart2_mux", uart_parent,
228*4882a593Smuzhiyun 				ARRAY_SIZE(uart_parent),
229*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
230*4882a593Smuzhiyun 				apbcp_base + APBCP_UART2, 4, 3, 0, &clk_lock);
231*4882a593Smuzhiyun 	clk_set_parent(clk, uart_pll);
232*4882a593Smuzhiyun 	clk_register_clkdev(clk, "uart_mux.2", NULL);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	clk = mmp_clk_register_apbc("uart2", "uart2_mux",
235*4882a593Smuzhiyun 				apbcp_base + APBCP_UART2, 10, 0, &clk_lock);
236*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "pxa2xx-uart.2");
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "ssp0_mux", ssp_parent,
239*4882a593Smuzhiyun 				ARRAY_SIZE(ssp_parent),
240*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
241*4882a593Smuzhiyun 				apbc_base + APBC_SSP0, 4, 3, 0, &clk_lock);
242*4882a593Smuzhiyun 	clk_register_clkdev(clk, "uart_mux.0", NULL);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	clk = mmp_clk_register_apbc("ssp0", "ssp0_mux",
245*4882a593Smuzhiyun 				apbc_base + APBC_SSP0, 10, 0, &clk_lock);
246*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "mmp-ssp.0");
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "ssp1_mux", ssp_parent,
249*4882a593Smuzhiyun 				ARRAY_SIZE(ssp_parent),
250*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
251*4882a593Smuzhiyun 				apbc_base + APBC_SSP1, 4, 3, 0, &clk_lock);
252*4882a593Smuzhiyun 	clk_register_clkdev(clk, "ssp_mux.1", NULL);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	clk = mmp_clk_register_apbc("ssp1", "ssp1_mux",
255*4882a593Smuzhiyun 				apbc_base + APBC_SSP1, 10, 0, &clk_lock);
256*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "mmp-ssp.1");
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	clk = mmp_clk_register_apmu("dfc", "pll1_4",
259*4882a593Smuzhiyun 				apmu_base + APMU_DFC, 0x19b, &clk_lock);
260*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "pxa3xx-nand.0");
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "sdh0_mux", sdh_parent,
263*4882a593Smuzhiyun 				ARRAY_SIZE(sdh_parent),
264*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
265*4882a593Smuzhiyun 				apmu_base + APMU_SDH0, 6, 1, 0, &clk_lock);
266*4882a593Smuzhiyun 	clk_register_clkdev(clk, "sdh0_mux", NULL);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	clk = mmp_clk_register_apmu("sdh0", "sdh_mux",
269*4882a593Smuzhiyun 				apmu_base + APMU_SDH0, 0x1b, &clk_lock);
270*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "sdhci-pxa.0");
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "sdh1_mux", sdh_parent,
273*4882a593Smuzhiyun 				ARRAY_SIZE(sdh_parent),
274*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
275*4882a593Smuzhiyun 				apmu_base + APMU_SDH1, 6, 1, 0, &clk_lock);
276*4882a593Smuzhiyun 	clk_register_clkdev(clk, "sdh1_mux", NULL);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	clk = mmp_clk_register_apmu("sdh1", "sdh1_mux",
279*4882a593Smuzhiyun 				apmu_base + APMU_SDH1, 0x1b, &clk_lock);
280*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "sdhci-pxa.1");
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	clk = mmp_clk_register_apmu("usb", "usb_pll",
283*4882a593Smuzhiyun 				apmu_base + APMU_USB, 0x9, &clk_lock);
284*4882a593Smuzhiyun 	clk_register_clkdev(clk, "usb_clk", NULL);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	clk = mmp_clk_register_apmu("sph", "usb_pll",
287*4882a593Smuzhiyun 				apmu_base + APMU_USB, 0x12, &clk_lock);
288*4882a593Smuzhiyun 	clk_register_clkdev(clk, "sph_clk", NULL);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "disp0_mux", disp_parent,
291*4882a593Smuzhiyun 				ARRAY_SIZE(disp_parent),
292*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
293*4882a593Smuzhiyun 				apmu_base + APMU_DISP0, 6, 1, 0, &clk_lock);
294*4882a593Smuzhiyun 	clk_register_clkdev(clk, "disp_mux.0", NULL);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	clk = mmp_clk_register_apmu("disp0", "disp0_mux",
297*4882a593Smuzhiyun 				apmu_base + APMU_DISP0, 0x1b, &clk_lock);
298*4882a593Smuzhiyun 	clk_register_clkdev(clk, NULL, "mmp-disp.0");
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "ccic0_mux", ccic_parent,
301*4882a593Smuzhiyun 				ARRAY_SIZE(ccic_parent),
302*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
303*4882a593Smuzhiyun 				apmu_base + APMU_CCIC0, 6, 1, 0, &clk_lock);
304*4882a593Smuzhiyun 	clk_register_clkdev(clk, "ccic_mux.0", NULL);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	clk = mmp_clk_register_apmu("ccic0", "ccic0_mux",
307*4882a593Smuzhiyun 				apmu_base + APMU_CCIC0, 0x1b, &clk_lock);
308*4882a593Smuzhiyun 	clk_register_clkdev(clk, "fnclk", "mmp-ccic.0");
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	clk = clk_register_mux(NULL, "ccic0_phy_mux", ccic_phy_parent,
311*4882a593Smuzhiyun 				ARRAY_SIZE(ccic_phy_parent),
312*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
313*4882a593Smuzhiyun 				apmu_base + APMU_CCIC0, 7, 1, 0, &clk_lock);
314*4882a593Smuzhiyun 	clk_register_clkdev(clk, "ccic_phy_mux.0", NULL);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	clk = mmp_clk_register_apmu("ccic0_phy", "ccic0_phy_mux",
317*4882a593Smuzhiyun 				apmu_base + APMU_CCIC0, 0x24, &clk_lock);
318*4882a593Smuzhiyun 	clk_register_clkdev(clk, "phyclk", "mmp-ccic.0");
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	clk = clk_register_divider(NULL, "ccic0_sphy_div", "ccic0_mux",
321*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC0,
322*4882a593Smuzhiyun 				10, 5, 0, &clk_lock);
323*4882a593Smuzhiyun 	clk_register_clkdev(clk, "sphyclk_div", NULL);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	clk = mmp_clk_register_apmu("ccic0_sphy", "ccic0_sphy_div",
326*4882a593Smuzhiyun 				apmu_base + APMU_CCIC0, 0x300, &clk_lock);
327*4882a593Smuzhiyun 	clk_register_clkdev(clk, "sphyclk", "mmp-ccic.0");
328*4882a593Smuzhiyun }
329