1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * pxa168 clock framework source file
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2012 Marvell
5*4882a593Smuzhiyun * Chao Xie <xiechao.mail@gmail.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
8*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
9*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/clk/mmp.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/spinlock.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/err.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "clk.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define APBC_RTC 0x28
24*4882a593Smuzhiyun #define APBC_TWSI0 0x2c
25*4882a593Smuzhiyun #define APBC_KPC 0x30
26*4882a593Smuzhiyun #define APBC_UART0 0x0
27*4882a593Smuzhiyun #define APBC_UART1 0x4
28*4882a593Smuzhiyun #define APBC_GPIO 0x8
29*4882a593Smuzhiyun #define APBC_PWM0 0xc
30*4882a593Smuzhiyun #define APBC_PWM1 0x10
31*4882a593Smuzhiyun #define APBC_PWM2 0x14
32*4882a593Smuzhiyun #define APBC_PWM3 0x18
33*4882a593Smuzhiyun #define APBC_SSP0 0x81c
34*4882a593Smuzhiyun #define APBC_SSP1 0x820
35*4882a593Smuzhiyun #define APBC_SSP2 0x84c
36*4882a593Smuzhiyun #define APBC_SSP3 0x858
37*4882a593Smuzhiyun #define APBC_SSP4 0x85c
38*4882a593Smuzhiyun #define APBC_TWSI1 0x6c
39*4882a593Smuzhiyun #define APBC_UART2 0x70
40*4882a593Smuzhiyun #define APMU_SDH0 0x54
41*4882a593Smuzhiyun #define APMU_SDH1 0x58
42*4882a593Smuzhiyun #define APMU_USB 0x5c
43*4882a593Smuzhiyun #define APMU_DISP0 0x4c
44*4882a593Smuzhiyun #define APMU_CCIC0 0x50
45*4882a593Smuzhiyun #define APMU_DFC 0x60
46*4882a593Smuzhiyun #define MPMU_UART_PLL 0x14
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static DEFINE_SPINLOCK(clk_lock);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static struct mmp_clk_factor_masks uart_factor_masks = {
51*4882a593Smuzhiyun .factor = 2,
52*4882a593Smuzhiyun .num_mask = 0x1fff,
53*4882a593Smuzhiyun .den_mask = 0x1fff,
54*4882a593Smuzhiyun .num_shift = 16,
55*4882a593Smuzhiyun .den_shift = 0,
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun static struct mmp_clk_factor_tbl uart_factor_tbl[] = {
59*4882a593Smuzhiyun {.num = 8125, .den = 1536}, /*14.745MHZ */
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static const char *uart_parent[] = {"pll1_3_16", "uart_pll"};
63*4882a593Smuzhiyun static const char *ssp_parent[] = {"pll1_96", "pll1_48", "pll1_24", "pll1_12"};
64*4882a593Smuzhiyun static const char *sdh_parent[] = {"pll1_12", "pll1_13"};
65*4882a593Smuzhiyun static const char *disp_parent[] = {"pll1_2", "pll1_12"};
66*4882a593Smuzhiyun static const char *ccic_parent[] = {"pll1_2", "pll1_12"};
67*4882a593Smuzhiyun static const char *ccic_phy_parent[] = {"pll1_6", "pll1_12"};
68*4882a593Smuzhiyun
pxa168_clk_init(phys_addr_t mpmu_phys,phys_addr_t apmu_phys,phys_addr_t apbc_phys)69*4882a593Smuzhiyun void __init pxa168_clk_init(phys_addr_t mpmu_phys, phys_addr_t apmu_phys,
70*4882a593Smuzhiyun phys_addr_t apbc_phys)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun struct clk *clk;
73*4882a593Smuzhiyun struct clk *uart_pll;
74*4882a593Smuzhiyun void __iomem *mpmu_base;
75*4882a593Smuzhiyun void __iomem *apmu_base;
76*4882a593Smuzhiyun void __iomem *apbc_base;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun mpmu_base = ioremap(mpmu_phys, SZ_4K);
79*4882a593Smuzhiyun if (!mpmu_base) {
80*4882a593Smuzhiyun pr_err("error to ioremap MPMU base\n");
81*4882a593Smuzhiyun return;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun apmu_base = ioremap(apmu_phys, SZ_4K);
85*4882a593Smuzhiyun if (!apmu_base) {
86*4882a593Smuzhiyun pr_err("error to ioremap APMU base\n");
87*4882a593Smuzhiyun return;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun apbc_base = ioremap(apbc_phys, SZ_4K);
91*4882a593Smuzhiyun if (!apbc_base) {
92*4882a593Smuzhiyun pr_err("error to ioremap APBC base\n");
93*4882a593Smuzhiyun return;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun clk = clk_register_fixed_rate(NULL, "clk32", NULL, 0, 3200);
97*4882a593Smuzhiyun clk_register_clkdev(clk, "clk32", NULL);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun clk = clk_register_fixed_rate(NULL, "vctcxo", NULL, 0, 26000000);
100*4882a593Smuzhiyun clk_register_clkdev(clk, "vctcxo", NULL);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun clk = clk_register_fixed_rate(NULL, "pll1", NULL, 0, 624000000);
103*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1", NULL);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll1_2", "pll1",
106*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
107*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1_2", NULL);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll1_4", "pll1_2",
110*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
111*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1_4", NULL);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll1_8", "pll1_4",
114*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
115*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1_8", NULL);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll1_16", "pll1_8",
118*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
119*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1_16", NULL);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll1_6", "pll1_2",
122*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 3);
123*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1_6", NULL);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll1_12", "pll1_6",
126*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
127*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1_12", NULL);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll1_24", "pll1_12",
130*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
131*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1_24", NULL);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll1_48", "pll1_24",
134*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
135*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1_48", NULL);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll1_96", "pll1_48",
138*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
139*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1_96", NULL);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll1_13", "pll1",
142*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 13);
143*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1_13", NULL);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll1_13_1_5", "pll1",
146*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 2, 3);
147*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1_13_1_5", NULL);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll1_2_1_5", "pll1",
150*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 2, 3);
151*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1_2_1_5", NULL);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll1_3_16", "pll1",
154*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 3, 16);
155*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1_3_16", NULL);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun uart_pll = mmp_clk_register_factor("uart_pll", "pll1_4", 0,
158*4882a593Smuzhiyun mpmu_base + MPMU_UART_PLL,
159*4882a593Smuzhiyun &uart_factor_masks, uart_factor_tbl,
160*4882a593Smuzhiyun ARRAY_SIZE(uart_factor_tbl), &clk_lock);
161*4882a593Smuzhiyun clk_set_rate(uart_pll, 14745600);
162*4882a593Smuzhiyun clk_register_clkdev(uart_pll, "uart_pll", NULL);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun clk = mmp_clk_register_apbc("twsi0", "pll1_13_1_5",
165*4882a593Smuzhiyun apbc_base + APBC_TWSI0, 10, 0, &clk_lock);
166*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "pxa2xx-i2c.0");
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun clk = mmp_clk_register_apbc("twsi1", "pll1_13_1_5",
169*4882a593Smuzhiyun apbc_base + APBC_TWSI1, 10, 0, &clk_lock);
170*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "pxa2xx-i2c.1");
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun clk = mmp_clk_register_apbc("gpio", "vctcxo",
173*4882a593Smuzhiyun apbc_base + APBC_GPIO, 10, 0, &clk_lock);
174*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "mmp-gpio");
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun clk = mmp_clk_register_apbc("kpc", "clk32",
177*4882a593Smuzhiyun apbc_base + APBC_KPC, 10, 0, &clk_lock);
178*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "pxa27x-keypad");
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun clk = mmp_clk_register_apbc("rtc", "clk32",
181*4882a593Smuzhiyun apbc_base + APBC_RTC, 10, 0, &clk_lock);
182*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "sa1100-rtc");
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun clk = mmp_clk_register_apbc("pwm0", "pll1_48",
185*4882a593Smuzhiyun apbc_base + APBC_PWM0, 10, 0, &clk_lock);
186*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "pxa168-pwm.0");
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun clk = mmp_clk_register_apbc("pwm1", "pll1_48",
189*4882a593Smuzhiyun apbc_base + APBC_PWM1, 10, 0, &clk_lock);
190*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "pxa168-pwm.1");
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun clk = mmp_clk_register_apbc("pwm2", "pll1_48",
193*4882a593Smuzhiyun apbc_base + APBC_PWM2, 10, 0, &clk_lock);
194*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "pxa168-pwm.2");
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun clk = mmp_clk_register_apbc("pwm3", "pll1_48",
197*4882a593Smuzhiyun apbc_base + APBC_PWM3, 10, 0, &clk_lock);
198*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "pxa168-pwm.3");
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun clk = clk_register_mux(NULL, "uart0_mux", uart_parent,
201*4882a593Smuzhiyun ARRAY_SIZE(uart_parent),
202*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
203*4882a593Smuzhiyun apbc_base + APBC_UART0, 4, 3, 0, &clk_lock);
204*4882a593Smuzhiyun clk_set_parent(clk, uart_pll);
205*4882a593Smuzhiyun clk_register_clkdev(clk, "uart_mux.0", NULL);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun clk = mmp_clk_register_apbc("uart0", "uart0_mux",
208*4882a593Smuzhiyun apbc_base + APBC_UART0, 10, 0, &clk_lock);
209*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "pxa2xx-uart.0");
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun clk = clk_register_mux(NULL, "uart1_mux", uart_parent,
212*4882a593Smuzhiyun ARRAY_SIZE(uart_parent),
213*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
214*4882a593Smuzhiyun apbc_base + APBC_UART1, 4, 3, 0, &clk_lock);
215*4882a593Smuzhiyun clk_set_parent(clk, uart_pll);
216*4882a593Smuzhiyun clk_register_clkdev(clk, "uart_mux.1", NULL);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun clk = mmp_clk_register_apbc("uart1", "uart1_mux",
219*4882a593Smuzhiyun apbc_base + APBC_UART1, 10, 0, &clk_lock);
220*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "pxa2xx-uart.1");
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun clk = clk_register_mux(NULL, "uart2_mux", uart_parent,
223*4882a593Smuzhiyun ARRAY_SIZE(uart_parent),
224*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
225*4882a593Smuzhiyun apbc_base + APBC_UART2, 4, 3, 0, &clk_lock);
226*4882a593Smuzhiyun clk_set_parent(clk, uart_pll);
227*4882a593Smuzhiyun clk_register_clkdev(clk, "uart_mux.2", NULL);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun clk = mmp_clk_register_apbc("uart2", "uart2_mux",
230*4882a593Smuzhiyun apbc_base + APBC_UART2, 10, 0, &clk_lock);
231*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "pxa2xx-uart.2");
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun clk = clk_register_mux(NULL, "ssp0_mux", ssp_parent,
234*4882a593Smuzhiyun ARRAY_SIZE(ssp_parent),
235*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
236*4882a593Smuzhiyun apbc_base + APBC_SSP0, 4, 3, 0, &clk_lock);
237*4882a593Smuzhiyun clk_register_clkdev(clk, "uart_mux.0", NULL);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun clk = mmp_clk_register_apbc("ssp0", "ssp0_mux", apbc_base + APBC_SSP0,
240*4882a593Smuzhiyun 10, 0, &clk_lock);
241*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "mmp-ssp.0");
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun clk = clk_register_mux(NULL, "ssp1_mux", ssp_parent,
244*4882a593Smuzhiyun ARRAY_SIZE(ssp_parent),
245*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
246*4882a593Smuzhiyun apbc_base + APBC_SSP1, 4, 3, 0, &clk_lock);
247*4882a593Smuzhiyun clk_register_clkdev(clk, "ssp_mux.1", NULL);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun clk = mmp_clk_register_apbc("ssp1", "ssp1_mux", apbc_base + APBC_SSP1,
250*4882a593Smuzhiyun 10, 0, &clk_lock);
251*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "mmp-ssp.1");
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun clk = clk_register_mux(NULL, "ssp2_mux", ssp_parent,
254*4882a593Smuzhiyun ARRAY_SIZE(ssp_parent),
255*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
256*4882a593Smuzhiyun apbc_base + APBC_SSP2, 4, 3, 0, &clk_lock);
257*4882a593Smuzhiyun clk_register_clkdev(clk, "ssp_mux.2", NULL);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun clk = mmp_clk_register_apbc("ssp2", "ssp1_mux", apbc_base + APBC_SSP2,
260*4882a593Smuzhiyun 10, 0, &clk_lock);
261*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "mmp-ssp.2");
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun clk = clk_register_mux(NULL, "ssp3_mux", ssp_parent,
264*4882a593Smuzhiyun ARRAY_SIZE(ssp_parent),
265*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
266*4882a593Smuzhiyun apbc_base + APBC_SSP3, 4, 3, 0, &clk_lock);
267*4882a593Smuzhiyun clk_register_clkdev(clk, "ssp_mux.3", NULL);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun clk = mmp_clk_register_apbc("ssp3", "ssp1_mux", apbc_base + APBC_SSP3,
270*4882a593Smuzhiyun 10, 0, &clk_lock);
271*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "mmp-ssp.3");
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun clk = clk_register_mux(NULL, "ssp4_mux", ssp_parent,
274*4882a593Smuzhiyun ARRAY_SIZE(ssp_parent),
275*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
276*4882a593Smuzhiyun apbc_base + APBC_SSP4, 4, 3, 0, &clk_lock);
277*4882a593Smuzhiyun clk_register_clkdev(clk, "ssp_mux.4", NULL);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun clk = mmp_clk_register_apbc("ssp4", "ssp1_mux", apbc_base + APBC_SSP4,
280*4882a593Smuzhiyun 10, 0, &clk_lock);
281*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "mmp-ssp.4");
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun clk = mmp_clk_register_apmu("dfc", "pll1_4", apmu_base + APMU_DFC,
284*4882a593Smuzhiyun 0x19b, &clk_lock);
285*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "pxa3xx-nand.0");
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun clk = clk_register_mux(NULL, "sdh0_mux", sdh_parent,
288*4882a593Smuzhiyun ARRAY_SIZE(sdh_parent),
289*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
290*4882a593Smuzhiyun apmu_base + APMU_SDH0, 6, 1, 0, &clk_lock);
291*4882a593Smuzhiyun clk_register_clkdev(clk, "sdh0_mux", NULL);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun clk = mmp_clk_register_apmu("sdh0", "sdh_mux", apmu_base + APMU_SDH0,
294*4882a593Smuzhiyun 0x1b, &clk_lock);
295*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "sdhci-pxa.0");
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun clk = clk_register_mux(NULL, "sdh1_mux", sdh_parent,
298*4882a593Smuzhiyun ARRAY_SIZE(sdh_parent),
299*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
300*4882a593Smuzhiyun apmu_base + APMU_SDH1, 6, 1, 0, &clk_lock);
301*4882a593Smuzhiyun clk_register_clkdev(clk, "sdh1_mux", NULL);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun clk = mmp_clk_register_apmu("sdh1", "sdh1_mux", apmu_base + APMU_SDH1,
304*4882a593Smuzhiyun 0x1b, &clk_lock);
305*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "sdhci-pxa.1");
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun clk = mmp_clk_register_apmu("usb", "usb_pll", apmu_base + APMU_USB,
308*4882a593Smuzhiyun 0x9, &clk_lock);
309*4882a593Smuzhiyun clk_register_clkdev(clk, "usb_clk", NULL);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun clk = mmp_clk_register_apmu("sph", "usb_pll", apmu_base + APMU_USB,
312*4882a593Smuzhiyun 0x12, &clk_lock);
313*4882a593Smuzhiyun clk_register_clkdev(clk, "sph_clk", NULL);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun clk = clk_register_mux(NULL, "disp0_mux", disp_parent,
316*4882a593Smuzhiyun ARRAY_SIZE(disp_parent),
317*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
318*4882a593Smuzhiyun apmu_base + APMU_DISP0, 6, 1, 0, &clk_lock);
319*4882a593Smuzhiyun clk_register_clkdev(clk, "disp_mux.0", NULL);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun clk = mmp_clk_register_apmu("disp0", "disp0_mux",
322*4882a593Smuzhiyun apmu_base + APMU_DISP0, 0x1b, &clk_lock);
323*4882a593Smuzhiyun clk_register_clkdev(clk, "fnclk", "mmp-disp.0");
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun clk = mmp_clk_register_apmu("disp0_hclk", "disp0_mux",
326*4882a593Smuzhiyun apmu_base + APMU_DISP0, 0x24, &clk_lock);
327*4882a593Smuzhiyun clk_register_clkdev(clk, "hclk", "mmp-disp.0");
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun clk = clk_register_mux(NULL, "ccic0_mux", ccic_parent,
330*4882a593Smuzhiyun ARRAY_SIZE(ccic_parent),
331*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
332*4882a593Smuzhiyun apmu_base + APMU_CCIC0, 6, 1, 0, &clk_lock);
333*4882a593Smuzhiyun clk_register_clkdev(clk, "ccic_mux.0", NULL);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun clk = mmp_clk_register_apmu("ccic0", "ccic0_mux",
336*4882a593Smuzhiyun apmu_base + APMU_CCIC0, 0x1b, &clk_lock);
337*4882a593Smuzhiyun clk_register_clkdev(clk, "fnclk", "mmp-ccic.0");
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun clk = clk_register_mux(NULL, "ccic0_phy_mux", ccic_phy_parent,
340*4882a593Smuzhiyun ARRAY_SIZE(ccic_phy_parent),
341*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
342*4882a593Smuzhiyun apmu_base + APMU_CCIC0, 7, 1, 0, &clk_lock);
343*4882a593Smuzhiyun clk_register_clkdev(clk, "ccic_phy_mux.0", NULL);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun clk = mmp_clk_register_apmu("ccic0_phy", "ccic0_phy_mux",
346*4882a593Smuzhiyun apmu_base + APMU_CCIC0, 0x24, &clk_lock);
347*4882a593Smuzhiyun clk_register_clkdev(clk, "phyclk", "mmp-ccic.0");
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun clk = clk_register_divider(NULL, "ccic0_sphy_div", "ccic0_mux",
350*4882a593Smuzhiyun CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC0,
351*4882a593Smuzhiyun 10, 5, 0, &clk_lock);
352*4882a593Smuzhiyun clk_register_clkdev(clk, "sphyclk_div", NULL);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun clk = mmp_clk_register_apmu("ccic0_sphy", "ccic0_sphy_div",
355*4882a593Smuzhiyun apmu_base + APMU_CCIC0, 0x300, &clk_lock);
356*4882a593Smuzhiyun clk_register_clkdev(clk, "sphyclk", "mmp-ccic.0");
357*4882a593Smuzhiyun }
358