1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * pxa1928 clock framework source file
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2015 Linaro, Ltd.
5*4882a593Smuzhiyun * Rob Herring <robh@kernel.org>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Based on drivers/clk/mmp/clk-of-mmp2.c:
8*4882a593Smuzhiyun * Copyright (C) 2012 Marvell
9*4882a593Smuzhiyun * Chao Xie <xiechao.mail@gmail.com>
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
12*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
13*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/of_address.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/spinlock.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <dt-bindings/clock/marvell,pxa1928.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include "clk.h"
24*4882a593Smuzhiyun #include "reset.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define MPMU_UART_PLL 0x14
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun struct pxa1928_clk_unit {
29*4882a593Smuzhiyun struct mmp_clk_unit unit;
30*4882a593Smuzhiyun void __iomem *mpmu_base;
31*4882a593Smuzhiyun void __iomem *apmu_base;
32*4882a593Smuzhiyun void __iomem *apbc_base;
33*4882a593Smuzhiyun void __iomem *apbcp_base;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static struct mmp_param_fixed_rate_clk fixed_rate_clks[] = {
37*4882a593Smuzhiyun {0, "clk32", NULL, 0, 32768},
38*4882a593Smuzhiyun {0, "vctcxo", NULL, 0, 26000000},
39*4882a593Smuzhiyun {0, "pll1_624", NULL, 0, 624000000},
40*4882a593Smuzhiyun {0, "pll5p", NULL, 0, 832000000},
41*4882a593Smuzhiyun {0, "pll5", NULL, 0, 1248000000},
42*4882a593Smuzhiyun {0, "usb_pll", NULL, 0, 480000000},
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static struct mmp_param_fixed_factor_clk fixed_factor_clks[] = {
46*4882a593Smuzhiyun {0, "pll1_d2", "pll1_624", 1, 2, 0},
47*4882a593Smuzhiyun {0, "pll1_d9", "pll1_624", 1, 9, 0},
48*4882a593Smuzhiyun {0, "pll1_d12", "pll1_624", 1, 12, 0},
49*4882a593Smuzhiyun {0, "pll1_d16", "pll1_624", 1, 16, 0},
50*4882a593Smuzhiyun {0, "pll1_d20", "pll1_624", 1, 20, 0},
51*4882a593Smuzhiyun {0, "pll1_416", "pll1_624", 2, 3, 0},
52*4882a593Smuzhiyun {0, "vctcxo_d2", "vctcxo", 1, 2, 0},
53*4882a593Smuzhiyun {0, "vctcxo_d4", "vctcxo", 1, 4, 0},
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static struct mmp_clk_factor_masks uart_factor_masks = {
57*4882a593Smuzhiyun .factor = 2,
58*4882a593Smuzhiyun .num_mask = 0x1fff,
59*4882a593Smuzhiyun .den_mask = 0x1fff,
60*4882a593Smuzhiyun .num_shift = 16,
61*4882a593Smuzhiyun .den_shift = 0,
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static struct mmp_clk_factor_tbl uart_factor_tbl[] = {
65*4882a593Smuzhiyun {.num = 832, .den = 234}, /*58.5MHZ */
66*4882a593Smuzhiyun {.num = 1, .den = 1}, /*26MHZ */
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
pxa1928_pll_init(struct pxa1928_clk_unit * pxa_unit)69*4882a593Smuzhiyun static void pxa1928_pll_init(struct pxa1928_clk_unit *pxa_unit)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun struct mmp_clk_unit *unit = &pxa_unit->unit;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun mmp_register_fixed_rate_clks(unit, fixed_rate_clks,
74*4882a593Smuzhiyun ARRAY_SIZE(fixed_rate_clks));
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun mmp_register_fixed_factor_clks(unit, fixed_factor_clks,
77*4882a593Smuzhiyun ARRAY_SIZE(fixed_factor_clks));
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun mmp_clk_register_factor("uart_pll", "pll1_416",
80*4882a593Smuzhiyun CLK_SET_RATE_PARENT,
81*4882a593Smuzhiyun pxa_unit->mpmu_base + MPMU_UART_PLL,
82*4882a593Smuzhiyun &uart_factor_masks, uart_factor_tbl,
83*4882a593Smuzhiyun ARRAY_SIZE(uart_factor_tbl), NULL);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static DEFINE_SPINLOCK(uart0_lock);
87*4882a593Smuzhiyun static DEFINE_SPINLOCK(uart1_lock);
88*4882a593Smuzhiyun static DEFINE_SPINLOCK(uart2_lock);
89*4882a593Smuzhiyun static DEFINE_SPINLOCK(uart3_lock);
90*4882a593Smuzhiyun static const char *uart_parent_names[] = {"uart_pll", "vctcxo"};
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun static DEFINE_SPINLOCK(ssp0_lock);
93*4882a593Smuzhiyun static DEFINE_SPINLOCK(ssp1_lock);
94*4882a593Smuzhiyun static const char *ssp_parent_names[] = {"vctcxo_d4", "vctcxo_d2", "vctcxo", "pll1_d12"};
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun static DEFINE_SPINLOCK(reset_lock);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun static struct mmp_param_mux_clk apbc_mux_clks[] = {
99*4882a593Smuzhiyun {0, "uart0_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, PXA1928_CLK_UART0 * 4, 4, 3, 0, &uart0_lock},
100*4882a593Smuzhiyun {0, "uart1_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, PXA1928_CLK_UART1 * 4, 4, 3, 0, &uart1_lock},
101*4882a593Smuzhiyun {0, "uart2_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, PXA1928_CLK_UART2 * 4, 4, 3, 0, &uart2_lock},
102*4882a593Smuzhiyun {0, "uart3_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, PXA1928_CLK_UART3 * 4, 4, 3, 0, &uart3_lock},
103*4882a593Smuzhiyun {0, "ssp0_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, PXA1928_CLK_SSP0 * 4, 4, 3, 0, &ssp0_lock},
104*4882a593Smuzhiyun {0, "ssp1_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, PXA1928_CLK_SSP1 * 4, 4, 3, 0, &ssp1_lock},
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun static struct mmp_param_gate_clk apbc_gate_clks[] = {
108*4882a593Smuzhiyun {PXA1928_CLK_TWSI0, "twsi0_clk", "vctcxo", CLK_SET_RATE_PARENT, PXA1928_CLK_TWSI0 * 4, 0x3, 0x3, 0x0, 0, &reset_lock},
109*4882a593Smuzhiyun {PXA1928_CLK_TWSI1, "twsi1_clk", "vctcxo", CLK_SET_RATE_PARENT, PXA1928_CLK_TWSI1 * 4, 0x3, 0x3, 0x0, 0, &reset_lock},
110*4882a593Smuzhiyun {PXA1928_CLK_TWSI2, "twsi2_clk", "vctcxo", CLK_SET_RATE_PARENT, PXA1928_CLK_TWSI2 * 4, 0x3, 0x3, 0x0, 0, &reset_lock},
111*4882a593Smuzhiyun {PXA1928_CLK_TWSI3, "twsi3_clk", "vctcxo", CLK_SET_RATE_PARENT, PXA1928_CLK_TWSI3 * 4, 0x3, 0x3, 0x0, 0, &reset_lock},
112*4882a593Smuzhiyun {PXA1928_CLK_TWSI4, "twsi4_clk", "vctcxo", CLK_SET_RATE_PARENT, PXA1928_CLK_TWSI4 * 4, 0x3, 0x3, 0x0, 0, &reset_lock},
113*4882a593Smuzhiyun {PXA1928_CLK_TWSI5, "twsi5_clk", "vctcxo", CLK_SET_RATE_PARENT, PXA1928_CLK_TWSI5 * 4, 0x3, 0x3, 0x0, 0, &reset_lock},
114*4882a593Smuzhiyun {PXA1928_CLK_GPIO, "gpio_clk", "vctcxo", CLK_SET_RATE_PARENT, PXA1928_CLK_GPIO * 4, 0x3, 0x3, 0x0, 0, &reset_lock},
115*4882a593Smuzhiyun {PXA1928_CLK_KPC, "kpc_clk", "clk32", CLK_SET_RATE_PARENT, PXA1928_CLK_KPC * 4, 0x3, 0x3, 0x0, MMP_CLK_GATE_NEED_DELAY, NULL},
116*4882a593Smuzhiyun {PXA1928_CLK_RTC, "rtc_clk", "clk32", CLK_SET_RATE_PARENT, PXA1928_CLK_RTC * 4, 0x83, 0x83, 0x0, MMP_CLK_GATE_NEED_DELAY, NULL},
117*4882a593Smuzhiyun {PXA1928_CLK_PWM0, "pwm0_clk", "vctcxo", CLK_SET_RATE_PARENT, PXA1928_CLK_PWM0 * 4, 0x3, 0x3, 0x0, 0, &reset_lock},
118*4882a593Smuzhiyun {PXA1928_CLK_PWM1, "pwm1_clk", "vctcxo", CLK_SET_RATE_PARENT, PXA1928_CLK_PWM1 * 4, 0x3, 0x3, 0x0, 0, &reset_lock},
119*4882a593Smuzhiyun {PXA1928_CLK_PWM2, "pwm2_clk", "vctcxo", CLK_SET_RATE_PARENT, PXA1928_CLK_PWM2 * 4, 0x3, 0x3, 0x0, 0, &reset_lock},
120*4882a593Smuzhiyun {PXA1928_CLK_PWM3, "pwm3_clk", "vctcxo", CLK_SET_RATE_PARENT, PXA1928_CLK_PWM3 * 4, 0x3, 0x3, 0x0, 0, &reset_lock},
121*4882a593Smuzhiyun /* The gate clocks has mux parent. */
122*4882a593Smuzhiyun {PXA1928_CLK_UART0, "uart0_clk", "uart0_mux", CLK_SET_RATE_PARENT, PXA1928_CLK_UART0 * 4, 0x3, 0x3, 0x0, 0, &uart0_lock},
123*4882a593Smuzhiyun {PXA1928_CLK_UART1, "uart1_clk", "uart1_mux", CLK_SET_RATE_PARENT, PXA1928_CLK_UART1 * 4, 0x3, 0x3, 0x0, 0, &uart1_lock},
124*4882a593Smuzhiyun {PXA1928_CLK_UART2, "uart2_clk", "uart2_mux", CLK_SET_RATE_PARENT, PXA1928_CLK_UART2 * 4, 0x3, 0x3, 0x0, 0, &uart2_lock},
125*4882a593Smuzhiyun {PXA1928_CLK_UART3, "uart3_clk", "uart3_mux", CLK_SET_RATE_PARENT, PXA1928_CLK_UART3 * 4, 0x3, 0x3, 0x0, 0, &uart3_lock},
126*4882a593Smuzhiyun {PXA1928_CLK_SSP0, "ssp0_clk", "ssp0_mux", CLK_SET_RATE_PARENT, PXA1928_CLK_SSP0 * 4, 0x3, 0x3, 0x0, 0, &ssp0_lock},
127*4882a593Smuzhiyun {PXA1928_CLK_SSP1, "ssp1_clk", "ssp1_mux", CLK_SET_RATE_PARENT, PXA1928_CLK_SSP1 * 4, 0x3, 0x3, 0x0, 0, &ssp1_lock},
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
pxa1928_apb_periph_clk_init(struct pxa1928_clk_unit * pxa_unit)130*4882a593Smuzhiyun static void pxa1928_apb_periph_clk_init(struct pxa1928_clk_unit *pxa_unit)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun struct mmp_clk_unit *unit = &pxa_unit->unit;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun mmp_register_mux_clks(unit, apbc_mux_clks, pxa_unit->apbc_base,
135*4882a593Smuzhiyun ARRAY_SIZE(apbc_mux_clks));
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun mmp_register_gate_clks(unit, apbc_gate_clks, pxa_unit->apbc_base,
138*4882a593Smuzhiyun ARRAY_SIZE(apbc_gate_clks));
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun static DEFINE_SPINLOCK(sdh0_lock);
142*4882a593Smuzhiyun static DEFINE_SPINLOCK(sdh1_lock);
143*4882a593Smuzhiyun static DEFINE_SPINLOCK(sdh2_lock);
144*4882a593Smuzhiyun static DEFINE_SPINLOCK(sdh3_lock);
145*4882a593Smuzhiyun static DEFINE_SPINLOCK(sdh4_lock);
146*4882a593Smuzhiyun static const char *sdh_parent_names[] = {"pll1_624", "pll5p", "pll5", "pll1_416"};
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun static DEFINE_SPINLOCK(usb_lock);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun static struct mmp_param_mux_clk apmu_mux_clks[] = {
151*4882a593Smuzhiyun {0, "sdh_mux", sdh_parent_names, ARRAY_SIZE(sdh_parent_names), CLK_SET_RATE_PARENT, PXA1928_CLK_SDH0 * 4, 8, 2, 0, &sdh0_lock},
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static struct mmp_param_div_clk apmu_div_clks[] = {
155*4882a593Smuzhiyun {0, "sdh_div", "sdh_mux", 0, PXA1928_CLK_SDH0 * 4, 10, 4, CLK_DIVIDER_ONE_BASED, &sdh0_lock},
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun static struct mmp_param_gate_clk apmu_gate_clks[] = {
159*4882a593Smuzhiyun {PXA1928_CLK_USB, "usb_clk", "usb_pll", 0, PXA1928_CLK_USB * 4, 0x9, 0x9, 0x0, 0, &usb_lock},
160*4882a593Smuzhiyun {PXA1928_CLK_HSIC, "hsic_clk", "usb_pll", 0, PXA1928_CLK_HSIC * 4, 0x9, 0x9, 0x0, 0, &usb_lock},
161*4882a593Smuzhiyun /* The gate clocks has mux parent. */
162*4882a593Smuzhiyun {PXA1928_CLK_SDH0, "sdh0_clk", "sdh_div", CLK_SET_RATE_PARENT, PXA1928_CLK_SDH0 * 4, 0x1b, 0x1b, 0x0, 0, &sdh0_lock},
163*4882a593Smuzhiyun {PXA1928_CLK_SDH1, "sdh1_clk", "sdh_div", CLK_SET_RATE_PARENT, PXA1928_CLK_SDH1 * 4, 0x1b, 0x1b, 0x0, 0, &sdh1_lock},
164*4882a593Smuzhiyun {PXA1928_CLK_SDH2, "sdh2_clk", "sdh_div", CLK_SET_RATE_PARENT, PXA1928_CLK_SDH2 * 4, 0x1b, 0x1b, 0x0, 0, &sdh2_lock},
165*4882a593Smuzhiyun {PXA1928_CLK_SDH3, "sdh3_clk", "sdh_div", CLK_SET_RATE_PARENT, PXA1928_CLK_SDH3 * 4, 0x1b, 0x1b, 0x0, 0, &sdh3_lock},
166*4882a593Smuzhiyun {PXA1928_CLK_SDH4, "sdh4_clk", "sdh_div", CLK_SET_RATE_PARENT, PXA1928_CLK_SDH4 * 4, 0x1b, 0x1b, 0x0, 0, &sdh4_lock},
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun
pxa1928_axi_periph_clk_init(struct pxa1928_clk_unit * pxa_unit)169*4882a593Smuzhiyun static void pxa1928_axi_periph_clk_init(struct pxa1928_clk_unit *pxa_unit)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun struct mmp_clk_unit *unit = &pxa_unit->unit;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun mmp_register_mux_clks(unit, apmu_mux_clks, pxa_unit->apmu_base,
174*4882a593Smuzhiyun ARRAY_SIZE(apmu_mux_clks));
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun mmp_register_div_clks(unit, apmu_div_clks, pxa_unit->apmu_base,
177*4882a593Smuzhiyun ARRAY_SIZE(apmu_div_clks));
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun mmp_register_gate_clks(unit, apmu_gate_clks, pxa_unit->apmu_base,
180*4882a593Smuzhiyun ARRAY_SIZE(apmu_gate_clks));
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
pxa1928_clk_reset_init(struct device_node * np,struct pxa1928_clk_unit * pxa_unit)183*4882a593Smuzhiyun static void pxa1928_clk_reset_init(struct device_node *np,
184*4882a593Smuzhiyun struct pxa1928_clk_unit *pxa_unit)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun struct mmp_clk_reset_cell *cells;
187*4882a593Smuzhiyun int i, base, nr_resets;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun nr_resets = ARRAY_SIZE(apbc_gate_clks);
190*4882a593Smuzhiyun cells = kcalloc(nr_resets, sizeof(*cells), GFP_KERNEL);
191*4882a593Smuzhiyun if (!cells)
192*4882a593Smuzhiyun return;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun base = 0;
195*4882a593Smuzhiyun for (i = 0; i < nr_resets; i++) {
196*4882a593Smuzhiyun cells[base + i].clk_id = apbc_gate_clks[i].id;
197*4882a593Smuzhiyun cells[base + i].reg =
198*4882a593Smuzhiyun pxa_unit->apbc_base + apbc_gate_clks[i].offset;
199*4882a593Smuzhiyun cells[base + i].flags = 0;
200*4882a593Smuzhiyun cells[base + i].lock = apbc_gate_clks[i].lock;
201*4882a593Smuzhiyun cells[base + i].bits = 0x4;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun mmp_clk_reset_register(np, cells, nr_resets);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
pxa1928_mpmu_clk_init(struct device_node * np)207*4882a593Smuzhiyun static void __init pxa1928_mpmu_clk_init(struct device_node *np)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun struct pxa1928_clk_unit *pxa_unit;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun pxa_unit = kzalloc(sizeof(*pxa_unit), GFP_KERNEL);
212*4882a593Smuzhiyun if (!pxa_unit)
213*4882a593Smuzhiyun return;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun pxa_unit->mpmu_base = of_iomap(np, 0);
216*4882a593Smuzhiyun if (!pxa_unit->mpmu_base) {
217*4882a593Smuzhiyun pr_err("failed to map mpmu registers\n");
218*4882a593Smuzhiyun kfree(pxa_unit);
219*4882a593Smuzhiyun return;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun pxa1928_pll_init(pxa_unit);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun CLK_OF_DECLARE(pxa1928_mpmu_clk, "marvell,pxa1928-mpmu", pxa1928_mpmu_clk_init);
225*4882a593Smuzhiyun
pxa1928_apmu_clk_init(struct device_node * np)226*4882a593Smuzhiyun static void __init pxa1928_apmu_clk_init(struct device_node *np)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun struct pxa1928_clk_unit *pxa_unit;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun pxa_unit = kzalloc(sizeof(*pxa_unit), GFP_KERNEL);
231*4882a593Smuzhiyun if (!pxa_unit)
232*4882a593Smuzhiyun return;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun pxa_unit->apmu_base = of_iomap(np, 0);
235*4882a593Smuzhiyun if (!pxa_unit->apmu_base) {
236*4882a593Smuzhiyun pr_err("failed to map apmu registers\n");
237*4882a593Smuzhiyun kfree(pxa_unit);
238*4882a593Smuzhiyun return;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun mmp_clk_init(np, &pxa_unit->unit, PXA1928_APMU_NR_CLKS);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun pxa1928_axi_periph_clk_init(pxa_unit);
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun CLK_OF_DECLARE(pxa1928_apmu_clk, "marvell,pxa1928-apmu", pxa1928_apmu_clk_init);
246*4882a593Smuzhiyun
pxa1928_apbc_clk_init(struct device_node * np)247*4882a593Smuzhiyun static void __init pxa1928_apbc_clk_init(struct device_node *np)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun struct pxa1928_clk_unit *pxa_unit;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun pxa_unit = kzalloc(sizeof(*pxa_unit), GFP_KERNEL);
252*4882a593Smuzhiyun if (!pxa_unit)
253*4882a593Smuzhiyun return;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun pxa_unit->apbc_base = of_iomap(np, 0);
256*4882a593Smuzhiyun if (!pxa_unit->apbc_base) {
257*4882a593Smuzhiyun pr_err("failed to map apbc registers\n");
258*4882a593Smuzhiyun kfree(pxa_unit);
259*4882a593Smuzhiyun return;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun mmp_clk_init(np, &pxa_unit->unit, PXA1928_APBC_NR_CLKS);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun pxa1928_apb_periph_clk_init(pxa_unit);
265*4882a593Smuzhiyun pxa1928_clk_reset_init(np, pxa_unit);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun CLK_OF_DECLARE(pxa1928_apbc_clk, "marvell,pxa1928-apbc", pxa1928_apbc_clk_init);
268