1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * mmp2 clock framework source file
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2012 Marvell
5*4882a593Smuzhiyun * Chao Xie <xiechao.mail@gmail.com>
6*4882a593Smuzhiyun * Copyright (C) 2020 Lubomir Rintel <lkundrak@v3.sk>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
9*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
10*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/spinlock.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/err.h>
19*4882a593Smuzhiyun #include <linux/of_address.h>
20*4882a593Smuzhiyun #include <linux/clk.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include <dt-bindings/clock/marvell,mmp2.h>
23*4882a593Smuzhiyun #include <dt-bindings/power/marvell,mmp2.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include "clk.h"
26*4882a593Smuzhiyun #include "reset.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define APBC_RTC 0x0
29*4882a593Smuzhiyun #define APBC_TWSI0 0x4
30*4882a593Smuzhiyun #define APBC_TWSI1 0x8
31*4882a593Smuzhiyun #define APBC_TWSI2 0xc
32*4882a593Smuzhiyun #define APBC_TWSI3 0x10
33*4882a593Smuzhiyun #define APBC_TWSI4 0x7c
34*4882a593Smuzhiyun #define APBC_TWSI5 0x80
35*4882a593Smuzhiyun #define APBC_KPC 0x18
36*4882a593Smuzhiyun #define APBC_TIMER 0x24
37*4882a593Smuzhiyun #define APBC_UART0 0x2c
38*4882a593Smuzhiyun #define APBC_UART1 0x30
39*4882a593Smuzhiyun #define APBC_UART2 0x34
40*4882a593Smuzhiyun #define APBC_UART3 0x88
41*4882a593Smuzhiyun #define APBC_GPIO 0x38
42*4882a593Smuzhiyun #define APBC_PWM0 0x3c
43*4882a593Smuzhiyun #define APBC_PWM1 0x40
44*4882a593Smuzhiyun #define APBC_PWM2 0x44
45*4882a593Smuzhiyun #define APBC_PWM3 0x48
46*4882a593Smuzhiyun #define APBC_SSP0 0x50
47*4882a593Smuzhiyun #define APBC_SSP1 0x54
48*4882a593Smuzhiyun #define APBC_SSP2 0x58
49*4882a593Smuzhiyun #define APBC_SSP3 0x5c
50*4882a593Smuzhiyun #define APBC_THERMAL0 0x90
51*4882a593Smuzhiyun #define APBC_THERMAL1 0x98
52*4882a593Smuzhiyun #define APBC_THERMAL2 0x9c
53*4882a593Smuzhiyun #define APBC_THERMAL3 0xa0
54*4882a593Smuzhiyun #define APMU_SDH0 0x54
55*4882a593Smuzhiyun #define APMU_SDH1 0x58
56*4882a593Smuzhiyun #define APMU_SDH2 0xe8
57*4882a593Smuzhiyun #define APMU_SDH3 0xec
58*4882a593Smuzhiyun #define APMU_SDH4 0x15c
59*4882a593Smuzhiyun #define APMU_USB 0x5c
60*4882a593Smuzhiyun #define APMU_DISP0 0x4c
61*4882a593Smuzhiyun #define APMU_DISP1 0x110
62*4882a593Smuzhiyun #define APMU_CCIC0 0x50
63*4882a593Smuzhiyun #define APMU_CCIC1 0xf4
64*4882a593Smuzhiyun #define APMU_USBHSIC0 0xf8
65*4882a593Smuzhiyun #define APMU_USBHSIC1 0xfc
66*4882a593Smuzhiyun #define APMU_GPU 0xcc
67*4882a593Smuzhiyun #define APMU_AUDIO 0x10c
68*4882a593Smuzhiyun #define APMU_CAMERA 0x1fc
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define MPMU_FCCR 0x8
71*4882a593Smuzhiyun #define MPMU_POSR 0x10
72*4882a593Smuzhiyun #define MPMU_UART_PLL 0x14
73*4882a593Smuzhiyun #define MPMU_PLL2_CR 0x34
74*4882a593Smuzhiyun #define MPMU_I2S0_PLL 0x40
75*4882a593Smuzhiyun #define MPMU_I2S1_PLL 0x44
76*4882a593Smuzhiyun #define MPMU_ACGR 0x1024
77*4882a593Smuzhiyun /* MMP3 specific below */
78*4882a593Smuzhiyun #define MPMU_PLL3_CR 0x50
79*4882a593Smuzhiyun #define MPMU_PLL3_CTRL1 0x58
80*4882a593Smuzhiyun #define MPMU_PLL1_CTRL 0x5c
81*4882a593Smuzhiyun #define MPMU_PLL_DIFF_CTRL 0x68
82*4882a593Smuzhiyun #define MPMU_PLL2_CTRL1 0x414
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun enum mmp2_clk_model {
85*4882a593Smuzhiyun CLK_MODEL_MMP2,
86*4882a593Smuzhiyun CLK_MODEL_MMP3,
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun struct mmp2_clk_unit {
90*4882a593Smuzhiyun struct mmp_clk_unit unit;
91*4882a593Smuzhiyun enum mmp2_clk_model model;
92*4882a593Smuzhiyun struct genpd_onecell_data pd_data;
93*4882a593Smuzhiyun struct generic_pm_domain *pm_domains[MMP2_NR_POWER_DOMAINS];
94*4882a593Smuzhiyun void __iomem *mpmu_base;
95*4882a593Smuzhiyun void __iomem *apmu_base;
96*4882a593Smuzhiyun void __iomem *apbc_base;
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static struct mmp_param_fixed_rate_clk fixed_rate_clks[] = {
100*4882a593Smuzhiyun {MMP2_CLK_CLK32, "clk32", NULL, 0, 32768},
101*4882a593Smuzhiyun {MMP2_CLK_VCTCXO, "vctcxo", NULL, 0, 26000000},
102*4882a593Smuzhiyun {MMP2_CLK_USB_PLL, "usb_pll", NULL, 0, 480000000},
103*4882a593Smuzhiyun {0, "i2s_pll", NULL, 0, 99666667},
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun static struct mmp_param_pll_clk pll_clks[] = {
107*4882a593Smuzhiyun {MMP2_CLK_PLL1, "pll1", 797330000, MPMU_FCCR, 0x4000, MPMU_POSR, 0},
108*4882a593Smuzhiyun {MMP2_CLK_PLL2, "pll2", 0, MPMU_PLL2_CR, 0x0300, MPMU_PLL2_CR, 10},
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static struct mmp_param_pll_clk mmp3_pll_clks[] = {
112*4882a593Smuzhiyun {MMP2_CLK_PLL2, "pll1", 797330000, MPMU_FCCR, 0x4000, MPMU_POSR, 0, 26000000, MPMU_PLL1_CTRL, 25},
113*4882a593Smuzhiyun {MMP2_CLK_PLL2, "pll2", 0, MPMU_PLL2_CR, 0x0300, MPMU_PLL2_CR, 10, 26000000, MPMU_PLL2_CTRL1, 25},
114*4882a593Smuzhiyun {MMP3_CLK_PLL1_P, "pll1_p", 0, MPMU_PLL_DIFF_CTRL, 0x0010, 0, 0, 797330000, MPMU_PLL_DIFF_CTRL, 0},
115*4882a593Smuzhiyun {MMP3_CLK_PLL2_P, "pll2_p", 0, MPMU_PLL_DIFF_CTRL, 0x0100, MPMU_PLL2_CR, 10, 26000000, MPMU_PLL_DIFF_CTRL, 5},
116*4882a593Smuzhiyun {MMP3_CLK_PLL3, "pll3", 0, MPMU_PLL3_CR, 0x0300, MPMU_PLL3_CR, 10, 26000000, MPMU_PLL3_CTRL1, 25},
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static struct mmp_param_fixed_factor_clk fixed_factor_clks[] = {
120*4882a593Smuzhiyun {MMP2_CLK_PLL1_2, "pll1_2", "pll1", 1, 2, 0},
121*4882a593Smuzhiyun {MMP2_CLK_PLL1_4, "pll1_4", "pll1_2", 1, 2, 0},
122*4882a593Smuzhiyun {MMP2_CLK_PLL1_8, "pll1_8", "pll1_4", 1, 2, 0},
123*4882a593Smuzhiyun {MMP2_CLK_PLL1_16, "pll1_16", "pll1_8", 1, 2, 0},
124*4882a593Smuzhiyun {MMP2_CLK_PLL1_20, "pll1_20", "pll1_4", 1, 5, 0},
125*4882a593Smuzhiyun {MMP2_CLK_PLL1_3, "pll1_3", "pll1", 1, 3, 0},
126*4882a593Smuzhiyun {MMP2_CLK_PLL1_6, "pll1_6", "pll1_3", 1, 2, 0},
127*4882a593Smuzhiyun {MMP2_CLK_PLL1_12, "pll1_12", "pll1_6", 1, 2, 0},
128*4882a593Smuzhiyun {MMP2_CLK_PLL2_2, "pll2_2", "pll2", 1, 2, 0},
129*4882a593Smuzhiyun {MMP2_CLK_PLL2_4, "pll2_4", "pll2_2", 1, 2, 0},
130*4882a593Smuzhiyun {MMP2_CLK_PLL2_8, "pll2_8", "pll2_4", 1, 2, 0},
131*4882a593Smuzhiyun {MMP2_CLK_PLL2_16, "pll2_16", "pll2_8", 1, 2, 0},
132*4882a593Smuzhiyun {MMP2_CLK_PLL2_3, "pll2_3", "pll2", 1, 3, 0},
133*4882a593Smuzhiyun {MMP2_CLK_PLL2_6, "pll2_6", "pll2_3", 1, 2, 0},
134*4882a593Smuzhiyun {MMP2_CLK_PLL2_12, "pll2_12", "pll2_6", 1, 2, 0},
135*4882a593Smuzhiyun {MMP2_CLK_VCTCXO_2, "vctcxo_2", "vctcxo", 1, 2, 0},
136*4882a593Smuzhiyun {MMP2_CLK_VCTCXO_4, "vctcxo_4", "vctcxo_2", 1, 2, 0},
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun static struct mmp_clk_factor_masks uart_factor_masks = {
140*4882a593Smuzhiyun .factor = 2,
141*4882a593Smuzhiyun .num_mask = 0x1fff,
142*4882a593Smuzhiyun .den_mask = 0x1fff,
143*4882a593Smuzhiyun .num_shift = 16,
144*4882a593Smuzhiyun .den_shift = 0,
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun static struct mmp_clk_factor_tbl uart_factor_tbl[] = {
148*4882a593Smuzhiyun {.num = 8125, .den = 1536}, /*14.745MHZ */
149*4882a593Smuzhiyun {.num = 3521, .den = 689}, /*19.23MHZ */
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static struct mmp_clk_factor_masks i2s_factor_masks = {
153*4882a593Smuzhiyun .factor = 2,
154*4882a593Smuzhiyun .num_mask = 0x7fff,
155*4882a593Smuzhiyun .den_mask = 0x1fff,
156*4882a593Smuzhiyun .num_shift = 0,
157*4882a593Smuzhiyun .den_shift = 15,
158*4882a593Smuzhiyun .enable_mask = 0xd0000000,
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static struct mmp_clk_factor_tbl i2s_factor_tbl[] = {
162*4882a593Smuzhiyun {.num = 24868, .den = 511}, /* 2.0480 MHz */
163*4882a593Smuzhiyun {.num = 28003, .den = 793}, /* 2.8224 MHz */
164*4882a593Smuzhiyun {.num = 24941, .den = 1025}, /* 4.0960 MHz */
165*4882a593Smuzhiyun {.num = 28003, .den = 1586}, /* 5.6448 MHz */
166*4882a593Smuzhiyun {.num = 31158, .den = 2561}, /* 8.1920 MHz */
167*4882a593Smuzhiyun {.num = 16288, .den = 1845}, /* 11.2896 MHz */
168*4882a593Smuzhiyun {.num = 20772, .den = 2561}, /* 12.2880 MHz */
169*4882a593Smuzhiyun {.num = 8144, .den = 1845}, /* 22.5792 MHz */
170*4882a593Smuzhiyun {.num = 10386, .den = 2561}, /* 24.5760 MHz */
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun static DEFINE_SPINLOCK(acgr_lock);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static struct mmp_param_gate_clk mpmu_gate_clks[] = {
176*4882a593Smuzhiyun {MMP2_CLK_I2S0, "i2s0_clk", "i2s0_pll", CLK_SET_RATE_PARENT, MPMU_ACGR, 0x200000, 0x200000, 0x0, 0, &acgr_lock},
177*4882a593Smuzhiyun {MMP2_CLK_I2S1, "i2s1_clk", "i2s1_pll", CLK_SET_RATE_PARENT, MPMU_ACGR, 0x100000, 0x100000, 0x0, 0, &acgr_lock},
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
mmp2_main_clk_init(struct mmp2_clk_unit * pxa_unit)180*4882a593Smuzhiyun static void mmp2_main_clk_init(struct mmp2_clk_unit *pxa_unit)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun struct clk *clk;
183*4882a593Smuzhiyun struct mmp_clk_unit *unit = &pxa_unit->unit;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun mmp_register_fixed_rate_clks(unit, fixed_rate_clks,
186*4882a593Smuzhiyun ARRAY_SIZE(fixed_rate_clks));
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun if (pxa_unit->model == CLK_MODEL_MMP3) {
189*4882a593Smuzhiyun mmp_register_pll_clks(unit, mmp3_pll_clks,
190*4882a593Smuzhiyun pxa_unit->mpmu_base,
191*4882a593Smuzhiyun ARRAY_SIZE(mmp3_pll_clks));
192*4882a593Smuzhiyun } else {
193*4882a593Smuzhiyun mmp_register_pll_clks(unit, pll_clks,
194*4882a593Smuzhiyun pxa_unit->mpmu_base,
195*4882a593Smuzhiyun ARRAY_SIZE(pll_clks));
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun mmp_register_fixed_factor_clks(unit, fixed_factor_clks,
199*4882a593Smuzhiyun ARRAY_SIZE(fixed_factor_clks));
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun clk = mmp_clk_register_factor("uart_pll", "pll1_4",
202*4882a593Smuzhiyun CLK_SET_RATE_PARENT,
203*4882a593Smuzhiyun pxa_unit->mpmu_base + MPMU_UART_PLL,
204*4882a593Smuzhiyun &uart_factor_masks, uart_factor_tbl,
205*4882a593Smuzhiyun ARRAY_SIZE(uart_factor_tbl), NULL);
206*4882a593Smuzhiyun mmp_clk_add(unit, MMP2_CLK_UART_PLL, clk);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun mmp_clk_register_factor("i2s0_pll", "pll1_4",
209*4882a593Smuzhiyun CLK_SET_RATE_PARENT,
210*4882a593Smuzhiyun pxa_unit->mpmu_base + MPMU_I2S0_PLL,
211*4882a593Smuzhiyun &i2s_factor_masks, i2s_factor_tbl,
212*4882a593Smuzhiyun ARRAY_SIZE(i2s_factor_tbl), NULL);
213*4882a593Smuzhiyun mmp_clk_register_factor("i2s1_pll", "pll1_4",
214*4882a593Smuzhiyun CLK_SET_RATE_PARENT,
215*4882a593Smuzhiyun pxa_unit->mpmu_base + MPMU_I2S1_PLL,
216*4882a593Smuzhiyun &i2s_factor_masks, i2s_factor_tbl,
217*4882a593Smuzhiyun ARRAY_SIZE(i2s_factor_tbl), NULL);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun mmp_register_gate_clks(unit, mpmu_gate_clks, pxa_unit->mpmu_base,
220*4882a593Smuzhiyun ARRAY_SIZE(mpmu_gate_clks));
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static DEFINE_SPINLOCK(uart0_lock);
224*4882a593Smuzhiyun static DEFINE_SPINLOCK(uart1_lock);
225*4882a593Smuzhiyun static DEFINE_SPINLOCK(uart2_lock);
226*4882a593Smuzhiyun static const char * const uart_parent_names[] = {"uart_pll", "vctcxo"};
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static DEFINE_SPINLOCK(ssp0_lock);
229*4882a593Smuzhiyun static DEFINE_SPINLOCK(ssp1_lock);
230*4882a593Smuzhiyun static DEFINE_SPINLOCK(ssp2_lock);
231*4882a593Smuzhiyun static DEFINE_SPINLOCK(ssp3_lock);
232*4882a593Smuzhiyun static const char * const ssp_parent_names[] = {"vctcxo_4", "vctcxo_2", "vctcxo", "pll1_16"};
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun static DEFINE_SPINLOCK(timer_lock);
235*4882a593Smuzhiyun static const char * const timer_parent_names[] = {"clk32", "vctcxo_4", "vctcxo_2", "vctcxo"};
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun static DEFINE_SPINLOCK(reset_lock);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun static struct mmp_param_mux_clk apbc_mux_clks[] = {
240*4882a593Smuzhiyun {0, "uart0_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, APBC_UART0, 4, 3, 0, &uart0_lock},
241*4882a593Smuzhiyun {0, "uart1_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, APBC_UART1, 4, 3, 0, &uart1_lock},
242*4882a593Smuzhiyun {0, "uart2_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, APBC_UART2, 4, 3, 0, &uart2_lock},
243*4882a593Smuzhiyun {0, "uart3_mux", uart_parent_names, ARRAY_SIZE(uart_parent_names), CLK_SET_RATE_PARENT, APBC_UART3, 4, 3, 0, &uart2_lock},
244*4882a593Smuzhiyun {0, "ssp0_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP0, 4, 3, 0, &ssp0_lock},
245*4882a593Smuzhiyun {0, "ssp1_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP1, 4, 3, 0, &ssp1_lock},
246*4882a593Smuzhiyun {0, "ssp2_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP2, 4, 3, 0, &ssp2_lock},
247*4882a593Smuzhiyun {0, "ssp3_mux", ssp_parent_names, ARRAY_SIZE(ssp_parent_names), CLK_SET_RATE_PARENT, APBC_SSP3, 4, 3, 0, &ssp3_lock},
248*4882a593Smuzhiyun {0, "timer_mux", timer_parent_names, ARRAY_SIZE(timer_parent_names), CLK_SET_RATE_PARENT, APBC_TIMER, 4, 3, 0, &timer_lock},
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun static struct mmp_param_gate_clk apbc_gate_clks[] = {
252*4882a593Smuzhiyun {MMP2_CLK_TWSI0, "twsi0_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI0, 0x7, 0x3, 0x0, 0, &reset_lock},
253*4882a593Smuzhiyun {MMP2_CLK_TWSI1, "twsi1_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI1, 0x7, 0x3, 0x0, 0, &reset_lock},
254*4882a593Smuzhiyun {MMP2_CLK_TWSI2, "twsi2_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI2, 0x7, 0x3, 0x0, 0, &reset_lock},
255*4882a593Smuzhiyun {MMP2_CLK_TWSI3, "twsi3_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI3, 0x7, 0x3, 0x0, 0, &reset_lock},
256*4882a593Smuzhiyun {MMP2_CLK_TWSI4, "twsi4_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI4, 0x7, 0x3, 0x0, 0, &reset_lock},
257*4882a593Smuzhiyun {MMP2_CLK_TWSI5, "twsi5_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_TWSI5, 0x7, 0x3, 0x0, 0, &reset_lock},
258*4882a593Smuzhiyun {MMP2_CLK_GPIO, "gpio_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_GPIO, 0x7, 0x3, 0x0, 0, &reset_lock},
259*4882a593Smuzhiyun {MMP2_CLK_KPC, "kpc_clk", "clk32", CLK_SET_RATE_PARENT, APBC_KPC, 0x7, 0x3, 0x0, MMP_CLK_GATE_NEED_DELAY, &reset_lock},
260*4882a593Smuzhiyun {MMP2_CLK_RTC, "rtc_clk", "clk32", CLK_SET_RATE_PARENT, APBC_RTC, 0x87, 0x83, 0x0, MMP_CLK_GATE_NEED_DELAY, &reset_lock},
261*4882a593Smuzhiyun {MMP2_CLK_PWM0, "pwm0_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM0, 0x7, 0x3, 0x0, 0, &reset_lock},
262*4882a593Smuzhiyun {MMP2_CLK_PWM1, "pwm1_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM1, 0x7, 0x3, 0x0, 0, &reset_lock},
263*4882a593Smuzhiyun {MMP2_CLK_PWM2, "pwm2_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM2, 0x7, 0x3, 0x0, 0, &reset_lock},
264*4882a593Smuzhiyun {MMP2_CLK_PWM3, "pwm3_clk", "pll1_48", CLK_SET_RATE_PARENT, APBC_PWM3, 0x7, 0x3, 0x0, 0, &reset_lock},
265*4882a593Smuzhiyun /* The gate clocks has mux parent. */
266*4882a593Smuzhiyun {MMP2_CLK_UART0, "uart0_clk", "uart0_mux", CLK_SET_RATE_PARENT, APBC_UART0, 0x7, 0x3, 0x0, 0, &uart0_lock},
267*4882a593Smuzhiyun {MMP2_CLK_UART1, "uart1_clk", "uart1_mux", CLK_SET_RATE_PARENT, APBC_UART1, 0x7, 0x3, 0x0, 0, &uart1_lock},
268*4882a593Smuzhiyun {MMP2_CLK_UART2, "uart2_clk", "uart2_mux", CLK_SET_RATE_PARENT, APBC_UART2, 0x7, 0x3, 0x0, 0, &uart2_lock},
269*4882a593Smuzhiyun {MMP2_CLK_UART3, "uart3_clk", "uart3_mux", CLK_SET_RATE_PARENT, APBC_UART3, 0x7, 0x3, 0x0, 0, &uart2_lock},
270*4882a593Smuzhiyun {MMP2_CLK_SSP0, "ssp0_clk", "ssp0_mux", CLK_SET_RATE_PARENT, APBC_SSP0, 0x7, 0x3, 0x0, 0, &ssp0_lock},
271*4882a593Smuzhiyun {MMP2_CLK_SSP1, "ssp1_clk", "ssp1_mux", CLK_SET_RATE_PARENT, APBC_SSP1, 0x7, 0x3, 0x0, 0, &ssp1_lock},
272*4882a593Smuzhiyun {MMP2_CLK_SSP2, "ssp2_clk", "ssp2_mux", CLK_SET_RATE_PARENT, APBC_SSP2, 0x7, 0x3, 0x0, 0, &ssp2_lock},
273*4882a593Smuzhiyun {MMP2_CLK_SSP3, "ssp3_clk", "ssp3_mux", CLK_SET_RATE_PARENT, APBC_SSP3, 0x7, 0x3, 0x0, 0, &ssp3_lock},
274*4882a593Smuzhiyun {MMP2_CLK_TIMER, "timer_clk", "timer_mux", CLK_SET_RATE_PARENT, APBC_TIMER, 0x7, 0x3, 0x0, 0, &timer_lock},
275*4882a593Smuzhiyun {MMP2_CLK_THERMAL0, "thermal0_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_THERMAL0, 0x7, 0x3, 0x0, MMP_CLK_GATE_NEED_DELAY, &reset_lock},
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun static struct mmp_param_gate_clk mmp3_apbc_gate_clks[] = {
279*4882a593Smuzhiyun {MMP3_CLK_THERMAL1, "thermal1_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_THERMAL1, 0x7, 0x3, 0x0, MMP_CLK_GATE_NEED_DELAY, &reset_lock},
280*4882a593Smuzhiyun {MMP3_CLK_THERMAL2, "thermal2_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_THERMAL2, 0x7, 0x3, 0x0, MMP_CLK_GATE_NEED_DELAY, &reset_lock},
281*4882a593Smuzhiyun {MMP3_CLK_THERMAL3, "thermal3_clk", "vctcxo", CLK_SET_RATE_PARENT, APBC_THERMAL3, 0x7, 0x3, 0x0, MMP_CLK_GATE_NEED_DELAY, &reset_lock},
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun
mmp2_apb_periph_clk_init(struct mmp2_clk_unit * pxa_unit)284*4882a593Smuzhiyun static void mmp2_apb_periph_clk_init(struct mmp2_clk_unit *pxa_unit)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun struct mmp_clk_unit *unit = &pxa_unit->unit;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun mmp_register_mux_clks(unit, apbc_mux_clks, pxa_unit->apbc_base,
289*4882a593Smuzhiyun ARRAY_SIZE(apbc_mux_clks));
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun mmp_register_gate_clks(unit, apbc_gate_clks, pxa_unit->apbc_base,
292*4882a593Smuzhiyun ARRAY_SIZE(apbc_gate_clks));
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun if (pxa_unit->model == CLK_MODEL_MMP3) {
295*4882a593Smuzhiyun mmp_register_gate_clks(unit, mmp3_apbc_gate_clks, pxa_unit->apbc_base,
296*4882a593Smuzhiyun ARRAY_SIZE(mmp3_apbc_gate_clks));
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun static DEFINE_SPINLOCK(sdh_lock);
301*4882a593Smuzhiyun static const char * const sdh_parent_names[] = {"pll1_4", "pll2", "usb_pll", "pll1"};
302*4882a593Smuzhiyun static struct mmp_clk_mix_config sdh_mix_config = {
303*4882a593Smuzhiyun .reg_info = DEFINE_MIX_REG_INFO(4, 10, 2, 8, 32),
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun static DEFINE_SPINLOCK(usb_lock);
307*4882a593Smuzhiyun static DEFINE_SPINLOCK(usbhsic0_lock);
308*4882a593Smuzhiyun static DEFINE_SPINLOCK(usbhsic1_lock);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun static DEFINE_SPINLOCK(disp0_lock);
311*4882a593Smuzhiyun static DEFINE_SPINLOCK(disp1_lock);
312*4882a593Smuzhiyun static const char * const disp_parent_names[] = {"pll1", "pll1_16", "pll2", "vctcxo"};
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun static DEFINE_SPINLOCK(ccic0_lock);
315*4882a593Smuzhiyun static DEFINE_SPINLOCK(ccic1_lock);
316*4882a593Smuzhiyun static const char * const ccic_parent_names[] = {"pll1_2", "pll1_16", "vctcxo"};
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun static DEFINE_SPINLOCK(gpu_lock);
319*4882a593Smuzhiyun static const char * const mmp2_gpu_gc_parent_names[] = {"pll1_2", "pll1_3", "pll2_2", "pll2_3", "pll2", "usb_pll"};
320*4882a593Smuzhiyun static u32 mmp2_gpu_gc_parent_table[] = { 0x0000, 0x0040, 0x0080, 0x00c0, 0x1000, 0x1040 };
321*4882a593Smuzhiyun static const char * const mmp2_gpu_bus_parent_names[] = {"pll1_4", "pll2", "pll2_2", "usb_pll"};
322*4882a593Smuzhiyun static u32 mmp2_gpu_bus_parent_table[] = { 0x0000, 0x0020, 0x0030, 0x4020 };
323*4882a593Smuzhiyun static const char * const mmp3_gpu_bus_parent_names[] = {"pll1_4", "pll1_6", "pll1_2", "pll2_2"};
324*4882a593Smuzhiyun static const char * const mmp3_gpu_gc_parent_names[] = {"pll1", "pll2", "pll1_p", "pll2_p"};
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun static DEFINE_SPINLOCK(audio_lock);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun static struct mmp_clk_mix_config ccic0_mix_config = {
329*4882a593Smuzhiyun .reg_info = DEFINE_MIX_REG_INFO(4, 17, 2, 6, 32),
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun static struct mmp_clk_mix_config ccic1_mix_config = {
332*4882a593Smuzhiyun .reg_info = DEFINE_MIX_REG_INFO(4, 16, 2, 6, 32),
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun static struct mmp_param_mux_clk apmu_mux_clks[] = {
336*4882a593Smuzhiyun {MMP2_CLK_DISP0_MUX, "disp0_mux", disp_parent_names, ARRAY_SIZE(disp_parent_names), CLK_SET_RATE_PARENT, APMU_DISP0, 6, 2, 0, &disp0_lock},
337*4882a593Smuzhiyun {MMP2_CLK_DISP1_MUX, "disp1_mux", disp_parent_names, ARRAY_SIZE(disp_parent_names), CLK_SET_RATE_PARENT, APMU_DISP1, 6, 2, 0, &disp1_lock},
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun static struct mmp_param_mux_clk mmp3_apmu_mux_clks[] = {
341*4882a593Smuzhiyun {0, "gpu_bus_mux", mmp3_gpu_bus_parent_names, ARRAY_SIZE(mmp3_gpu_bus_parent_names),
342*4882a593Smuzhiyun CLK_SET_RATE_PARENT, APMU_GPU, 4, 2, 0, &gpu_lock},
343*4882a593Smuzhiyun {0, "gpu_3d_mux", mmp3_gpu_gc_parent_names, ARRAY_SIZE(mmp3_gpu_gc_parent_names),
344*4882a593Smuzhiyun CLK_SET_RATE_PARENT, APMU_GPU, 6, 2, 0, &gpu_lock},
345*4882a593Smuzhiyun {0, "gpu_2d_mux", mmp3_gpu_gc_parent_names, ARRAY_SIZE(mmp3_gpu_gc_parent_names),
346*4882a593Smuzhiyun CLK_SET_RATE_PARENT, APMU_GPU, 12, 2, 0, &gpu_lock},
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun static struct mmp_param_div_clk apmu_div_clks[] = {
350*4882a593Smuzhiyun {0, "disp0_div", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 8, 4, CLK_DIVIDER_ONE_BASED, &disp0_lock},
351*4882a593Smuzhiyun {0, "disp0_sphy_div", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 15, 5, 0, &disp0_lock},
352*4882a593Smuzhiyun {0, "disp1_div", "disp1_mux", CLK_SET_RATE_PARENT, APMU_DISP1, 8, 4, CLK_DIVIDER_ONE_BASED, &disp1_lock},
353*4882a593Smuzhiyun {0, "ccic0_sphy_div", "ccic0_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC0, 10, 5, 0, &ccic0_lock},
354*4882a593Smuzhiyun {0, "ccic1_sphy_div", "ccic1_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC1, 10, 5, 0, &ccic1_lock},
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun static struct mmp_param_div_clk mmp3_apmu_div_clks[] = {
358*4882a593Smuzhiyun {0, "gpu_3d_div", "gpu_3d_mux", CLK_SET_RATE_PARENT, APMU_GPU, 24, 4, 0, &gpu_lock},
359*4882a593Smuzhiyun {0, "gpu_2d_div", "gpu_2d_mux", CLK_SET_RATE_PARENT, APMU_GPU, 28, 4, 0, &gpu_lock},
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun static struct mmp_param_gate_clk apmu_gate_clks[] = {
363*4882a593Smuzhiyun {MMP2_CLK_USB, "usb_clk", "usb_pll", 0, APMU_USB, 0x9, 0x9, 0x0, 0, &usb_lock},
364*4882a593Smuzhiyun {MMP2_CLK_USBHSIC0, "usbhsic0_clk", "usb_pll", 0, APMU_USBHSIC0, 0x1b, 0x1b, 0x0, 0, &usbhsic0_lock},
365*4882a593Smuzhiyun {MMP2_CLK_USBHSIC1, "usbhsic1_clk", "usb_pll", 0, APMU_USBHSIC1, 0x1b, 0x1b, 0x0, 0, &usbhsic1_lock},
366*4882a593Smuzhiyun /* The gate clocks has mux parent. */
367*4882a593Smuzhiyun {MMP2_CLK_SDH0, "sdh0_clk", "sdh_mix_clk", CLK_SET_RATE_PARENT, APMU_SDH0, 0x1b, 0x1b, 0x0, 0, &sdh_lock},
368*4882a593Smuzhiyun {MMP2_CLK_SDH1, "sdh1_clk", "sdh_mix_clk", CLK_SET_RATE_PARENT, APMU_SDH1, 0x1b, 0x1b, 0x0, 0, &sdh_lock},
369*4882a593Smuzhiyun {MMP2_CLK_SDH2, "sdh2_clk", "sdh_mix_clk", CLK_SET_RATE_PARENT, APMU_SDH2, 0x1b, 0x1b, 0x0, 0, &sdh_lock},
370*4882a593Smuzhiyun {MMP2_CLK_SDH3, "sdh3_clk", "sdh_mix_clk", CLK_SET_RATE_PARENT, APMU_SDH3, 0x1b, 0x1b, 0x0, 0, &sdh_lock},
371*4882a593Smuzhiyun {MMP2_CLK_DISP0, "disp0_clk", "disp0_div", CLK_SET_RATE_PARENT, APMU_DISP0, 0x12, 0x12, 0x0, 0, &disp0_lock},
372*4882a593Smuzhiyun {MMP2_CLK_DISP0_LCDC, "disp0_lcdc_clk", "disp0_mux", CLK_SET_RATE_PARENT, APMU_DISP0, 0x09, 0x09, 0x0, 0, &disp0_lock},
373*4882a593Smuzhiyun {MMP2_CLK_DISP0_SPHY, "disp0_sphy_clk", "disp0_sphy_div", CLK_SET_RATE_PARENT, APMU_DISP0, 0x1024, 0x1024, 0x0, 0, &disp0_lock},
374*4882a593Smuzhiyun {MMP2_CLK_DISP1, "disp1_clk", "disp1_div", CLK_SET_RATE_PARENT, APMU_DISP1, 0x09, 0x09, 0x0, 0, &disp1_lock},
375*4882a593Smuzhiyun {MMP2_CLK_CCIC_ARBITER, "ccic_arbiter", "vctcxo", CLK_SET_RATE_PARENT, APMU_CCIC0, 0x1800, 0x1800, 0x0, 0, &ccic0_lock},
376*4882a593Smuzhiyun {MMP2_CLK_CCIC0, "ccic0_clk", "ccic0_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC0, 0x1b, 0x1b, 0x0, 0, &ccic0_lock},
377*4882a593Smuzhiyun {MMP2_CLK_CCIC0_PHY, "ccic0_phy_clk", "ccic0_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC0, 0x24, 0x24, 0x0, 0, &ccic0_lock},
378*4882a593Smuzhiyun {MMP2_CLK_CCIC0_SPHY, "ccic0_sphy_clk", "ccic0_sphy_div", CLK_SET_RATE_PARENT, APMU_CCIC0, 0x300, 0x300, 0x0, 0, &ccic0_lock},
379*4882a593Smuzhiyun {MMP2_CLK_CCIC1, "ccic1_clk", "ccic1_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC1, 0x1b, 0x1b, 0x0, 0, &ccic1_lock},
380*4882a593Smuzhiyun {MMP2_CLK_CCIC1_PHY, "ccic1_phy_clk", "ccic1_mix_clk", CLK_SET_RATE_PARENT, APMU_CCIC1, 0x24, 0x24, 0x0, 0, &ccic1_lock},
381*4882a593Smuzhiyun {MMP2_CLK_CCIC1_SPHY, "ccic1_sphy_clk", "ccic1_sphy_div", CLK_SET_RATE_PARENT, APMU_CCIC1, 0x300, 0x300, 0x0, 0, &ccic1_lock},
382*4882a593Smuzhiyun {MMP2_CLK_GPU_BUS, "gpu_bus_clk", "gpu_bus_mux", CLK_SET_RATE_PARENT, APMU_GPU, 0xa, 0xa, 0x0, MMP_CLK_GATE_NEED_DELAY, &gpu_lock},
383*4882a593Smuzhiyun {MMP2_CLK_AUDIO, "audio_clk", "audio_mix_clk", CLK_SET_RATE_PARENT, APMU_AUDIO, 0x12, 0x12, 0x0, 0, &audio_lock},
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun static struct mmp_param_gate_clk mmp2_apmu_gate_clks[] = {
387*4882a593Smuzhiyun {MMP2_CLK_GPU_3D, "gpu_3d_clk", "gpu_3d_mux", CLK_SET_RATE_PARENT, APMU_GPU, 0x5, 0x5, 0x0, MMP_CLK_GATE_NEED_DELAY, &gpu_lock},
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun static struct mmp_param_gate_clk mmp3_apmu_gate_clks[] = {
391*4882a593Smuzhiyun {MMP3_CLK_SDH4, "sdh4_clk", "sdh_mix_clk", CLK_SET_RATE_PARENT, APMU_SDH4, 0x1b, 0x1b, 0x0, 0, &sdh_lock},
392*4882a593Smuzhiyun {MMP3_CLK_GPU_3D, "gpu_3d_clk", "gpu_3d_div", CLK_SET_RATE_PARENT, APMU_GPU, 0x5, 0x5, 0x0, MMP_CLK_GATE_NEED_DELAY, &gpu_lock},
393*4882a593Smuzhiyun {MMP3_CLK_GPU_2D, "gpu_2d_clk", "gpu_2d_div", CLK_SET_RATE_PARENT, APMU_GPU, 0x1c0000, 0x1c0000, 0x0, MMP_CLK_GATE_NEED_DELAY, &gpu_lock},
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun
mmp2_axi_periph_clk_init(struct mmp2_clk_unit * pxa_unit)396*4882a593Smuzhiyun static void mmp2_axi_periph_clk_init(struct mmp2_clk_unit *pxa_unit)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun struct clk *clk;
399*4882a593Smuzhiyun struct mmp_clk_unit *unit = &pxa_unit->unit;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun sdh_mix_config.reg_info.reg_clk_ctrl = pxa_unit->apmu_base + APMU_SDH0;
402*4882a593Smuzhiyun clk = mmp_clk_register_mix(NULL, "sdh_mix_clk", sdh_parent_names,
403*4882a593Smuzhiyun ARRAY_SIZE(sdh_parent_names),
404*4882a593Smuzhiyun CLK_SET_RATE_PARENT,
405*4882a593Smuzhiyun &sdh_mix_config, &sdh_lock);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun ccic0_mix_config.reg_info.reg_clk_ctrl = pxa_unit->apmu_base + APMU_CCIC0;
408*4882a593Smuzhiyun clk = mmp_clk_register_mix(NULL, "ccic0_mix_clk", ccic_parent_names,
409*4882a593Smuzhiyun ARRAY_SIZE(ccic_parent_names),
410*4882a593Smuzhiyun CLK_SET_RATE_PARENT,
411*4882a593Smuzhiyun &ccic0_mix_config, &ccic0_lock);
412*4882a593Smuzhiyun mmp_clk_add(unit, MMP2_CLK_CCIC0_MIX, clk);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun ccic1_mix_config.reg_info.reg_clk_ctrl = pxa_unit->apmu_base + APMU_CCIC1;
415*4882a593Smuzhiyun clk = mmp_clk_register_mix(NULL, "ccic1_mix_clk", ccic_parent_names,
416*4882a593Smuzhiyun ARRAY_SIZE(ccic_parent_names),
417*4882a593Smuzhiyun CLK_SET_RATE_PARENT,
418*4882a593Smuzhiyun &ccic1_mix_config, &ccic1_lock);
419*4882a593Smuzhiyun mmp_clk_add(unit, MMP2_CLK_CCIC1_MIX, clk);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun mmp_register_mux_clks(unit, apmu_mux_clks, pxa_unit->apmu_base,
422*4882a593Smuzhiyun ARRAY_SIZE(apmu_mux_clks));
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun mmp_register_div_clks(unit, apmu_div_clks, pxa_unit->apmu_base,
425*4882a593Smuzhiyun ARRAY_SIZE(apmu_div_clks));
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun mmp_register_gate_clks(unit, apmu_gate_clks, pxa_unit->apmu_base,
428*4882a593Smuzhiyun ARRAY_SIZE(apmu_gate_clks));
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun if (pxa_unit->model == CLK_MODEL_MMP3) {
431*4882a593Smuzhiyun mmp_register_mux_clks(unit, mmp3_apmu_mux_clks, pxa_unit->apmu_base,
432*4882a593Smuzhiyun ARRAY_SIZE(mmp3_apmu_mux_clks));
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun mmp_register_div_clks(unit, mmp3_apmu_div_clks, pxa_unit->apmu_base,
435*4882a593Smuzhiyun ARRAY_SIZE(mmp3_apmu_div_clks));
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun mmp_register_gate_clks(unit, mmp3_apmu_gate_clks, pxa_unit->apmu_base,
438*4882a593Smuzhiyun ARRAY_SIZE(mmp3_apmu_gate_clks));
439*4882a593Smuzhiyun } else {
440*4882a593Smuzhiyun clk_register_mux_table(NULL, "gpu_3d_mux", mmp2_gpu_gc_parent_names,
441*4882a593Smuzhiyun ARRAY_SIZE(mmp2_gpu_gc_parent_names),
442*4882a593Smuzhiyun CLK_SET_RATE_PARENT,
443*4882a593Smuzhiyun pxa_unit->apmu_base + APMU_GPU,
444*4882a593Smuzhiyun 0, 0x10c0, 0,
445*4882a593Smuzhiyun mmp2_gpu_gc_parent_table, &gpu_lock);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun clk_register_mux_table(NULL, "gpu_bus_mux", mmp2_gpu_bus_parent_names,
448*4882a593Smuzhiyun ARRAY_SIZE(mmp2_gpu_bus_parent_names),
449*4882a593Smuzhiyun CLK_SET_RATE_PARENT,
450*4882a593Smuzhiyun pxa_unit->apmu_base + APMU_GPU,
451*4882a593Smuzhiyun 0, 0x4030, 0,
452*4882a593Smuzhiyun mmp2_gpu_bus_parent_table, &gpu_lock);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun mmp_register_gate_clks(unit, mmp2_apmu_gate_clks, pxa_unit->apmu_base,
455*4882a593Smuzhiyun ARRAY_SIZE(mmp2_apmu_gate_clks));
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
mmp2_clk_reset_init(struct device_node * np,struct mmp2_clk_unit * pxa_unit)459*4882a593Smuzhiyun static void mmp2_clk_reset_init(struct device_node *np,
460*4882a593Smuzhiyun struct mmp2_clk_unit *pxa_unit)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun struct mmp_clk_reset_cell *cells;
463*4882a593Smuzhiyun int i, nr_resets;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun nr_resets = ARRAY_SIZE(apbc_gate_clks);
466*4882a593Smuzhiyun cells = kcalloc(nr_resets, sizeof(*cells), GFP_KERNEL);
467*4882a593Smuzhiyun if (!cells)
468*4882a593Smuzhiyun return;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun for (i = 0; i < nr_resets; i++) {
471*4882a593Smuzhiyun cells[i].clk_id = apbc_gate_clks[i].id;
472*4882a593Smuzhiyun cells[i].reg = pxa_unit->apbc_base + apbc_gate_clks[i].offset;
473*4882a593Smuzhiyun cells[i].flags = 0;
474*4882a593Smuzhiyun cells[i].lock = apbc_gate_clks[i].lock;
475*4882a593Smuzhiyun cells[i].bits = 0x4;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun mmp_clk_reset_register(np, cells, nr_resets);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
mmp2_pm_domain_init(struct device_node * np,struct mmp2_clk_unit * pxa_unit)481*4882a593Smuzhiyun static void mmp2_pm_domain_init(struct device_node *np,
482*4882a593Smuzhiyun struct mmp2_clk_unit *pxa_unit)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun if (pxa_unit->model == CLK_MODEL_MMP3) {
485*4882a593Smuzhiyun pxa_unit->pm_domains[MMP2_POWER_DOMAIN_GPU]
486*4882a593Smuzhiyun = mmp_pm_domain_register("gpu",
487*4882a593Smuzhiyun pxa_unit->apmu_base + APMU_GPU,
488*4882a593Smuzhiyun 0x0600, 0x40003, 0x18000c, 0, &gpu_lock);
489*4882a593Smuzhiyun } else {
490*4882a593Smuzhiyun pxa_unit->pm_domains[MMP2_POWER_DOMAIN_GPU]
491*4882a593Smuzhiyun = mmp_pm_domain_register("gpu",
492*4882a593Smuzhiyun pxa_unit->apmu_base + APMU_GPU,
493*4882a593Smuzhiyun 0x8600, 0x00003, 0x00000c,
494*4882a593Smuzhiyun MMP_PM_DOMAIN_NO_DISABLE, &gpu_lock);
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun pxa_unit->pd_data.num_domains++;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun pxa_unit->pm_domains[MMP2_POWER_DOMAIN_AUDIO]
499*4882a593Smuzhiyun = mmp_pm_domain_register("audio",
500*4882a593Smuzhiyun pxa_unit->apmu_base + APMU_AUDIO,
501*4882a593Smuzhiyun 0x600, 0x2, 0, 0, &audio_lock);
502*4882a593Smuzhiyun pxa_unit->pd_data.num_domains++;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun if (pxa_unit->model == CLK_MODEL_MMP3) {
505*4882a593Smuzhiyun pxa_unit->pm_domains[MMP3_POWER_DOMAIN_CAMERA]
506*4882a593Smuzhiyun = mmp_pm_domain_register("camera",
507*4882a593Smuzhiyun pxa_unit->apmu_base + APMU_CAMERA,
508*4882a593Smuzhiyun 0x600, 0, 0, 0, NULL);
509*4882a593Smuzhiyun pxa_unit->pd_data.num_domains++;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun pxa_unit->pd_data.domains = pxa_unit->pm_domains;
513*4882a593Smuzhiyun of_genpd_add_provider_onecell(np, &pxa_unit->pd_data);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
mmp2_clk_init(struct device_node * np)516*4882a593Smuzhiyun static void __init mmp2_clk_init(struct device_node *np)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun struct mmp2_clk_unit *pxa_unit;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun pxa_unit = kzalloc(sizeof(*pxa_unit), GFP_KERNEL);
521*4882a593Smuzhiyun if (!pxa_unit)
522*4882a593Smuzhiyun return;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun if (of_device_is_compatible(np, "marvell,mmp3-clock"))
525*4882a593Smuzhiyun pxa_unit->model = CLK_MODEL_MMP3;
526*4882a593Smuzhiyun else
527*4882a593Smuzhiyun pxa_unit->model = CLK_MODEL_MMP2;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun pxa_unit->mpmu_base = of_iomap(np, 0);
530*4882a593Smuzhiyun if (!pxa_unit->mpmu_base) {
531*4882a593Smuzhiyun pr_err("failed to map mpmu registers\n");
532*4882a593Smuzhiyun goto free_memory;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun pxa_unit->apmu_base = of_iomap(np, 1);
536*4882a593Smuzhiyun if (!pxa_unit->apmu_base) {
537*4882a593Smuzhiyun pr_err("failed to map apmu registers\n");
538*4882a593Smuzhiyun goto unmap_mpmu_region;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun pxa_unit->apbc_base = of_iomap(np, 2);
542*4882a593Smuzhiyun if (!pxa_unit->apbc_base) {
543*4882a593Smuzhiyun pr_err("failed to map apbc registers\n");
544*4882a593Smuzhiyun goto unmap_apmu_region;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun mmp2_pm_domain_init(np, pxa_unit);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun mmp_clk_init(np, &pxa_unit->unit, MMP2_NR_CLKS);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun mmp2_main_clk_init(pxa_unit);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun mmp2_apb_periph_clk_init(pxa_unit);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun mmp2_axi_periph_clk_init(pxa_unit);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun mmp2_clk_reset_init(np, pxa_unit);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun return;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun unmap_apmu_region:
562*4882a593Smuzhiyun iounmap(pxa_unit->apmu_base);
563*4882a593Smuzhiyun unmap_mpmu_region:
564*4882a593Smuzhiyun iounmap(pxa_unit->mpmu_base);
565*4882a593Smuzhiyun free_memory:
566*4882a593Smuzhiyun kfree(pxa_unit);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun CLK_OF_DECLARE(mmp2_clk, "marvell,mmp2-clock", mmp2_clk_init);
570*4882a593Smuzhiyun CLK_OF_DECLARE(mmp3_clk, "marvell,mmp3-clock", mmp2_clk_init);
571