1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * mmp2 clock framework source file
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2012 Marvell
5*4882a593Smuzhiyun * Chao Xie <xiechao.mail@gmail.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
8*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
9*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/spinlock.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/err.h>
19*4882a593Smuzhiyun #include <linux/clk/mmp.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "clk.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define APBC_RTC 0x0
24*4882a593Smuzhiyun #define APBC_TWSI0 0x4
25*4882a593Smuzhiyun #define APBC_TWSI1 0x8
26*4882a593Smuzhiyun #define APBC_TWSI2 0xc
27*4882a593Smuzhiyun #define APBC_TWSI3 0x10
28*4882a593Smuzhiyun #define APBC_TWSI4 0x7c
29*4882a593Smuzhiyun #define APBC_TWSI5 0x80
30*4882a593Smuzhiyun #define APBC_KPC 0x18
31*4882a593Smuzhiyun #define APBC_UART0 0x2c
32*4882a593Smuzhiyun #define APBC_UART1 0x30
33*4882a593Smuzhiyun #define APBC_UART2 0x34
34*4882a593Smuzhiyun #define APBC_UART3 0x88
35*4882a593Smuzhiyun #define APBC_GPIO 0x38
36*4882a593Smuzhiyun #define APBC_PWM0 0x3c
37*4882a593Smuzhiyun #define APBC_PWM1 0x40
38*4882a593Smuzhiyun #define APBC_PWM2 0x44
39*4882a593Smuzhiyun #define APBC_PWM3 0x48
40*4882a593Smuzhiyun #define APBC_SSP0 0x50
41*4882a593Smuzhiyun #define APBC_SSP1 0x54
42*4882a593Smuzhiyun #define APBC_SSP2 0x58
43*4882a593Smuzhiyun #define APBC_SSP3 0x5c
44*4882a593Smuzhiyun #define APMU_SDH0 0x54
45*4882a593Smuzhiyun #define APMU_SDH1 0x58
46*4882a593Smuzhiyun #define APMU_SDH2 0xe8
47*4882a593Smuzhiyun #define APMU_SDH3 0xec
48*4882a593Smuzhiyun #define APMU_USB 0x5c
49*4882a593Smuzhiyun #define APMU_DISP0 0x4c
50*4882a593Smuzhiyun #define APMU_DISP1 0x110
51*4882a593Smuzhiyun #define APMU_CCIC0 0x50
52*4882a593Smuzhiyun #define APMU_CCIC1 0xf4
53*4882a593Smuzhiyun #define MPMU_UART_PLL 0x14
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static DEFINE_SPINLOCK(clk_lock);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static struct mmp_clk_factor_masks uart_factor_masks = {
58*4882a593Smuzhiyun .factor = 2,
59*4882a593Smuzhiyun .num_mask = 0x1fff,
60*4882a593Smuzhiyun .den_mask = 0x1fff,
61*4882a593Smuzhiyun .num_shift = 16,
62*4882a593Smuzhiyun .den_shift = 0,
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static struct mmp_clk_factor_tbl uart_factor_tbl[] = {
66*4882a593Smuzhiyun {.num = 8125, .den = 1536}, /*14.745MHZ */
67*4882a593Smuzhiyun {.num = 3521, .den = 689}, /*19.23MHZ */
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun static const char *uart_parent[] = {"uart_pll", "vctcxo"};
71*4882a593Smuzhiyun static const char *ssp_parent[] = {"vctcxo_4", "vctcxo_2", "vctcxo", "pll1_16"};
72*4882a593Smuzhiyun static const char *sdh_parent[] = {"pll1_4", "pll2", "usb_pll", "pll1"};
73*4882a593Smuzhiyun static const char *disp_parent[] = {"pll1", "pll1_16", "pll2", "vctcxo"};
74*4882a593Smuzhiyun static const char *ccic_parent[] = {"pll1_2", "pll1_16", "vctcxo"};
75*4882a593Smuzhiyun
mmp2_clk_init(phys_addr_t mpmu_phys,phys_addr_t apmu_phys,phys_addr_t apbc_phys)76*4882a593Smuzhiyun void __init mmp2_clk_init(phys_addr_t mpmu_phys, phys_addr_t apmu_phys,
77*4882a593Smuzhiyun phys_addr_t apbc_phys)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun struct clk *clk;
80*4882a593Smuzhiyun struct clk *vctcxo;
81*4882a593Smuzhiyun void __iomem *mpmu_base;
82*4882a593Smuzhiyun void __iomem *apmu_base;
83*4882a593Smuzhiyun void __iomem *apbc_base;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun mpmu_base = ioremap(mpmu_phys, SZ_4K);
86*4882a593Smuzhiyun if (!mpmu_base) {
87*4882a593Smuzhiyun pr_err("error to ioremap MPMU base\n");
88*4882a593Smuzhiyun return;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun apmu_base = ioremap(apmu_phys, SZ_4K);
92*4882a593Smuzhiyun if (!apmu_base) {
93*4882a593Smuzhiyun pr_err("error to ioremap APMU base\n");
94*4882a593Smuzhiyun return;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun apbc_base = ioremap(apbc_phys, SZ_4K);
98*4882a593Smuzhiyun if (!apbc_base) {
99*4882a593Smuzhiyun pr_err("error to ioremap APBC base\n");
100*4882a593Smuzhiyun return;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun clk = clk_register_fixed_rate(NULL, "clk32", NULL, 0, 3200);
104*4882a593Smuzhiyun clk_register_clkdev(clk, "clk32", NULL);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun vctcxo = clk_register_fixed_rate(NULL, "vctcxo", NULL, 0, 26000000);
107*4882a593Smuzhiyun clk_register_clkdev(vctcxo, "vctcxo", NULL);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun clk = clk_register_fixed_rate(NULL, "pll1", NULL, 0, 800000000);
110*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1", NULL);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun clk = clk_register_fixed_rate(NULL, "usb_pll", NULL, 0, 480000000);
113*4882a593Smuzhiyun clk_register_clkdev(clk, "usb_pll", NULL);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun clk = clk_register_fixed_rate(NULL, "pll2", NULL, 0, 960000000);
116*4882a593Smuzhiyun clk_register_clkdev(clk, "pll2", NULL);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll1_2", "pll1",
119*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
120*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1_2", NULL);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll1_4", "pll1_2",
123*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
124*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1_4", NULL);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll1_8", "pll1_4",
127*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
128*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1_8", NULL);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll1_16", "pll1_8",
131*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
132*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1_16", NULL);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll1_20", "pll1_4",
135*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 5);
136*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1_20", NULL);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll1_3", "pll1",
139*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 3);
140*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1_3", NULL);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll1_6", "pll1_3",
143*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
144*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1_6", NULL);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll1_12", "pll1_6",
147*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
148*4882a593Smuzhiyun clk_register_clkdev(clk, "pll1_12", NULL);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll2_2", "pll2",
151*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
152*4882a593Smuzhiyun clk_register_clkdev(clk, "pll2_2", NULL);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll2_4", "pll2_2",
155*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
156*4882a593Smuzhiyun clk_register_clkdev(clk, "pll2_4", NULL);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll2_8", "pll2_4",
159*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
160*4882a593Smuzhiyun clk_register_clkdev(clk, "pll2_8", NULL);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll2_16", "pll2_8",
163*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
164*4882a593Smuzhiyun clk_register_clkdev(clk, "pll2_16", NULL);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll2_3", "pll2",
167*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 3);
168*4882a593Smuzhiyun clk_register_clkdev(clk, "pll2_3", NULL);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll2_6", "pll2_3",
171*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
172*4882a593Smuzhiyun clk_register_clkdev(clk, "pll2_6", NULL);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "pll2_12", "pll2_6",
175*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
176*4882a593Smuzhiyun clk_register_clkdev(clk, "pll2_12", NULL);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "vctcxo_2", "vctcxo",
179*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
180*4882a593Smuzhiyun clk_register_clkdev(clk, "vctcxo_2", NULL);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, "vctcxo_4", "vctcxo_2",
183*4882a593Smuzhiyun CLK_SET_RATE_PARENT, 1, 2);
184*4882a593Smuzhiyun clk_register_clkdev(clk, "vctcxo_4", NULL);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun clk = mmp_clk_register_factor("uart_pll", "pll1_4", 0,
187*4882a593Smuzhiyun mpmu_base + MPMU_UART_PLL,
188*4882a593Smuzhiyun &uart_factor_masks, uart_factor_tbl,
189*4882a593Smuzhiyun ARRAY_SIZE(uart_factor_tbl), &clk_lock);
190*4882a593Smuzhiyun clk_set_rate(clk, 14745600);
191*4882a593Smuzhiyun clk_register_clkdev(clk, "uart_pll", NULL);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun clk = mmp_clk_register_apbc("twsi0", "vctcxo",
194*4882a593Smuzhiyun apbc_base + APBC_TWSI0, 10, 0, &clk_lock);
195*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "pxa2xx-i2c.0");
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun clk = mmp_clk_register_apbc("twsi1", "vctcxo",
198*4882a593Smuzhiyun apbc_base + APBC_TWSI1, 10, 0, &clk_lock);
199*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "pxa2xx-i2c.1");
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun clk = mmp_clk_register_apbc("twsi2", "vctcxo",
202*4882a593Smuzhiyun apbc_base + APBC_TWSI2, 10, 0, &clk_lock);
203*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "pxa2xx-i2c.2");
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun clk = mmp_clk_register_apbc("twsi3", "vctcxo",
206*4882a593Smuzhiyun apbc_base + APBC_TWSI3, 10, 0, &clk_lock);
207*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "pxa2xx-i2c.3");
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun clk = mmp_clk_register_apbc("twsi4", "vctcxo",
210*4882a593Smuzhiyun apbc_base + APBC_TWSI4, 10, 0, &clk_lock);
211*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "pxa2xx-i2c.4");
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun clk = mmp_clk_register_apbc("twsi5", "vctcxo",
214*4882a593Smuzhiyun apbc_base + APBC_TWSI5, 10, 0, &clk_lock);
215*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "pxa2xx-i2c.5");
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun clk = mmp_clk_register_apbc("gpio", "vctcxo",
218*4882a593Smuzhiyun apbc_base + APBC_GPIO, 10, 0, &clk_lock);
219*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "mmp2-gpio");
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun clk = mmp_clk_register_apbc("kpc", "clk32",
222*4882a593Smuzhiyun apbc_base + APBC_KPC, 10, 0, &clk_lock);
223*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "pxa27x-keypad");
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun clk = mmp_clk_register_apbc("rtc", "clk32",
226*4882a593Smuzhiyun apbc_base + APBC_RTC, 10, 0, &clk_lock);
227*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "mmp-rtc");
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun clk = mmp_clk_register_apbc("pwm0", "vctcxo",
230*4882a593Smuzhiyun apbc_base + APBC_PWM0, 10, 0, &clk_lock);
231*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "mmp2-pwm.0");
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun clk = mmp_clk_register_apbc("pwm1", "vctcxo",
234*4882a593Smuzhiyun apbc_base + APBC_PWM1, 10, 0, &clk_lock);
235*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "mmp2-pwm.1");
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun clk = mmp_clk_register_apbc("pwm2", "vctcxo",
238*4882a593Smuzhiyun apbc_base + APBC_PWM2, 10, 0, &clk_lock);
239*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "mmp2-pwm.2");
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun clk = mmp_clk_register_apbc("pwm3", "vctcxo",
242*4882a593Smuzhiyun apbc_base + APBC_PWM3, 10, 0, &clk_lock);
243*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "mmp2-pwm.3");
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun clk = clk_register_mux(NULL, "uart0_mux", uart_parent,
246*4882a593Smuzhiyun ARRAY_SIZE(uart_parent),
247*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
248*4882a593Smuzhiyun apbc_base + APBC_UART0, 4, 3, 0, &clk_lock);
249*4882a593Smuzhiyun clk_set_parent(clk, vctcxo);
250*4882a593Smuzhiyun clk_register_clkdev(clk, "uart_mux.0", NULL);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun clk = mmp_clk_register_apbc("uart0", "uart0_mux",
253*4882a593Smuzhiyun apbc_base + APBC_UART0, 10, 0, &clk_lock);
254*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "pxa2xx-uart.0");
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun clk = clk_register_mux(NULL, "uart1_mux", uart_parent,
257*4882a593Smuzhiyun ARRAY_SIZE(uart_parent),
258*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
259*4882a593Smuzhiyun apbc_base + APBC_UART1, 4, 3, 0, &clk_lock);
260*4882a593Smuzhiyun clk_set_parent(clk, vctcxo);
261*4882a593Smuzhiyun clk_register_clkdev(clk, "uart_mux.1", NULL);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun clk = mmp_clk_register_apbc("uart1", "uart1_mux",
264*4882a593Smuzhiyun apbc_base + APBC_UART1, 10, 0, &clk_lock);
265*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "pxa2xx-uart.1");
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun clk = clk_register_mux(NULL, "uart2_mux", uart_parent,
268*4882a593Smuzhiyun ARRAY_SIZE(uart_parent),
269*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
270*4882a593Smuzhiyun apbc_base + APBC_UART2, 4, 3, 0, &clk_lock);
271*4882a593Smuzhiyun clk_set_parent(clk, vctcxo);
272*4882a593Smuzhiyun clk_register_clkdev(clk, "uart_mux.2", NULL);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun clk = mmp_clk_register_apbc("uart2", "uart2_mux",
275*4882a593Smuzhiyun apbc_base + APBC_UART2, 10, 0, &clk_lock);
276*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "pxa2xx-uart.2");
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun clk = clk_register_mux(NULL, "uart3_mux", uart_parent,
279*4882a593Smuzhiyun ARRAY_SIZE(uart_parent),
280*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
281*4882a593Smuzhiyun apbc_base + APBC_UART3, 4, 3, 0, &clk_lock);
282*4882a593Smuzhiyun clk_set_parent(clk, vctcxo);
283*4882a593Smuzhiyun clk_register_clkdev(clk, "uart_mux.3", NULL);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun clk = mmp_clk_register_apbc("uart3", "uart3_mux",
286*4882a593Smuzhiyun apbc_base + APBC_UART3, 10, 0, &clk_lock);
287*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "pxa2xx-uart.3");
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun clk = clk_register_mux(NULL, "ssp0_mux", ssp_parent,
290*4882a593Smuzhiyun ARRAY_SIZE(ssp_parent),
291*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
292*4882a593Smuzhiyun apbc_base + APBC_SSP0, 4, 3, 0, &clk_lock);
293*4882a593Smuzhiyun clk_register_clkdev(clk, "uart_mux.0", NULL);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun clk = mmp_clk_register_apbc("ssp0", "ssp0_mux",
296*4882a593Smuzhiyun apbc_base + APBC_SSP0, 10, 0, &clk_lock);
297*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "mmp-ssp.0");
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun clk = clk_register_mux(NULL, "ssp1_mux", ssp_parent,
300*4882a593Smuzhiyun ARRAY_SIZE(ssp_parent),
301*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
302*4882a593Smuzhiyun apbc_base + APBC_SSP1, 4, 3, 0, &clk_lock);
303*4882a593Smuzhiyun clk_register_clkdev(clk, "ssp_mux.1", NULL);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun clk = mmp_clk_register_apbc("ssp1", "ssp1_mux",
306*4882a593Smuzhiyun apbc_base + APBC_SSP1, 10, 0, &clk_lock);
307*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "mmp-ssp.1");
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun clk = clk_register_mux(NULL, "ssp2_mux", ssp_parent,
310*4882a593Smuzhiyun ARRAY_SIZE(ssp_parent),
311*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
312*4882a593Smuzhiyun apbc_base + APBC_SSP2, 4, 3, 0, &clk_lock);
313*4882a593Smuzhiyun clk_register_clkdev(clk, "ssp_mux.2", NULL);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun clk = mmp_clk_register_apbc("ssp2", "ssp2_mux",
316*4882a593Smuzhiyun apbc_base + APBC_SSP2, 10, 0, &clk_lock);
317*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "mmp-ssp.2");
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun clk = clk_register_mux(NULL, "ssp3_mux", ssp_parent,
320*4882a593Smuzhiyun ARRAY_SIZE(ssp_parent),
321*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
322*4882a593Smuzhiyun apbc_base + APBC_SSP3, 4, 3, 0, &clk_lock);
323*4882a593Smuzhiyun clk_register_clkdev(clk, "ssp_mux.3", NULL);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun clk = mmp_clk_register_apbc("ssp3", "ssp3_mux",
326*4882a593Smuzhiyun apbc_base + APBC_SSP3, 10, 0, &clk_lock);
327*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "mmp-ssp.3");
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun clk = clk_register_mux(NULL, "sdh_mux", sdh_parent,
330*4882a593Smuzhiyun ARRAY_SIZE(sdh_parent),
331*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
332*4882a593Smuzhiyun apmu_base + APMU_SDH0, 8, 2, 0, &clk_lock);
333*4882a593Smuzhiyun clk_register_clkdev(clk, "sdh_mux", NULL);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun clk = clk_register_divider(NULL, "sdh_div", "sdh_mux",
336*4882a593Smuzhiyun CLK_SET_RATE_PARENT, apmu_base + APMU_SDH0,
337*4882a593Smuzhiyun 10, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
338*4882a593Smuzhiyun clk_register_clkdev(clk, "sdh_div", NULL);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun clk = mmp_clk_register_apmu("sdh0", "sdh_div", apmu_base + APMU_SDH0,
341*4882a593Smuzhiyun 0x1b, &clk_lock);
342*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "sdhci-pxav3.0");
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun clk = mmp_clk_register_apmu("sdh1", "sdh_div", apmu_base + APMU_SDH1,
345*4882a593Smuzhiyun 0x1b, &clk_lock);
346*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "sdhci-pxav3.1");
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun clk = mmp_clk_register_apmu("sdh2", "sdh_div", apmu_base + APMU_SDH2,
349*4882a593Smuzhiyun 0x1b, &clk_lock);
350*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "sdhci-pxav3.2");
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun clk = mmp_clk_register_apmu("sdh3", "sdh_div", apmu_base + APMU_SDH3,
353*4882a593Smuzhiyun 0x1b, &clk_lock);
354*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "sdhci-pxav3.3");
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun clk = mmp_clk_register_apmu("usb", "usb_pll", apmu_base + APMU_USB,
357*4882a593Smuzhiyun 0x9, &clk_lock);
358*4882a593Smuzhiyun clk_register_clkdev(clk, "usb_clk", NULL);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun clk = clk_register_mux(NULL, "disp0_mux", disp_parent,
361*4882a593Smuzhiyun ARRAY_SIZE(disp_parent),
362*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
363*4882a593Smuzhiyun apmu_base + APMU_DISP0, 6, 2, 0, &clk_lock);
364*4882a593Smuzhiyun clk_register_clkdev(clk, "disp_mux.0", NULL);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun clk = clk_register_divider(NULL, "disp0_div", "disp0_mux",
367*4882a593Smuzhiyun CLK_SET_RATE_PARENT, apmu_base + APMU_DISP0,
368*4882a593Smuzhiyun 8, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
369*4882a593Smuzhiyun clk_register_clkdev(clk, "disp_div.0", NULL);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun clk = mmp_clk_register_apmu("disp0", "disp0_div",
372*4882a593Smuzhiyun apmu_base + APMU_DISP0, 0x1b, &clk_lock);
373*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "mmp-disp.0");
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun clk = clk_register_divider(NULL, "disp0_sphy_div", "disp0_mux", 0,
376*4882a593Smuzhiyun apmu_base + APMU_DISP0, 15, 5, 0, &clk_lock);
377*4882a593Smuzhiyun clk_register_clkdev(clk, "disp_sphy_div.0", NULL);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun clk = mmp_clk_register_apmu("disp0_sphy", "disp0_sphy_div",
380*4882a593Smuzhiyun apmu_base + APMU_DISP0, 0x1024, &clk_lock);
381*4882a593Smuzhiyun clk_register_clkdev(clk, "disp_sphy.0", NULL);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun clk = clk_register_mux(NULL, "disp1_mux", disp_parent,
384*4882a593Smuzhiyun ARRAY_SIZE(disp_parent),
385*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
386*4882a593Smuzhiyun apmu_base + APMU_DISP1, 6, 2, 0, &clk_lock);
387*4882a593Smuzhiyun clk_register_clkdev(clk, "disp_mux.1", NULL);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun clk = clk_register_divider(NULL, "disp1_div", "disp1_mux",
390*4882a593Smuzhiyun CLK_SET_RATE_PARENT, apmu_base + APMU_DISP1,
391*4882a593Smuzhiyun 8, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
392*4882a593Smuzhiyun clk_register_clkdev(clk, "disp_div.1", NULL);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun clk = mmp_clk_register_apmu("disp1", "disp1_div",
395*4882a593Smuzhiyun apmu_base + APMU_DISP1, 0x1b, &clk_lock);
396*4882a593Smuzhiyun clk_register_clkdev(clk, NULL, "mmp-disp.1");
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun clk = mmp_clk_register_apmu("ccic_arbiter", "vctcxo",
399*4882a593Smuzhiyun apmu_base + APMU_CCIC0, 0x1800, &clk_lock);
400*4882a593Smuzhiyun clk_register_clkdev(clk, "ccic_arbiter", NULL);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun clk = clk_register_mux(NULL, "ccic0_mux", ccic_parent,
403*4882a593Smuzhiyun ARRAY_SIZE(ccic_parent),
404*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
405*4882a593Smuzhiyun apmu_base + APMU_CCIC0, 6, 2, 0, &clk_lock);
406*4882a593Smuzhiyun clk_register_clkdev(clk, "ccic_mux.0", NULL);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun clk = clk_register_divider(NULL, "ccic0_div", "ccic0_mux",
409*4882a593Smuzhiyun CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC0,
410*4882a593Smuzhiyun 17, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
411*4882a593Smuzhiyun clk_register_clkdev(clk, "ccic_div.0", NULL);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun clk = mmp_clk_register_apmu("ccic0", "ccic0_div",
414*4882a593Smuzhiyun apmu_base + APMU_CCIC0, 0x1b, &clk_lock);
415*4882a593Smuzhiyun clk_register_clkdev(clk, "fnclk", "mmp-ccic.0");
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun clk = mmp_clk_register_apmu("ccic0_phy", "ccic0_div",
418*4882a593Smuzhiyun apmu_base + APMU_CCIC0, 0x24, &clk_lock);
419*4882a593Smuzhiyun clk_register_clkdev(clk, "phyclk", "mmp-ccic.0");
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun clk = clk_register_divider(NULL, "ccic0_sphy_div", "ccic0_div",
422*4882a593Smuzhiyun CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC0,
423*4882a593Smuzhiyun 10, 5, 0, &clk_lock);
424*4882a593Smuzhiyun clk_register_clkdev(clk, "sphyclk_div", "mmp-ccic.0");
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun clk = mmp_clk_register_apmu("ccic0_sphy", "ccic0_sphy_div",
427*4882a593Smuzhiyun apmu_base + APMU_CCIC0, 0x300, &clk_lock);
428*4882a593Smuzhiyun clk_register_clkdev(clk, "sphyclk", "mmp-ccic.0");
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun clk = clk_register_mux(NULL, "ccic1_mux", ccic_parent,
431*4882a593Smuzhiyun ARRAY_SIZE(ccic_parent),
432*4882a593Smuzhiyun CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
433*4882a593Smuzhiyun apmu_base + APMU_CCIC1, 6, 2, 0, &clk_lock);
434*4882a593Smuzhiyun clk_register_clkdev(clk, "ccic_mux.1", NULL);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun clk = clk_register_divider(NULL, "ccic1_div", "ccic1_mux",
437*4882a593Smuzhiyun CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC1,
438*4882a593Smuzhiyun 16, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
439*4882a593Smuzhiyun clk_register_clkdev(clk, "ccic_div.1", NULL);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun clk = mmp_clk_register_apmu("ccic1", "ccic1_div",
442*4882a593Smuzhiyun apmu_base + APMU_CCIC1, 0x1b, &clk_lock);
443*4882a593Smuzhiyun clk_register_clkdev(clk, "fnclk", "mmp-ccic.1");
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun clk = mmp_clk_register_apmu("ccic1_phy", "ccic1_div",
446*4882a593Smuzhiyun apmu_base + APMU_CCIC1, 0x24, &clk_lock);
447*4882a593Smuzhiyun clk_register_clkdev(clk, "phyclk", "mmp-ccic.1");
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun clk = clk_register_divider(NULL, "ccic1_sphy_div", "ccic1_div",
450*4882a593Smuzhiyun CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC1,
451*4882a593Smuzhiyun 10, 5, 0, &clk_lock);
452*4882a593Smuzhiyun clk_register_clkdev(clk, "sphyclk_div", "mmp-ccic.1");
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun clk = mmp_clk_register_apmu("ccic1_sphy", "ccic1_sphy_div",
455*4882a593Smuzhiyun apmu_base + APMU_CCIC1, 0x300, &clk_lock);
456*4882a593Smuzhiyun clk_register_clkdev(clk, "sphyclk", "mmp-ccic.1");
457*4882a593Smuzhiyun }
458