xref: /OK3568_Linux_fs/kernel/drivers/clk/mmp/clk-audio.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * MMP Audio Clock Controller driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2020 Lubomir Rintel <lkundrak@v3.sk>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/pm_clock.h>
13*4882a593Smuzhiyun #include <linux/pm_runtime.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <dt-bindings/clock/marvell,mmp2-audio.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* Audio Controller Registers */
18*4882a593Smuzhiyun #define SSPA_AUD_CTRL				0x04
19*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL0			0x08
20*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL1			0x0c
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* SSPA Audio Control Register */
23*4882a593Smuzhiyun #define SSPA_AUD_CTRL_SYSCLK_SHIFT		0
24*4882a593Smuzhiyun #define SSPA_AUD_CTRL_SYSCLK_DIV_SHIFT		1
25*4882a593Smuzhiyun #define SSPA_AUD_CTRL_SSPA0_MUX_SHIFT		7
26*4882a593Smuzhiyun #define SSPA_AUD_CTRL_SSPA0_SHIFT		8
27*4882a593Smuzhiyun #define SSPA_AUD_CTRL_SSPA0_DIV_SHIFT		9
28*4882a593Smuzhiyun #define SSPA_AUD_CTRL_SSPA1_SHIFT		16
29*4882a593Smuzhiyun #define SSPA_AUD_CTRL_SSPA1_DIV_SHIFT		17
30*4882a593Smuzhiyun #define SSPA_AUD_CTRL_SSPA1_MUX_SHIFT		23
31*4882a593Smuzhiyun #define SSPA_AUD_CTRL_DIV_MASK			0x7e
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* SSPA Audio PLL Control 0 Register */
34*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL0_DIV_OCLK_MODULO_MASK (0x7 << 28)
35*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL0_DIV_OCLK_MODULO(x)	((x) << 28)
36*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL0_FRACT_MASK		(0xfffff << 8)
37*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL0_FRACT(x)		((x) << 8)
38*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL0_ENA_DITHER		(1 << 7)
39*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL0_ICP_2UA		(0 << 5)
40*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL0_ICP_5UA		(1 << 5)
41*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL0_ICP_7UA		(2 << 5)
42*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL0_ICP_10UA		(3 << 5)
43*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL0_DIV_FBCCLK_MASK	(0x3 << 3)
44*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL0_DIV_FBCCLK(x)	((x) << 3)
45*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL0_DIV_MCLK_MASK	(0x1 << 2)
46*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL0_DIV_MCLK(x)		((x) << 2)
47*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL0_PD_OVPROT_DIS	(1 << 1)
48*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL0_PU			(1 << 0)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* SSPA Audio PLL Control 1 Register */
51*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL1_SEL_FAST_CLK		(1 << 24)
52*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL1_CLK_SEL_MASK		(1 << 11)
53*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL1_CLK_SEL_AUDIO_PLL	(1 << 11)
54*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL1_CLK_SEL_VCXO		(0 << 11)
55*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL1_DIV_OCLK_PATTERN_MASK (0x7ff << 0)
56*4882a593Smuzhiyun #define SSPA_AUD_PLL_CTRL1_DIV_OCLK_PATTERN(x)	((x) << 0)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun struct mmp2_audio_clk {
59*4882a593Smuzhiyun 	void __iomem *mmio_base;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	struct clk_hw audio_pll_hw;
62*4882a593Smuzhiyun 	struct clk_mux sspa_mux;
63*4882a593Smuzhiyun 	struct clk_mux sspa1_mux;
64*4882a593Smuzhiyun 	struct clk_divider sysclk_div;
65*4882a593Smuzhiyun 	struct clk_divider sspa0_div;
66*4882a593Smuzhiyun 	struct clk_divider sspa1_div;
67*4882a593Smuzhiyun 	struct clk_gate sysclk_gate;
68*4882a593Smuzhiyun 	struct clk_gate sspa0_gate;
69*4882a593Smuzhiyun 	struct clk_gate sspa1_gate;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	u32 aud_ctrl;
72*4882a593Smuzhiyun 	u32 aud_pll_ctrl0;
73*4882a593Smuzhiyun 	u32 aud_pll_ctrl1;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	spinlock_t lock;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	/* Must be last */
78*4882a593Smuzhiyun 	struct clk_hw_onecell_data clk_data;
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun static const struct {
82*4882a593Smuzhiyun 	unsigned long parent_rate;
83*4882a593Smuzhiyun 	unsigned long freq_vco;
84*4882a593Smuzhiyun 	unsigned char mclk;
85*4882a593Smuzhiyun 	unsigned char fbcclk;
86*4882a593Smuzhiyun 	unsigned short fract;
87*4882a593Smuzhiyun } predivs[] = {
88*4882a593Smuzhiyun 	{ 26000000, 135475200, 0, 0, 0x8a18 },
89*4882a593Smuzhiyun 	{ 26000000, 147456000, 0, 1, 0x0da1 },
90*4882a593Smuzhiyun 	{ 38400000, 135475200, 1, 2, 0x8208 },
91*4882a593Smuzhiyun 	{ 38400000, 147456000, 1, 3, 0xaaaa },
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun static const struct {
95*4882a593Smuzhiyun 	unsigned char divisor;
96*4882a593Smuzhiyun 	unsigned char modulo;
97*4882a593Smuzhiyun 	unsigned char pattern;
98*4882a593Smuzhiyun } postdivs[] = {
99*4882a593Smuzhiyun 	{   1,	3,  0, },
100*4882a593Smuzhiyun 	{   2,	5,  0, },
101*4882a593Smuzhiyun 	{   4,	0,  0, },
102*4882a593Smuzhiyun 	{   6,	1,  1, },
103*4882a593Smuzhiyun 	{   8,	1,  0, },
104*4882a593Smuzhiyun 	{   9,	1,  2, },
105*4882a593Smuzhiyun 	{  12,	2,  1, },
106*4882a593Smuzhiyun 	{  16,	2,  0, },
107*4882a593Smuzhiyun 	{  18,	2,  2, },
108*4882a593Smuzhiyun 	{  24,	4,  1, },
109*4882a593Smuzhiyun 	{  36,	4,  2, },
110*4882a593Smuzhiyun 	{  48,	6,  1, },
111*4882a593Smuzhiyun 	{  72,	6,  2, },
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
audio_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)114*4882a593Smuzhiyun static unsigned long audio_pll_recalc_rate(struct clk_hw *hw,
115*4882a593Smuzhiyun 					   unsigned long parent_rate)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	struct mmp2_audio_clk *priv = container_of(hw, struct mmp2_audio_clk, audio_pll_hw);
118*4882a593Smuzhiyun 	unsigned int prediv;
119*4882a593Smuzhiyun 	unsigned int postdiv;
120*4882a593Smuzhiyun 	u32 aud_pll_ctrl0;
121*4882a593Smuzhiyun 	u32 aud_pll_ctrl1;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	aud_pll_ctrl0 = readl(priv->mmio_base + SSPA_AUD_PLL_CTRL0);
124*4882a593Smuzhiyun 	aud_pll_ctrl0 &= SSPA_AUD_PLL_CTRL0_DIV_OCLK_MODULO_MASK |
125*4882a593Smuzhiyun 			 SSPA_AUD_PLL_CTRL0_FRACT_MASK |
126*4882a593Smuzhiyun 			 SSPA_AUD_PLL_CTRL0_ENA_DITHER |
127*4882a593Smuzhiyun 			 SSPA_AUD_PLL_CTRL0_DIV_FBCCLK_MASK |
128*4882a593Smuzhiyun 			 SSPA_AUD_PLL_CTRL0_DIV_MCLK_MASK |
129*4882a593Smuzhiyun 			 SSPA_AUD_PLL_CTRL0_PU;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	aud_pll_ctrl1 = readl(priv->mmio_base + SSPA_AUD_PLL_CTRL1);
132*4882a593Smuzhiyun 	aud_pll_ctrl1 &= SSPA_AUD_PLL_CTRL1_CLK_SEL_MASK |
133*4882a593Smuzhiyun 			 SSPA_AUD_PLL_CTRL1_DIV_OCLK_PATTERN_MASK;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	for (prediv = 0; prediv < ARRAY_SIZE(predivs); prediv++) {
136*4882a593Smuzhiyun 		if (predivs[prediv].parent_rate != parent_rate)
137*4882a593Smuzhiyun 			continue;
138*4882a593Smuzhiyun 		for (postdiv = 0; postdiv < ARRAY_SIZE(postdivs); postdiv++) {
139*4882a593Smuzhiyun 			unsigned long freq;
140*4882a593Smuzhiyun 			u32 val;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 			val = SSPA_AUD_PLL_CTRL0_ENA_DITHER;
143*4882a593Smuzhiyun 			val |= SSPA_AUD_PLL_CTRL0_PU;
144*4882a593Smuzhiyun 			val |= SSPA_AUD_PLL_CTRL0_DIV_OCLK_MODULO(postdivs[postdiv].modulo);
145*4882a593Smuzhiyun 			val |= SSPA_AUD_PLL_CTRL0_FRACT(predivs[prediv].fract);
146*4882a593Smuzhiyun 			val |= SSPA_AUD_PLL_CTRL0_DIV_FBCCLK(predivs[prediv].fbcclk);
147*4882a593Smuzhiyun 			val |= SSPA_AUD_PLL_CTRL0_DIV_MCLK(predivs[prediv].mclk);
148*4882a593Smuzhiyun 			if (val != aud_pll_ctrl0)
149*4882a593Smuzhiyun 				continue;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 			val = SSPA_AUD_PLL_CTRL1_CLK_SEL_AUDIO_PLL;
152*4882a593Smuzhiyun 			val |= SSPA_AUD_PLL_CTRL1_DIV_OCLK_PATTERN(postdivs[postdiv].pattern);
153*4882a593Smuzhiyun 			if (val != aud_pll_ctrl1)
154*4882a593Smuzhiyun 				continue;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 			freq = predivs[prediv].freq_vco;
157*4882a593Smuzhiyun 			freq /= postdivs[postdiv].divisor;
158*4882a593Smuzhiyun 			return freq;
159*4882a593Smuzhiyun 		}
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	return 0;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
audio_pll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)165*4882a593Smuzhiyun static long audio_pll_round_rate(struct clk_hw *hw, unsigned long rate,
166*4882a593Smuzhiyun 				 unsigned long *parent_rate)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	unsigned int prediv;
169*4882a593Smuzhiyun 	unsigned int postdiv;
170*4882a593Smuzhiyun 	long rounded = 0;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	for (prediv = 0; prediv < ARRAY_SIZE(predivs); prediv++) {
173*4882a593Smuzhiyun 		if (predivs[prediv].parent_rate != *parent_rate)
174*4882a593Smuzhiyun 			continue;
175*4882a593Smuzhiyun 		for (postdiv = 0; postdiv < ARRAY_SIZE(postdivs); postdiv++) {
176*4882a593Smuzhiyun 			long freq = predivs[prediv].freq_vco;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 			freq /= postdivs[postdiv].divisor;
179*4882a593Smuzhiyun 			if (freq == rate)
180*4882a593Smuzhiyun 				return rate;
181*4882a593Smuzhiyun 			if (freq < rate)
182*4882a593Smuzhiyun 				continue;
183*4882a593Smuzhiyun 			if (rounded && freq > rounded)
184*4882a593Smuzhiyun 				continue;
185*4882a593Smuzhiyun 			rounded = freq;
186*4882a593Smuzhiyun 		}
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	return rounded;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
audio_pll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)192*4882a593Smuzhiyun static int audio_pll_set_rate(struct clk_hw *hw, unsigned long rate,
193*4882a593Smuzhiyun 			      unsigned long parent_rate)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	struct mmp2_audio_clk *priv = container_of(hw, struct mmp2_audio_clk, audio_pll_hw);
196*4882a593Smuzhiyun 	unsigned int prediv;
197*4882a593Smuzhiyun 	unsigned int postdiv;
198*4882a593Smuzhiyun 	unsigned long val;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	for (prediv = 0; prediv < ARRAY_SIZE(predivs); prediv++) {
201*4882a593Smuzhiyun 		if (predivs[prediv].parent_rate != parent_rate)
202*4882a593Smuzhiyun 			continue;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 		for (postdiv = 0; postdiv < ARRAY_SIZE(postdivs); postdiv++) {
205*4882a593Smuzhiyun 			if (rate * postdivs[postdiv].divisor != predivs[prediv].freq_vco)
206*4882a593Smuzhiyun 				continue;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 			val = SSPA_AUD_PLL_CTRL0_ENA_DITHER;
209*4882a593Smuzhiyun 			val |= SSPA_AUD_PLL_CTRL0_PU;
210*4882a593Smuzhiyun 			val |= SSPA_AUD_PLL_CTRL0_DIV_OCLK_MODULO(postdivs[postdiv].modulo);
211*4882a593Smuzhiyun 			val |= SSPA_AUD_PLL_CTRL0_FRACT(predivs[prediv].fract);
212*4882a593Smuzhiyun 			val |= SSPA_AUD_PLL_CTRL0_DIV_FBCCLK(predivs[prediv].fbcclk);
213*4882a593Smuzhiyun 			val |= SSPA_AUD_PLL_CTRL0_DIV_MCLK(predivs[prediv].mclk);
214*4882a593Smuzhiyun 			writel(val, priv->mmio_base + SSPA_AUD_PLL_CTRL0);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 			val = SSPA_AUD_PLL_CTRL1_CLK_SEL_AUDIO_PLL;
217*4882a593Smuzhiyun 			val |= SSPA_AUD_PLL_CTRL1_DIV_OCLK_PATTERN(postdivs[postdiv].pattern);
218*4882a593Smuzhiyun 			writel(val, priv->mmio_base + SSPA_AUD_PLL_CTRL1);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 			return 0;
221*4882a593Smuzhiyun 		}
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	return -ERANGE;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun static const struct clk_ops audio_pll_ops = {
228*4882a593Smuzhiyun 	.recalc_rate = audio_pll_recalc_rate,
229*4882a593Smuzhiyun 	.round_rate = audio_pll_round_rate,
230*4882a593Smuzhiyun 	.set_rate = audio_pll_set_rate,
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun 
register_clocks(struct mmp2_audio_clk * priv,struct device * dev)233*4882a593Smuzhiyun static int register_clocks(struct mmp2_audio_clk *priv, struct device *dev)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	const struct clk_parent_data sspa_mux_parents[] = {
236*4882a593Smuzhiyun 		{ .hw = &priv->audio_pll_hw },
237*4882a593Smuzhiyun 		{ .fw_name = "i2s0" },
238*4882a593Smuzhiyun 	};
239*4882a593Smuzhiyun 	const struct clk_parent_data sspa1_mux_parents[] = {
240*4882a593Smuzhiyun 		{ .hw = &priv->audio_pll_hw },
241*4882a593Smuzhiyun 		{ .fw_name = "i2s1" },
242*4882a593Smuzhiyun 	};
243*4882a593Smuzhiyun 	int ret;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	priv->audio_pll_hw.init = CLK_HW_INIT_FW_NAME("audio_pll",
246*4882a593Smuzhiyun 				"vctcxo", &audio_pll_ops,
247*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT);
248*4882a593Smuzhiyun 	ret = devm_clk_hw_register(dev, &priv->audio_pll_hw);
249*4882a593Smuzhiyun 	if (ret)
250*4882a593Smuzhiyun 		return ret;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	priv->sspa_mux.hw.init = CLK_HW_INIT_PARENTS_DATA("sspa_mux",
253*4882a593Smuzhiyun 				sspa_mux_parents, &clk_mux_ops,
254*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT);
255*4882a593Smuzhiyun 	priv->sspa_mux.reg = priv->mmio_base + SSPA_AUD_CTRL;
256*4882a593Smuzhiyun 	priv->sspa_mux.mask = 1;
257*4882a593Smuzhiyun 	priv->sspa_mux.shift = SSPA_AUD_CTRL_SSPA0_MUX_SHIFT;
258*4882a593Smuzhiyun 	ret = devm_clk_hw_register(dev, &priv->sspa_mux.hw);
259*4882a593Smuzhiyun 	if (ret)
260*4882a593Smuzhiyun 		return ret;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	priv->sysclk_div.hw.init = CLK_HW_INIT_HW("sys_div",
263*4882a593Smuzhiyun 				&priv->sspa_mux.hw, &clk_divider_ops,
264*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT);
265*4882a593Smuzhiyun 	priv->sysclk_div.reg = priv->mmio_base + SSPA_AUD_CTRL;
266*4882a593Smuzhiyun 	priv->sysclk_div.shift = SSPA_AUD_CTRL_SYSCLK_DIV_SHIFT;
267*4882a593Smuzhiyun 	priv->sysclk_div.width = 6;
268*4882a593Smuzhiyun 	priv->sysclk_div.flags = CLK_DIVIDER_ONE_BASED;
269*4882a593Smuzhiyun 	priv->sysclk_div.flags |= CLK_DIVIDER_ROUND_CLOSEST;
270*4882a593Smuzhiyun 	priv->sysclk_div.flags |= CLK_DIVIDER_ALLOW_ZERO;
271*4882a593Smuzhiyun 	ret = devm_clk_hw_register(dev, &priv->sysclk_div.hw);
272*4882a593Smuzhiyun 	if (ret)
273*4882a593Smuzhiyun 		return ret;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	priv->sysclk_gate.hw.init = CLK_HW_INIT_HW("sys_clk",
276*4882a593Smuzhiyun 				&priv->sysclk_div.hw, &clk_gate_ops,
277*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT);
278*4882a593Smuzhiyun 	priv->sysclk_gate.reg = priv->mmio_base + SSPA_AUD_CTRL;
279*4882a593Smuzhiyun 	priv->sysclk_gate.bit_idx = SSPA_AUD_CTRL_SYSCLK_SHIFT;
280*4882a593Smuzhiyun 	ret = devm_clk_hw_register(dev, &priv->sysclk_gate.hw);
281*4882a593Smuzhiyun 	if (ret)
282*4882a593Smuzhiyun 		return ret;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	priv->sspa0_div.hw.init = CLK_HW_INIT_HW("sspa0_div",
285*4882a593Smuzhiyun 				&priv->sspa_mux.hw, &clk_divider_ops, 0);
286*4882a593Smuzhiyun 	priv->sspa0_div.reg = priv->mmio_base + SSPA_AUD_CTRL;
287*4882a593Smuzhiyun 	priv->sspa0_div.shift = SSPA_AUD_CTRL_SSPA0_DIV_SHIFT;
288*4882a593Smuzhiyun 	priv->sspa0_div.width = 6;
289*4882a593Smuzhiyun 	priv->sspa0_div.flags = CLK_DIVIDER_ONE_BASED;
290*4882a593Smuzhiyun 	priv->sspa0_div.flags |= CLK_DIVIDER_ROUND_CLOSEST;
291*4882a593Smuzhiyun 	priv->sspa0_div.flags |= CLK_DIVIDER_ALLOW_ZERO;
292*4882a593Smuzhiyun 	ret = devm_clk_hw_register(dev, &priv->sspa0_div.hw);
293*4882a593Smuzhiyun 	if (ret)
294*4882a593Smuzhiyun 		return ret;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	priv->sspa0_gate.hw.init = CLK_HW_INIT_HW("sspa0_clk",
297*4882a593Smuzhiyun 				&priv->sspa0_div.hw, &clk_gate_ops,
298*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT);
299*4882a593Smuzhiyun 	priv->sspa0_gate.reg = priv->mmio_base + SSPA_AUD_CTRL;
300*4882a593Smuzhiyun 	priv->sspa0_gate.bit_idx = SSPA_AUD_CTRL_SSPA0_SHIFT;
301*4882a593Smuzhiyun 	ret = devm_clk_hw_register(dev, &priv->sspa0_gate.hw);
302*4882a593Smuzhiyun 	if (ret)
303*4882a593Smuzhiyun 		return ret;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	priv->sspa1_mux.hw.init = CLK_HW_INIT_PARENTS_DATA("sspa1_mux",
306*4882a593Smuzhiyun 				sspa1_mux_parents, &clk_mux_ops,
307*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT);
308*4882a593Smuzhiyun 	priv->sspa1_mux.reg = priv->mmio_base + SSPA_AUD_CTRL;
309*4882a593Smuzhiyun 	priv->sspa1_mux.mask = 1;
310*4882a593Smuzhiyun 	priv->sspa1_mux.shift = SSPA_AUD_CTRL_SSPA1_MUX_SHIFT;
311*4882a593Smuzhiyun 	ret = devm_clk_hw_register(dev, &priv->sspa1_mux.hw);
312*4882a593Smuzhiyun 	if (ret)
313*4882a593Smuzhiyun 		return ret;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	priv->sspa1_div.hw.init = CLK_HW_INIT_HW("sspa1_div",
316*4882a593Smuzhiyun 				&priv->sspa1_mux.hw, &clk_divider_ops, 0);
317*4882a593Smuzhiyun 	priv->sspa1_div.reg = priv->mmio_base + SSPA_AUD_CTRL;
318*4882a593Smuzhiyun 	priv->sspa1_div.shift = SSPA_AUD_CTRL_SSPA1_DIV_SHIFT;
319*4882a593Smuzhiyun 	priv->sspa1_div.width = 6;
320*4882a593Smuzhiyun 	priv->sspa1_div.flags = CLK_DIVIDER_ONE_BASED;
321*4882a593Smuzhiyun 	priv->sspa1_div.flags |= CLK_DIVIDER_ROUND_CLOSEST;
322*4882a593Smuzhiyun 	priv->sspa1_div.flags |= CLK_DIVIDER_ALLOW_ZERO;
323*4882a593Smuzhiyun 	ret = devm_clk_hw_register(dev, &priv->sspa1_div.hw);
324*4882a593Smuzhiyun 	if (ret)
325*4882a593Smuzhiyun 		return ret;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	priv->sspa1_gate.hw.init = CLK_HW_INIT_HW("sspa1_clk",
328*4882a593Smuzhiyun 				&priv->sspa1_div.hw, &clk_gate_ops,
329*4882a593Smuzhiyun 				CLK_SET_RATE_PARENT);
330*4882a593Smuzhiyun 	priv->sspa1_gate.reg = priv->mmio_base + SSPA_AUD_CTRL;
331*4882a593Smuzhiyun 	priv->sspa1_gate.bit_idx = SSPA_AUD_CTRL_SSPA1_SHIFT;
332*4882a593Smuzhiyun 	ret = devm_clk_hw_register(dev, &priv->sspa1_gate.hw);
333*4882a593Smuzhiyun 	if (ret)
334*4882a593Smuzhiyun 		return ret;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	priv->clk_data.hws[MMP2_CLK_AUDIO_SYSCLK] = &priv->sysclk_gate.hw;
337*4882a593Smuzhiyun 	priv->clk_data.hws[MMP2_CLK_AUDIO_SSPA0] = &priv->sspa0_gate.hw;
338*4882a593Smuzhiyun 	priv->clk_data.hws[MMP2_CLK_AUDIO_SSPA1] = &priv->sspa1_gate.hw;
339*4882a593Smuzhiyun 	priv->clk_data.num = MMP2_CLK_AUDIO_NR_CLKS;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return of_clk_add_hw_provider(dev->of_node, of_clk_hw_onecell_get,
342*4882a593Smuzhiyun 				      &priv->clk_data);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
mmp2_audio_clk_probe(struct platform_device * pdev)345*4882a593Smuzhiyun static int mmp2_audio_clk_probe(struct platform_device *pdev)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	struct mmp2_audio_clk *priv;
348*4882a593Smuzhiyun 	int ret;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	priv = devm_kzalloc(&pdev->dev,
351*4882a593Smuzhiyun 			    struct_size(priv, clk_data.hws,
352*4882a593Smuzhiyun 					MMP2_CLK_AUDIO_NR_CLKS),
353*4882a593Smuzhiyun 			    GFP_KERNEL);
354*4882a593Smuzhiyun 	if (!priv)
355*4882a593Smuzhiyun 		return -ENOMEM;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	spin_lock_init(&priv->lock);
358*4882a593Smuzhiyun 	platform_set_drvdata(pdev, priv);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	priv->mmio_base = devm_platform_ioremap_resource(pdev, 0);
361*4882a593Smuzhiyun 	if (IS_ERR(priv->mmio_base))
362*4882a593Smuzhiyun 		return PTR_ERR(priv->mmio_base);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
365*4882a593Smuzhiyun 	ret = pm_clk_create(&pdev->dev);
366*4882a593Smuzhiyun 	if (ret)
367*4882a593Smuzhiyun 		goto disable_pm_runtime;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	ret = pm_clk_add(&pdev->dev, "audio");
370*4882a593Smuzhiyun 	if (ret)
371*4882a593Smuzhiyun 		goto destroy_pm_clk;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	ret = register_clocks(priv, &pdev->dev);
374*4882a593Smuzhiyun 	if (ret)
375*4882a593Smuzhiyun 		goto destroy_pm_clk;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	return 0;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun destroy_pm_clk:
380*4882a593Smuzhiyun 	pm_clk_destroy(&pdev->dev);
381*4882a593Smuzhiyun disable_pm_runtime:
382*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	return ret;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun 
mmp2_audio_clk_remove(struct platform_device * pdev)387*4882a593Smuzhiyun static int mmp2_audio_clk_remove(struct platform_device *pdev)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun 	pm_clk_destroy(&pdev->dev);
390*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	return 0;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun #ifdef CONFIG_PM
mmp2_audio_clk_suspend(struct device * dev)396*4882a593Smuzhiyun static int mmp2_audio_clk_suspend(struct device *dev)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun 	struct mmp2_audio_clk *priv = dev_get_drvdata(dev);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	priv->aud_ctrl = readl(priv->mmio_base + SSPA_AUD_CTRL);
401*4882a593Smuzhiyun 	priv->aud_pll_ctrl0 = readl(priv->mmio_base + SSPA_AUD_PLL_CTRL0);
402*4882a593Smuzhiyun 	priv->aud_pll_ctrl1 = readl(priv->mmio_base + SSPA_AUD_PLL_CTRL1);
403*4882a593Smuzhiyun 	pm_clk_suspend(dev);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	return 0;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun 
mmp2_audio_clk_resume(struct device * dev)408*4882a593Smuzhiyun static int mmp2_audio_clk_resume(struct device *dev)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	struct mmp2_audio_clk *priv = dev_get_drvdata(dev);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	pm_clk_resume(dev);
413*4882a593Smuzhiyun 	writel(priv->aud_ctrl, priv->mmio_base + SSPA_AUD_CTRL);
414*4882a593Smuzhiyun 	writel(priv->aud_pll_ctrl0, priv->mmio_base + SSPA_AUD_PLL_CTRL0);
415*4882a593Smuzhiyun 	writel(priv->aud_pll_ctrl1, priv->mmio_base + SSPA_AUD_PLL_CTRL1);
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	return 0;
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun #endif
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun static const struct dev_pm_ops mmp2_audio_clk_pm_ops = {
422*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(mmp2_audio_clk_suspend, mmp2_audio_clk_resume, NULL)
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun static const struct of_device_id mmp2_audio_clk_of_match[] = {
426*4882a593Smuzhiyun 	{ .compatible = "marvell,mmp2-audio-clock" },
427*4882a593Smuzhiyun 	{}
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mmp2_audio_clk_of_match);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun static struct platform_driver mmp2_audio_clk_driver = {
433*4882a593Smuzhiyun 	.driver = {
434*4882a593Smuzhiyun 		.name = "mmp2-audio-clock",
435*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(mmp2_audio_clk_of_match),
436*4882a593Smuzhiyun 		.pm = &mmp2_audio_clk_pm_ops,
437*4882a593Smuzhiyun 	},
438*4882a593Smuzhiyun 	.probe = mmp2_audio_clk_probe,
439*4882a593Smuzhiyun 	.remove = mmp2_audio_clk_remove,
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun module_platform_driver(mmp2_audio_clk_driver);
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun MODULE_AUTHOR("Lubomir Rintel <lkundrak@v3.sk>");
444*4882a593Smuzhiyun MODULE_DESCRIPTION("Clock driver for MMP2 Audio subsystem");
445*4882a593Smuzhiyun MODULE_LICENSE("GPL");
446