xref: /OK3568_Linux_fs/kernel/drivers/clk/meson/meson8b.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2015 Endless Mobile, Inc.
4*4882a593Smuzhiyun  * Author: Carlo Caione <carlo@endlessm.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (c) 2016 BayLibre, Inc.
7*4882a593Smuzhiyun  * Michael Turquette <mturquette@baylibre.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/clk-provider.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun #include <linux/reset-controller.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "meson8b.h"
20*4882a593Smuzhiyun #include "clk-regmap.h"
21*4882a593Smuzhiyun #include "clk-pll.h"
22*4882a593Smuzhiyun #include "clk-mpll.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun static DEFINE_SPINLOCK(meson_clk_lock);
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun struct meson8b_clk_reset {
27*4882a593Smuzhiyun 	struct reset_controller_dev reset;
28*4882a593Smuzhiyun 	struct regmap *regmap;
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static const struct pll_params_table sys_pll_params_table[] = {
32*4882a593Smuzhiyun 	PLL_PARAMS(50, 1),
33*4882a593Smuzhiyun 	PLL_PARAMS(51, 1),
34*4882a593Smuzhiyun 	PLL_PARAMS(52, 1),
35*4882a593Smuzhiyun 	PLL_PARAMS(53, 1),
36*4882a593Smuzhiyun 	PLL_PARAMS(54, 1),
37*4882a593Smuzhiyun 	PLL_PARAMS(55, 1),
38*4882a593Smuzhiyun 	PLL_PARAMS(56, 1),
39*4882a593Smuzhiyun 	PLL_PARAMS(57, 1),
40*4882a593Smuzhiyun 	PLL_PARAMS(58, 1),
41*4882a593Smuzhiyun 	PLL_PARAMS(59, 1),
42*4882a593Smuzhiyun 	PLL_PARAMS(60, 1),
43*4882a593Smuzhiyun 	PLL_PARAMS(61, 1),
44*4882a593Smuzhiyun 	PLL_PARAMS(62, 1),
45*4882a593Smuzhiyun 	PLL_PARAMS(63, 1),
46*4882a593Smuzhiyun 	PLL_PARAMS(64, 1),
47*4882a593Smuzhiyun 	PLL_PARAMS(65, 1),
48*4882a593Smuzhiyun 	PLL_PARAMS(66, 1),
49*4882a593Smuzhiyun 	PLL_PARAMS(67, 1),
50*4882a593Smuzhiyun 	PLL_PARAMS(68, 1),
51*4882a593Smuzhiyun 	PLL_PARAMS(84, 1),
52*4882a593Smuzhiyun 	{ /* sentinel */ },
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun static struct clk_fixed_rate meson8b_xtal = {
56*4882a593Smuzhiyun 	.fixed_rate = 24000000,
57*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
58*4882a593Smuzhiyun 		.name = "xtal",
59*4882a593Smuzhiyun 		.num_parents = 0,
60*4882a593Smuzhiyun 		.ops = &clk_fixed_rate_ops,
61*4882a593Smuzhiyun 	},
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun static struct clk_regmap meson8b_fixed_pll_dco = {
65*4882a593Smuzhiyun 	.data = &(struct meson_clk_pll_data){
66*4882a593Smuzhiyun 		.en = {
67*4882a593Smuzhiyun 			.reg_off = HHI_MPLL_CNTL,
68*4882a593Smuzhiyun 			.shift   = 30,
69*4882a593Smuzhiyun 			.width   = 1,
70*4882a593Smuzhiyun 		},
71*4882a593Smuzhiyun 		.m = {
72*4882a593Smuzhiyun 			.reg_off = HHI_MPLL_CNTL,
73*4882a593Smuzhiyun 			.shift   = 0,
74*4882a593Smuzhiyun 			.width   = 9,
75*4882a593Smuzhiyun 		},
76*4882a593Smuzhiyun 		.n = {
77*4882a593Smuzhiyun 			.reg_off = HHI_MPLL_CNTL,
78*4882a593Smuzhiyun 			.shift   = 9,
79*4882a593Smuzhiyun 			.width   = 5,
80*4882a593Smuzhiyun 		},
81*4882a593Smuzhiyun 		.frac = {
82*4882a593Smuzhiyun 			.reg_off = HHI_MPLL_CNTL2,
83*4882a593Smuzhiyun 			.shift   = 0,
84*4882a593Smuzhiyun 			.width   = 12,
85*4882a593Smuzhiyun 		},
86*4882a593Smuzhiyun 		.l = {
87*4882a593Smuzhiyun 			.reg_off = HHI_MPLL_CNTL,
88*4882a593Smuzhiyun 			.shift   = 31,
89*4882a593Smuzhiyun 			.width   = 1,
90*4882a593Smuzhiyun 		},
91*4882a593Smuzhiyun 		.rst = {
92*4882a593Smuzhiyun 			.reg_off = HHI_MPLL_CNTL,
93*4882a593Smuzhiyun 			.shift   = 29,
94*4882a593Smuzhiyun 			.width   = 1,
95*4882a593Smuzhiyun 		},
96*4882a593Smuzhiyun 	},
97*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
98*4882a593Smuzhiyun 		.name = "fixed_pll_dco",
99*4882a593Smuzhiyun 		.ops = &meson_clk_pll_ro_ops,
100*4882a593Smuzhiyun 		.parent_data = &(const struct clk_parent_data) {
101*4882a593Smuzhiyun 			.fw_name = "xtal",
102*4882a593Smuzhiyun 			.name = "xtal",
103*4882a593Smuzhiyun 			.index = -1,
104*4882a593Smuzhiyun 		},
105*4882a593Smuzhiyun 		.num_parents = 1,
106*4882a593Smuzhiyun 	},
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun static struct clk_regmap meson8b_fixed_pll = {
110*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
111*4882a593Smuzhiyun 		.offset = HHI_MPLL_CNTL,
112*4882a593Smuzhiyun 		.shift = 16,
113*4882a593Smuzhiyun 		.width = 2,
114*4882a593Smuzhiyun 		.flags = CLK_DIVIDER_POWER_OF_TWO,
115*4882a593Smuzhiyun 	},
116*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
117*4882a593Smuzhiyun 		.name = "fixed_pll",
118*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ro_ops,
119*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
120*4882a593Smuzhiyun 			&meson8b_fixed_pll_dco.hw
121*4882a593Smuzhiyun 		},
122*4882a593Smuzhiyun 		.num_parents = 1,
123*4882a593Smuzhiyun 		/*
124*4882a593Smuzhiyun 		 * This clock won't ever change at runtime so
125*4882a593Smuzhiyun 		 * CLK_SET_RATE_PARENT is not required
126*4882a593Smuzhiyun 		 */
127*4882a593Smuzhiyun 	},
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun static struct clk_regmap meson8b_hdmi_pll_dco = {
131*4882a593Smuzhiyun 	.data = &(struct meson_clk_pll_data){
132*4882a593Smuzhiyun 		.en = {
133*4882a593Smuzhiyun 			.reg_off = HHI_VID_PLL_CNTL,
134*4882a593Smuzhiyun 			.shift   = 30,
135*4882a593Smuzhiyun 			.width   = 1,
136*4882a593Smuzhiyun 		},
137*4882a593Smuzhiyun 		.m = {
138*4882a593Smuzhiyun 			.reg_off = HHI_VID_PLL_CNTL,
139*4882a593Smuzhiyun 			.shift   = 0,
140*4882a593Smuzhiyun 			.width   = 9,
141*4882a593Smuzhiyun 		},
142*4882a593Smuzhiyun 		.n = {
143*4882a593Smuzhiyun 			.reg_off = HHI_VID_PLL_CNTL,
144*4882a593Smuzhiyun 			.shift   = 10,
145*4882a593Smuzhiyun 			.width   = 5,
146*4882a593Smuzhiyun 		},
147*4882a593Smuzhiyun 		.frac = {
148*4882a593Smuzhiyun 			.reg_off = HHI_VID_PLL_CNTL2,
149*4882a593Smuzhiyun 			.shift   = 0,
150*4882a593Smuzhiyun 			.width   = 12,
151*4882a593Smuzhiyun 		},
152*4882a593Smuzhiyun 		.l = {
153*4882a593Smuzhiyun 			.reg_off = HHI_VID_PLL_CNTL,
154*4882a593Smuzhiyun 			.shift   = 31,
155*4882a593Smuzhiyun 			.width   = 1,
156*4882a593Smuzhiyun 		},
157*4882a593Smuzhiyun 		.rst = {
158*4882a593Smuzhiyun 			.reg_off = HHI_VID_PLL_CNTL,
159*4882a593Smuzhiyun 			.shift   = 29,
160*4882a593Smuzhiyun 			.width   = 1,
161*4882a593Smuzhiyun 		},
162*4882a593Smuzhiyun 	},
163*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
164*4882a593Smuzhiyun 		/* sometimes also called "HPLL" or "HPLL PLL" */
165*4882a593Smuzhiyun 		.name = "hdmi_pll_dco",
166*4882a593Smuzhiyun 		.ops = &meson_clk_pll_ro_ops,
167*4882a593Smuzhiyun 		.parent_data = &(const struct clk_parent_data) {
168*4882a593Smuzhiyun 			.fw_name = "xtal",
169*4882a593Smuzhiyun 			.name = "xtal",
170*4882a593Smuzhiyun 			.index = -1,
171*4882a593Smuzhiyun 		},
172*4882a593Smuzhiyun 		.num_parents = 1,
173*4882a593Smuzhiyun 	},
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static struct clk_regmap meson8b_hdmi_pll_lvds_out = {
177*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
178*4882a593Smuzhiyun 		.offset = HHI_VID_PLL_CNTL,
179*4882a593Smuzhiyun 		.shift = 16,
180*4882a593Smuzhiyun 		.width = 2,
181*4882a593Smuzhiyun 		.flags = CLK_DIVIDER_POWER_OF_TWO,
182*4882a593Smuzhiyun 	},
183*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
184*4882a593Smuzhiyun 		.name = "hdmi_pll_lvds_out",
185*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ro_ops,
186*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
187*4882a593Smuzhiyun 			&meson8b_hdmi_pll_dco.hw
188*4882a593Smuzhiyun 		},
189*4882a593Smuzhiyun 		.num_parents = 1,
190*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
191*4882a593Smuzhiyun 	},
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun static struct clk_regmap meson8b_hdmi_pll_hdmi_out = {
195*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
196*4882a593Smuzhiyun 		.offset = HHI_VID_PLL_CNTL,
197*4882a593Smuzhiyun 		.shift = 18,
198*4882a593Smuzhiyun 		.width = 2,
199*4882a593Smuzhiyun 		.flags = CLK_DIVIDER_POWER_OF_TWO,
200*4882a593Smuzhiyun 	},
201*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
202*4882a593Smuzhiyun 		.name = "hdmi_pll_hdmi_out",
203*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ro_ops,
204*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
205*4882a593Smuzhiyun 			&meson8b_hdmi_pll_dco.hw
206*4882a593Smuzhiyun 		},
207*4882a593Smuzhiyun 		.num_parents = 1,
208*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
209*4882a593Smuzhiyun 	},
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun static struct clk_regmap meson8b_sys_pll_dco = {
213*4882a593Smuzhiyun 	.data = &(struct meson_clk_pll_data){
214*4882a593Smuzhiyun 		.en = {
215*4882a593Smuzhiyun 			.reg_off = HHI_SYS_PLL_CNTL,
216*4882a593Smuzhiyun 			.shift   = 30,
217*4882a593Smuzhiyun 			.width   = 1,
218*4882a593Smuzhiyun 		},
219*4882a593Smuzhiyun 		.m = {
220*4882a593Smuzhiyun 			.reg_off = HHI_SYS_PLL_CNTL,
221*4882a593Smuzhiyun 			.shift   = 0,
222*4882a593Smuzhiyun 			.width   = 9,
223*4882a593Smuzhiyun 		},
224*4882a593Smuzhiyun 		.n = {
225*4882a593Smuzhiyun 			.reg_off = HHI_SYS_PLL_CNTL,
226*4882a593Smuzhiyun 			.shift   = 9,
227*4882a593Smuzhiyun 			.width   = 5,
228*4882a593Smuzhiyun 		},
229*4882a593Smuzhiyun 		.l = {
230*4882a593Smuzhiyun 			.reg_off = HHI_SYS_PLL_CNTL,
231*4882a593Smuzhiyun 			.shift   = 31,
232*4882a593Smuzhiyun 			.width   = 1,
233*4882a593Smuzhiyun 		},
234*4882a593Smuzhiyun 		.rst = {
235*4882a593Smuzhiyun 			.reg_off = HHI_SYS_PLL_CNTL,
236*4882a593Smuzhiyun 			.shift   = 29,
237*4882a593Smuzhiyun 			.width   = 1,
238*4882a593Smuzhiyun 		},
239*4882a593Smuzhiyun 		.table = sys_pll_params_table,
240*4882a593Smuzhiyun 	},
241*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
242*4882a593Smuzhiyun 		.name = "sys_pll_dco",
243*4882a593Smuzhiyun 		.ops = &meson_clk_pll_ops,
244*4882a593Smuzhiyun 		.parent_data = &(const struct clk_parent_data) {
245*4882a593Smuzhiyun 			.fw_name = "xtal",
246*4882a593Smuzhiyun 			.name = "xtal",
247*4882a593Smuzhiyun 			.index = -1,
248*4882a593Smuzhiyun 		},
249*4882a593Smuzhiyun 		.num_parents = 1,
250*4882a593Smuzhiyun 	},
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun static struct clk_regmap meson8b_sys_pll = {
254*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
255*4882a593Smuzhiyun 		.offset = HHI_SYS_PLL_CNTL,
256*4882a593Smuzhiyun 		.shift = 16,
257*4882a593Smuzhiyun 		.width = 2,
258*4882a593Smuzhiyun 		.flags = CLK_DIVIDER_POWER_OF_TWO,
259*4882a593Smuzhiyun 	},
260*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
261*4882a593Smuzhiyun 		.name = "sys_pll",
262*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ops,
263*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
264*4882a593Smuzhiyun 			&meson8b_sys_pll_dco.hw
265*4882a593Smuzhiyun 		},
266*4882a593Smuzhiyun 		.num_parents = 1,
267*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
268*4882a593Smuzhiyun 	},
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun static struct clk_fixed_factor meson8b_fclk_div2_div = {
272*4882a593Smuzhiyun 	.mult = 1,
273*4882a593Smuzhiyun 	.div = 2,
274*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
275*4882a593Smuzhiyun 		.name = "fclk_div2_div",
276*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
277*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
278*4882a593Smuzhiyun 			&meson8b_fixed_pll.hw
279*4882a593Smuzhiyun 		},
280*4882a593Smuzhiyun 		.num_parents = 1,
281*4882a593Smuzhiyun 	},
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun static struct clk_regmap meson8b_fclk_div2 = {
285*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
286*4882a593Smuzhiyun 		.offset = HHI_MPLL_CNTL6,
287*4882a593Smuzhiyun 		.bit_idx = 27,
288*4882a593Smuzhiyun 	},
289*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
290*4882a593Smuzhiyun 		.name = "fclk_div2",
291*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
292*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
293*4882a593Smuzhiyun 			&meson8b_fclk_div2_div.hw
294*4882a593Smuzhiyun 		},
295*4882a593Smuzhiyun 		.num_parents = 1,
296*4882a593Smuzhiyun 	},
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun static struct clk_fixed_factor meson8b_fclk_div3_div = {
300*4882a593Smuzhiyun 	.mult = 1,
301*4882a593Smuzhiyun 	.div = 3,
302*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
303*4882a593Smuzhiyun 		.name = "fclk_div3_div",
304*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
305*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
306*4882a593Smuzhiyun 			&meson8b_fixed_pll.hw
307*4882a593Smuzhiyun 		},
308*4882a593Smuzhiyun 		.num_parents = 1,
309*4882a593Smuzhiyun 	},
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun static struct clk_regmap meson8b_fclk_div3 = {
313*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
314*4882a593Smuzhiyun 		.offset = HHI_MPLL_CNTL6,
315*4882a593Smuzhiyun 		.bit_idx = 28,
316*4882a593Smuzhiyun 	},
317*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
318*4882a593Smuzhiyun 		.name = "fclk_div3",
319*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
320*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
321*4882a593Smuzhiyun 			&meson8b_fclk_div3_div.hw
322*4882a593Smuzhiyun 		},
323*4882a593Smuzhiyun 		.num_parents = 1,
324*4882a593Smuzhiyun 	},
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun static struct clk_fixed_factor meson8b_fclk_div4_div = {
328*4882a593Smuzhiyun 	.mult = 1,
329*4882a593Smuzhiyun 	.div = 4,
330*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
331*4882a593Smuzhiyun 		.name = "fclk_div4_div",
332*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
333*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
334*4882a593Smuzhiyun 			&meson8b_fixed_pll.hw
335*4882a593Smuzhiyun 		},
336*4882a593Smuzhiyun 		.num_parents = 1,
337*4882a593Smuzhiyun 	},
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun static struct clk_regmap meson8b_fclk_div4 = {
341*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
342*4882a593Smuzhiyun 		.offset = HHI_MPLL_CNTL6,
343*4882a593Smuzhiyun 		.bit_idx = 29,
344*4882a593Smuzhiyun 	},
345*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
346*4882a593Smuzhiyun 		.name = "fclk_div4",
347*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
348*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
349*4882a593Smuzhiyun 			&meson8b_fclk_div4_div.hw
350*4882a593Smuzhiyun 		},
351*4882a593Smuzhiyun 		.num_parents = 1,
352*4882a593Smuzhiyun 	},
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun static struct clk_fixed_factor meson8b_fclk_div5_div = {
356*4882a593Smuzhiyun 	.mult = 1,
357*4882a593Smuzhiyun 	.div = 5,
358*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
359*4882a593Smuzhiyun 		.name = "fclk_div5_div",
360*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
361*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
362*4882a593Smuzhiyun 			&meson8b_fixed_pll.hw
363*4882a593Smuzhiyun 		},
364*4882a593Smuzhiyun 		.num_parents = 1,
365*4882a593Smuzhiyun 	},
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun static struct clk_regmap meson8b_fclk_div5 = {
369*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
370*4882a593Smuzhiyun 		.offset = HHI_MPLL_CNTL6,
371*4882a593Smuzhiyun 		.bit_idx = 30,
372*4882a593Smuzhiyun 	},
373*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
374*4882a593Smuzhiyun 		.name = "fclk_div5",
375*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
376*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
377*4882a593Smuzhiyun 			&meson8b_fclk_div5_div.hw
378*4882a593Smuzhiyun 		},
379*4882a593Smuzhiyun 		.num_parents = 1,
380*4882a593Smuzhiyun 	},
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun static struct clk_fixed_factor meson8b_fclk_div7_div = {
384*4882a593Smuzhiyun 	.mult = 1,
385*4882a593Smuzhiyun 	.div = 7,
386*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
387*4882a593Smuzhiyun 		.name = "fclk_div7_div",
388*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
389*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
390*4882a593Smuzhiyun 			&meson8b_fixed_pll.hw
391*4882a593Smuzhiyun 		},
392*4882a593Smuzhiyun 		.num_parents = 1,
393*4882a593Smuzhiyun 	},
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun static struct clk_regmap meson8b_fclk_div7 = {
397*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
398*4882a593Smuzhiyun 		.offset = HHI_MPLL_CNTL6,
399*4882a593Smuzhiyun 		.bit_idx = 31,
400*4882a593Smuzhiyun 	},
401*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
402*4882a593Smuzhiyun 		.name = "fclk_div7",
403*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
404*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
405*4882a593Smuzhiyun 			&meson8b_fclk_div7_div.hw
406*4882a593Smuzhiyun 		},
407*4882a593Smuzhiyun 		.num_parents = 1,
408*4882a593Smuzhiyun 	},
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun static struct clk_regmap meson8b_mpll_prediv = {
412*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
413*4882a593Smuzhiyun 		.offset = HHI_MPLL_CNTL5,
414*4882a593Smuzhiyun 		.shift = 12,
415*4882a593Smuzhiyun 		.width = 1,
416*4882a593Smuzhiyun 	},
417*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
418*4882a593Smuzhiyun 		.name = "mpll_prediv",
419*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ro_ops,
420*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
421*4882a593Smuzhiyun 			&meson8b_fixed_pll.hw
422*4882a593Smuzhiyun 		},
423*4882a593Smuzhiyun 		.num_parents = 1,
424*4882a593Smuzhiyun 	},
425*4882a593Smuzhiyun };
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun static struct clk_regmap meson8b_mpll0_div = {
428*4882a593Smuzhiyun 	.data = &(struct meson_clk_mpll_data){
429*4882a593Smuzhiyun 		.sdm = {
430*4882a593Smuzhiyun 			.reg_off = HHI_MPLL_CNTL7,
431*4882a593Smuzhiyun 			.shift   = 0,
432*4882a593Smuzhiyun 			.width   = 14,
433*4882a593Smuzhiyun 		},
434*4882a593Smuzhiyun 		.sdm_en = {
435*4882a593Smuzhiyun 			.reg_off = HHI_MPLL_CNTL7,
436*4882a593Smuzhiyun 			.shift   = 15,
437*4882a593Smuzhiyun 			.width   = 1,
438*4882a593Smuzhiyun 		},
439*4882a593Smuzhiyun 		.n2 = {
440*4882a593Smuzhiyun 			.reg_off = HHI_MPLL_CNTL7,
441*4882a593Smuzhiyun 			.shift   = 16,
442*4882a593Smuzhiyun 			.width   = 9,
443*4882a593Smuzhiyun 		},
444*4882a593Smuzhiyun 		.ssen = {
445*4882a593Smuzhiyun 			.reg_off = HHI_MPLL_CNTL,
446*4882a593Smuzhiyun 			.shift   = 25,
447*4882a593Smuzhiyun 			.width   = 1,
448*4882a593Smuzhiyun 		},
449*4882a593Smuzhiyun 		.lock = &meson_clk_lock,
450*4882a593Smuzhiyun 	},
451*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
452*4882a593Smuzhiyun 		.name = "mpll0_div",
453*4882a593Smuzhiyun 		.ops = &meson_clk_mpll_ops,
454*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
455*4882a593Smuzhiyun 			&meson8b_mpll_prediv.hw
456*4882a593Smuzhiyun 		},
457*4882a593Smuzhiyun 		.num_parents = 1,
458*4882a593Smuzhiyun 	},
459*4882a593Smuzhiyun };
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun static struct clk_regmap meson8b_mpll0 = {
462*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
463*4882a593Smuzhiyun 		.offset = HHI_MPLL_CNTL7,
464*4882a593Smuzhiyun 		.bit_idx = 14,
465*4882a593Smuzhiyun 	},
466*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
467*4882a593Smuzhiyun 		.name = "mpll0",
468*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
469*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
470*4882a593Smuzhiyun 			&meson8b_mpll0_div.hw
471*4882a593Smuzhiyun 		},
472*4882a593Smuzhiyun 		.num_parents = 1,
473*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
474*4882a593Smuzhiyun 	},
475*4882a593Smuzhiyun };
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun static struct clk_regmap meson8b_mpll1_div = {
478*4882a593Smuzhiyun 	.data = &(struct meson_clk_mpll_data){
479*4882a593Smuzhiyun 		.sdm = {
480*4882a593Smuzhiyun 			.reg_off = HHI_MPLL_CNTL8,
481*4882a593Smuzhiyun 			.shift   = 0,
482*4882a593Smuzhiyun 			.width   = 14,
483*4882a593Smuzhiyun 		},
484*4882a593Smuzhiyun 		.sdm_en = {
485*4882a593Smuzhiyun 			.reg_off = HHI_MPLL_CNTL8,
486*4882a593Smuzhiyun 			.shift   = 15,
487*4882a593Smuzhiyun 			.width   = 1,
488*4882a593Smuzhiyun 		},
489*4882a593Smuzhiyun 		.n2 = {
490*4882a593Smuzhiyun 			.reg_off = HHI_MPLL_CNTL8,
491*4882a593Smuzhiyun 			.shift   = 16,
492*4882a593Smuzhiyun 			.width   = 9,
493*4882a593Smuzhiyun 		},
494*4882a593Smuzhiyun 		.lock = &meson_clk_lock,
495*4882a593Smuzhiyun 	},
496*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
497*4882a593Smuzhiyun 		.name = "mpll1_div",
498*4882a593Smuzhiyun 		.ops = &meson_clk_mpll_ops,
499*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
500*4882a593Smuzhiyun 			&meson8b_mpll_prediv.hw
501*4882a593Smuzhiyun 		},
502*4882a593Smuzhiyun 		.num_parents = 1,
503*4882a593Smuzhiyun 	},
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun static struct clk_regmap meson8b_mpll1 = {
507*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
508*4882a593Smuzhiyun 		.offset = HHI_MPLL_CNTL8,
509*4882a593Smuzhiyun 		.bit_idx = 14,
510*4882a593Smuzhiyun 	},
511*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
512*4882a593Smuzhiyun 		.name = "mpll1",
513*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
514*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
515*4882a593Smuzhiyun 			&meson8b_mpll1_div.hw
516*4882a593Smuzhiyun 		},
517*4882a593Smuzhiyun 		.num_parents = 1,
518*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
519*4882a593Smuzhiyun 	},
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun static struct clk_regmap meson8b_mpll2_div = {
523*4882a593Smuzhiyun 	.data = &(struct meson_clk_mpll_data){
524*4882a593Smuzhiyun 		.sdm = {
525*4882a593Smuzhiyun 			.reg_off = HHI_MPLL_CNTL9,
526*4882a593Smuzhiyun 			.shift   = 0,
527*4882a593Smuzhiyun 			.width   = 14,
528*4882a593Smuzhiyun 		},
529*4882a593Smuzhiyun 		.sdm_en = {
530*4882a593Smuzhiyun 			.reg_off = HHI_MPLL_CNTL9,
531*4882a593Smuzhiyun 			.shift   = 15,
532*4882a593Smuzhiyun 			.width   = 1,
533*4882a593Smuzhiyun 		},
534*4882a593Smuzhiyun 		.n2 = {
535*4882a593Smuzhiyun 			.reg_off = HHI_MPLL_CNTL9,
536*4882a593Smuzhiyun 			.shift   = 16,
537*4882a593Smuzhiyun 			.width   = 9,
538*4882a593Smuzhiyun 		},
539*4882a593Smuzhiyun 		.lock = &meson_clk_lock,
540*4882a593Smuzhiyun 	},
541*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
542*4882a593Smuzhiyun 		.name = "mpll2_div",
543*4882a593Smuzhiyun 		.ops = &meson_clk_mpll_ops,
544*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
545*4882a593Smuzhiyun 			&meson8b_mpll_prediv.hw
546*4882a593Smuzhiyun 		},
547*4882a593Smuzhiyun 		.num_parents = 1,
548*4882a593Smuzhiyun 	},
549*4882a593Smuzhiyun };
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun static struct clk_regmap meson8b_mpll2 = {
552*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
553*4882a593Smuzhiyun 		.offset = HHI_MPLL_CNTL9,
554*4882a593Smuzhiyun 		.bit_idx = 14,
555*4882a593Smuzhiyun 	},
556*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
557*4882a593Smuzhiyun 		.name = "mpll2",
558*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
559*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
560*4882a593Smuzhiyun 			&meson8b_mpll2_div.hw
561*4882a593Smuzhiyun 		},
562*4882a593Smuzhiyun 		.num_parents = 1,
563*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
564*4882a593Smuzhiyun 	},
565*4882a593Smuzhiyun };
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun static u32 mux_table_clk81[]	= { 6, 5, 7 };
568*4882a593Smuzhiyun static struct clk_regmap meson8b_mpeg_clk_sel = {
569*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
570*4882a593Smuzhiyun 		.offset = HHI_MPEG_CLK_CNTL,
571*4882a593Smuzhiyun 		.mask = 0x7,
572*4882a593Smuzhiyun 		.shift = 12,
573*4882a593Smuzhiyun 		.table = mux_table_clk81,
574*4882a593Smuzhiyun 	},
575*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
576*4882a593Smuzhiyun 		.name = "mpeg_clk_sel",
577*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ro_ops,
578*4882a593Smuzhiyun 		/*
579*4882a593Smuzhiyun 		 * FIXME bits 14:12 selects from 8 possible parents:
580*4882a593Smuzhiyun 		 * xtal, 1'b0 (wtf), fclk_div7, mpll_clkout1, mpll_clkout2,
581*4882a593Smuzhiyun 		 * fclk_div4, fclk_div3, fclk_div5
582*4882a593Smuzhiyun 		 */
583*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
584*4882a593Smuzhiyun 			&meson8b_fclk_div3.hw,
585*4882a593Smuzhiyun 			&meson8b_fclk_div4.hw,
586*4882a593Smuzhiyun 			&meson8b_fclk_div5.hw,
587*4882a593Smuzhiyun 		},
588*4882a593Smuzhiyun 		.num_parents = 3,
589*4882a593Smuzhiyun 	},
590*4882a593Smuzhiyun };
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun static struct clk_regmap meson8b_mpeg_clk_div = {
593*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
594*4882a593Smuzhiyun 		.offset = HHI_MPEG_CLK_CNTL,
595*4882a593Smuzhiyun 		.shift = 0,
596*4882a593Smuzhiyun 		.width = 7,
597*4882a593Smuzhiyun 	},
598*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
599*4882a593Smuzhiyun 		.name = "mpeg_clk_div",
600*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ro_ops,
601*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
602*4882a593Smuzhiyun 			&meson8b_mpeg_clk_sel.hw
603*4882a593Smuzhiyun 		},
604*4882a593Smuzhiyun 		.num_parents = 1,
605*4882a593Smuzhiyun 	},
606*4882a593Smuzhiyun };
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun static struct clk_regmap meson8b_clk81 = {
609*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
610*4882a593Smuzhiyun 		.offset = HHI_MPEG_CLK_CNTL,
611*4882a593Smuzhiyun 		.bit_idx = 7,
612*4882a593Smuzhiyun 	},
613*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
614*4882a593Smuzhiyun 		.name = "clk81",
615*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
616*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
617*4882a593Smuzhiyun 			&meson8b_mpeg_clk_div.hw
618*4882a593Smuzhiyun 		},
619*4882a593Smuzhiyun 		.num_parents = 1,
620*4882a593Smuzhiyun 		.flags = CLK_IS_CRITICAL,
621*4882a593Smuzhiyun 	},
622*4882a593Smuzhiyun };
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun static struct clk_regmap meson8b_cpu_in_sel = {
625*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
626*4882a593Smuzhiyun 		.offset = HHI_SYS_CPU_CLK_CNTL0,
627*4882a593Smuzhiyun 		.mask = 0x1,
628*4882a593Smuzhiyun 		.shift = 0,
629*4882a593Smuzhiyun 	},
630*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
631*4882a593Smuzhiyun 		.name = "cpu_in_sel",
632*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
633*4882a593Smuzhiyun 		.parent_data = (const struct clk_parent_data[]) {
634*4882a593Smuzhiyun 			{ .fw_name = "xtal", .name = "xtal", .index = -1, },
635*4882a593Smuzhiyun 			{ .hw = &meson8b_sys_pll.hw, },
636*4882a593Smuzhiyun 		},
637*4882a593Smuzhiyun 		.num_parents = 2,
638*4882a593Smuzhiyun 		.flags = (CLK_SET_RATE_PARENT |
639*4882a593Smuzhiyun 			  CLK_SET_RATE_NO_REPARENT),
640*4882a593Smuzhiyun 	},
641*4882a593Smuzhiyun };
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun static struct clk_fixed_factor meson8b_cpu_in_div2 = {
644*4882a593Smuzhiyun 	.mult = 1,
645*4882a593Smuzhiyun 	.div = 2,
646*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
647*4882a593Smuzhiyun 		.name = "cpu_in_div2",
648*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
649*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
650*4882a593Smuzhiyun 			&meson8b_cpu_in_sel.hw
651*4882a593Smuzhiyun 		},
652*4882a593Smuzhiyun 		.num_parents = 1,
653*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
654*4882a593Smuzhiyun 	},
655*4882a593Smuzhiyun };
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun static struct clk_fixed_factor meson8b_cpu_in_div3 = {
658*4882a593Smuzhiyun 	.mult = 1,
659*4882a593Smuzhiyun 	.div = 3,
660*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
661*4882a593Smuzhiyun 		.name = "cpu_in_div3",
662*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
663*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
664*4882a593Smuzhiyun 			&meson8b_cpu_in_sel.hw
665*4882a593Smuzhiyun 		},
666*4882a593Smuzhiyun 		.num_parents = 1,
667*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
668*4882a593Smuzhiyun 	},
669*4882a593Smuzhiyun };
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun static const struct clk_div_table cpu_scale_table[] = {
672*4882a593Smuzhiyun 	{ .val = 1, .div = 4 },
673*4882a593Smuzhiyun 	{ .val = 2, .div = 6 },
674*4882a593Smuzhiyun 	{ .val = 3, .div = 8 },
675*4882a593Smuzhiyun 	{ .val = 4, .div = 10 },
676*4882a593Smuzhiyun 	{ .val = 5, .div = 12 },
677*4882a593Smuzhiyun 	{ .val = 6, .div = 14 },
678*4882a593Smuzhiyun 	{ .val = 7, .div = 16 },
679*4882a593Smuzhiyun 	{ .val = 8, .div = 18 },
680*4882a593Smuzhiyun 	{ /* sentinel */ },
681*4882a593Smuzhiyun };
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun static struct clk_regmap meson8b_cpu_scale_div = {
684*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
685*4882a593Smuzhiyun 		.offset =  HHI_SYS_CPU_CLK_CNTL1,
686*4882a593Smuzhiyun 		.shift = 20,
687*4882a593Smuzhiyun 		.width = 10,
688*4882a593Smuzhiyun 		.table = cpu_scale_table,
689*4882a593Smuzhiyun 		.flags = CLK_DIVIDER_ALLOW_ZERO,
690*4882a593Smuzhiyun 	},
691*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
692*4882a593Smuzhiyun 		.name = "cpu_scale_div",
693*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ops,
694*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
695*4882a593Smuzhiyun 			&meson8b_cpu_in_sel.hw
696*4882a593Smuzhiyun 		},
697*4882a593Smuzhiyun 		.num_parents = 1,
698*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
699*4882a593Smuzhiyun 	},
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun static u32 mux_table_cpu_scale_out_sel[] = { 0, 1, 3 };
703*4882a593Smuzhiyun static struct clk_regmap meson8b_cpu_scale_out_sel = {
704*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
705*4882a593Smuzhiyun 		.offset = HHI_SYS_CPU_CLK_CNTL0,
706*4882a593Smuzhiyun 		.mask = 0x3,
707*4882a593Smuzhiyun 		.shift = 2,
708*4882a593Smuzhiyun 		.table = mux_table_cpu_scale_out_sel,
709*4882a593Smuzhiyun 	},
710*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
711*4882a593Smuzhiyun 		.name = "cpu_scale_out_sel",
712*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
713*4882a593Smuzhiyun 		/*
714*4882a593Smuzhiyun 		 * NOTE: We are skipping the parent with value 0x2 (which is
715*4882a593Smuzhiyun 		 * meson8b_cpu_in_div3) because it results in a duty cycle of
716*4882a593Smuzhiyun 		 * 33% which makes the system unstable and can result in a
717*4882a593Smuzhiyun 		 * lockup of the whole system.
718*4882a593Smuzhiyun 		 */
719*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
720*4882a593Smuzhiyun 			&meson8b_cpu_in_sel.hw,
721*4882a593Smuzhiyun 			&meson8b_cpu_in_div2.hw,
722*4882a593Smuzhiyun 			&meson8b_cpu_scale_div.hw,
723*4882a593Smuzhiyun 		},
724*4882a593Smuzhiyun 		.num_parents = 3,
725*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
726*4882a593Smuzhiyun 	},
727*4882a593Smuzhiyun };
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun static struct clk_regmap meson8b_cpu_clk = {
730*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
731*4882a593Smuzhiyun 		.offset = HHI_SYS_CPU_CLK_CNTL0,
732*4882a593Smuzhiyun 		.mask = 0x1,
733*4882a593Smuzhiyun 		.shift = 7,
734*4882a593Smuzhiyun 	},
735*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
736*4882a593Smuzhiyun 		.name = "cpu_clk",
737*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
738*4882a593Smuzhiyun 		.parent_data = (const struct clk_parent_data[]) {
739*4882a593Smuzhiyun 			{ .fw_name = "xtal", .name = "xtal", .index = -1, },
740*4882a593Smuzhiyun 			{ .hw = &meson8b_cpu_scale_out_sel.hw, },
741*4882a593Smuzhiyun 		},
742*4882a593Smuzhiyun 		.num_parents = 2,
743*4882a593Smuzhiyun 		.flags = (CLK_SET_RATE_PARENT |
744*4882a593Smuzhiyun 			  CLK_SET_RATE_NO_REPARENT |
745*4882a593Smuzhiyun 			  CLK_IS_CRITICAL),
746*4882a593Smuzhiyun 	},
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun static struct clk_regmap meson8b_nand_clk_sel = {
750*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
751*4882a593Smuzhiyun 		.offset = HHI_NAND_CLK_CNTL,
752*4882a593Smuzhiyun 		.mask = 0x7,
753*4882a593Smuzhiyun 		.shift = 9,
754*4882a593Smuzhiyun 		.flags = CLK_MUX_ROUND_CLOSEST,
755*4882a593Smuzhiyun 	},
756*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
757*4882a593Smuzhiyun 		.name = "nand_clk_sel",
758*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
759*4882a593Smuzhiyun 		/* FIXME all other parents are unknown: */
760*4882a593Smuzhiyun 		.parent_data = (const struct clk_parent_data[]) {
761*4882a593Smuzhiyun 			{ .hw = &meson8b_fclk_div4.hw, },
762*4882a593Smuzhiyun 			{ .hw = &meson8b_fclk_div3.hw, },
763*4882a593Smuzhiyun 			{ .hw = &meson8b_fclk_div5.hw, },
764*4882a593Smuzhiyun 			{ .hw = &meson8b_fclk_div7.hw, },
765*4882a593Smuzhiyun 			{ .fw_name = "xtal", .name = "xtal", .index = -1, },
766*4882a593Smuzhiyun 		},
767*4882a593Smuzhiyun 		.num_parents = 5,
768*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
769*4882a593Smuzhiyun 	},
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun static struct clk_regmap meson8b_nand_clk_div = {
773*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
774*4882a593Smuzhiyun 		.offset =  HHI_NAND_CLK_CNTL,
775*4882a593Smuzhiyun 		.shift = 0,
776*4882a593Smuzhiyun 		.width = 7,
777*4882a593Smuzhiyun 		.flags = CLK_DIVIDER_ROUND_CLOSEST,
778*4882a593Smuzhiyun 	},
779*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
780*4882a593Smuzhiyun 		.name = "nand_clk_div",
781*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ops,
782*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
783*4882a593Smuzhiyun 			&meson8b_nand_clk_sel.hw
784*4882a593Smuzhiyun 		},
785*4882a593Smuzhiyun 		.num_parents = 1,
786*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
787*4882a593Smuzhiyun 	},
788*4882a593Smuzhiyun };
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun static struct clk_regmap meson8b_nand_clk_gate = {
791*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
792*4882a593Smuzhiyun 		.offset = HHI_NAND_CLK_CNTL,
793*4882a593Smuzhiyun 		.bit_idx = 8,
794*4882a593Smuzhiyun 	},
795*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
796*4882a593Smuzhiyun 		.name = "nand_clk_gate",
797*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
798*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
799*4882a593Smuzhiyun 			&meson8b_nand_clk_div.hw
800*4882a593Smuzhiyun 		},
801*4882a593Smuzhiyun 		.num_parents = 1,
802*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
803*4882a593Smuzhiyun 	},
804*4882a593Smuzhiyun };
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun static struct clk_fixed_factor meson8b_cpu_clk_div2 = {
807*4882a593Smuzhiyun 	.mult = 1,
808*4882a593Smuzhiyun 	.div = 2,
809*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
810*4882a593Smuzhiyun 		.name = "cpu_clk_div2",
811*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
812*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
813*4882a593Smuzhiyun 			&meson8b_cpu_clk.hw
814*4882a593Smuzhiyun 		},
815*4882a593Smuzhiyun 		.num_parents = 1,
816*4882a593Smuzhiyun 	},
817*4882a593Smuzhiyun };
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun static struct clk_fixed_factor meson8b_cpu_clk_div3 = {
820*4882a593Smuzhiyun 	.mult = 1,
821*4882a593Smuzhiyun 	.div = 3,
822*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
823*4882a593Smuzhiyun 		.name = "cpu_clk_div3",
824*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
825*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
826*4882a593Smuzhiyun 			&meson8b_cpu_clk.hw
827*4882a593Smuzhiyun 		},
828*4882a593Smuzhiyun 		.num_parents = 1,
829*4882a593Smuzhiyun 	},
830*4882a593Smuzhiyun };
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun static struct clk_fixed_factor meson8b_cpu_clk_div4 = {
833*4882a593Smuzhiyun 	.mult = 1,
834*4882a593Smuzhiyun 	.div = 4,
835*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
836*4882a593Smuzhiyun 		.name = "cpu_clk_div4",
837*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
838*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
839*4882a593Smuzhiyun 			&meson8b_cpu_clk.hw
840*4882a593Smuzhiyun 		},
841*4882a593Smuzhiyun 		.num_parents = 1,
842*4882a593Smuzhiyun 	},
843*4882a593Smuzhiyun };
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun static struct clk_fixed_factor meson8b_cpu_clk_div5 = {
846*4882a593Smuzhiyun 	.mult = 1,
847*4882a593Smuzhiyun 	.div = 5,
848*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
849*4882a593Smuzhiyun 		.name = "cpu_clk_div5",
850*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
851*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
852*4882a593Smuzhiyun 			&meson8b_cpu_clk.hw
853*4882a593Smuzhiyun 		},
854*4882a593Smuzhiyun 		.num_parents = 1,
855*4882a593Smuzhiyun 	},
856*4882a593Smuzhiyun };
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun static struct clk_fixed_factor meson8b_cpu_clk_div6 = {
859*4882a593Smuzhiyun 	.mult = 1,
860*4882a593Smuzhiyun 	.div = 6,
861*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
862*4882a593Smuzhiyun 		.name = "cpu_clk_div6",
863*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
864*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
865*4882a593Smuzhiyun 			&meson8b_cpu_clk.hw
866*4882a593Smuzhiyun 		},
867*4882a593Smuzhiyun 		.num_parents = 1,
868*4882a593Smuzhiyun 	},
869*4882a593Smuzhiyun };
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun static struct clk_fixed_factor meson8b_cpu_clk_div7 = {
872*4882a593Smuzhiyun 	.mult = 1,
873*4882a593Smuzhiyun 	.div = 7,
874*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
875*4882a593Smuzhiyun 		.name = "cpu_clk_div7",
876*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
877*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
878*4882a593Smuzhiyun 			&meson8b_cpu_clk.hw
879*4882a593Smuzhiyun 		},
880*4882a593Smuzhiyun 		.num_parents = 1,
881*4882a593Smuzhiyun 	},
882*4882a593Smuzhiyun };
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun static struct clk_fixed_factor meson8b_cpu_clk_div8 = {
885*4882a593Smuzhiyun 	.mult = 1,
886*4882a593Smuzhiyun 	.div = 8,
887*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
888*4882a593Smuzhiyun 		.name = "cpu_clk_div8",
889*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
890*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
891*4882a593Smuzhiyun 			&meson8b_cpu_clk.hw
892*4882a593Smuzhiyun 		},
893*4882a593Smuzhiyun 		.num_parents = 1,
894*4882a593Smuzhiyun 	},
895*4882a593Smuzhiyun };
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun static u32 mux_table_apb[] = { 1, 2, 3, 4, 5, 6, 7 };
898*4882a593Smuzhiyun static struct clk_regmap meson8b_apb_clk_sel = {
899*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
900*4882a593Smuzhiyun 		.offset = HHI_SYS_CPU_CLK_CNTL1,
901*4882a593Smuzhiyun 		.mask = 0x7,
902*4882a593Smuzhiyun 		.shift = 3,
903*4882a593Smuzhiyun 		.table = mux_table_apb,
904*4882a593Smuzhiyun 	},
905*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
906*4882a593Smuzhiyun 		.name = "apb_clk_sel",
907*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
908*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
909*4882a593Smuzhiyun 			&meson8b_cpu_clk_div2.hw,
910*4882a593Smuzhiyun 			&meson8b_cpu_clk_div3.hw,
911*4882a593Smuzhiyun 			&meson8b_cpu_clk_div4.hw,
912*4882a593Smuzhiyun 			&meson8b_cpu_clk_div5.hw,
913*4882a593Smuzhiyun 			&meson8b_cpu_clk_div6.hw,
914*4882a593Smuzhiyun 			&meson8b_cpu_clk_div7.hw,
915*4882a593Smuzhiyun 			&meson8b_cpu_clk_div8.hw,
916*4882a593Smuzhiyun 		},
917*4882a593Smuzhiyun 		.num_parents = 7,
918*4882a593Smuzhiyun 	},
919*4882a593Smuzhiyun };
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun static struct clk_regmap meson8b_apb_clk_gate = {
922*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
923*4882a593Smuzhiyun 		.offset = HHI_SYS_CPU_CLK_CNTL1,
924*4882a593Smuzhiyun 		.bit_idx = 16,
925*4882a593Smuzhiyun 		.flags = CLK_GATE_SET_TO_DISABLE,
926*4882a593Smuzhiyun 	},
927*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
928*4882a593Smuzhiyun 		.name = "apb_clk_dis",
929*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
930*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
931*4882a593Smuzhiyun 			&meson8b_apb_clk_sel.hw
932*4882a593Smuzhiyun 		},
933*4882a593Smuzhiyun 		.num_parents = 1,
934*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
935*4882a593Smuzhiyun 	},
936*4882a593Smuzhiyun };
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun static struct clk_regmap meson8b_periph_clk_sel = {
939*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
940*4882a593Smuzhiyun 		.offset = HHI_SYS_CPU_CLK_CNTL1,
941*4882a593Smuzhiyun 		.mask = 0x7,
942*4882a593Smuzhiyun 		.shift = 6,
943*4882a593Smuzhiyun 	},
944*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
945*4882a593Smuzhiyun 		.name = "periph_clk_sel",
946*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
947*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
948*4882a593Smuzhiyun 			&meson8b_cpu_clk_div2.hw,
949*4882a593Smuzhiyun 			&meson8b_cpu_clk_div3.hw,
950*4882a593Smuzhiyun 			&meson8b_cpu_clk_div4.hw,
951*4882a593Smuzhiyun 			&meson8b_cpu_clk_div5.hw,
952*4882a593Smuzhiyun 			&meson8b_cpu_clk_div6.hw,
953*4882a593Smuzhiyun 			&meson8b_cpu_clk_div7.hw,
954*4882a593Smuzhiyun 			&meson8b_cpu_clk_div8.hw,
955*4882a593Smuzhiyun 		},
956*4882a593Smuzhiyun 		.num_parents = 7,
957*4882a593Smuzhiyun 	},
958*4882a593Smuzhiyun };
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun static struct clk_regmap meson8b_periph_clk_gate = {
961*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
962*4882a593Smuzhiyun 		.offset = HHI_SYS_CPU_CLK_CNTL1,
963*4882a593Smuzhiyun 		.bit_idx = 17,
964*4882a593Smuzhiyun 		.flags = CLK_GATE_SET_TO_DISABLE,
965*4882a593Smuzhiyun 	},
966*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
967*4882a593Smuzhiyun 		.name = "periph_clk_dis",
968*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
969*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
970*4882a593Smuzhiyun 			&meson8b_periph_clk_sel.hw
971*4882a593Smuzhiyun 		},
972*4882a593Smuzhiyun 		.num_parents = 1,
973*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
974*4882a593Smuzhiyun 	},
975*4882a593Smuzhiyun };
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun static u32 mux_table_axi[] = { 1, 2, 3, 4, 5, 6, 7 };
978*4882a593Smuzhiyun static struct clk_regmap meson8b_axi_clk_sel = {
979*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
980*4882a593Smuzhiyun 		.offset = HHI_SYS_CPU_CLK_CNTL1,
981*4882a593Smuzhiyun 		.mask = 0x7,
982*4882a593Smuzhiyun 		.shift = 9,
983*4882a593Smuzhiyun 		.table = mux_table_axi,
984*4882a593Smuzhiyun 	},
985*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
986*4882a593Smuzhiyun 		.name = "axi_clk_sel",
987*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
988*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
989*4882a593Smuzhiyun 			&meson8b_cpu_clk_div2.hw,
990*4882a593Smuzhiyun 			&meson8b_cpu_clk_div3.hw,
991*4882a593Smuzhiyun 			&meson8b_cpu_clk_div4.hw,
992*4882a593Smuzhiyun 			&meson8b_cpu_clk_div5.hw,
993*4882a593Smuzhiyun 			&meson8b_cpu_clk_div6.hw,
994*4882a593Smuzhiyun 			&meson8b_cpu_clk_div7.hw,
995*4882a593Smuzhiyun 			&meson8b_cpu_clk_div8.hw,
996*4882a593Smuzhiyun 		},
997*4882a593Smuzhiyun 		.num_parents = 7,
998*4882a593Smuzhiyun 	},
999*4882a593Smuzhiyun };
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun static struct clk_regmap meson8b_axi_clk_gate = {
1002*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1003*4882a593Smuzhiyun 		.offset = HHI_SYS_CPU_CLK_CNTL1,
1004*4882a593Smuzhiyun 		.bit_idx = 18,
1005*4882a593Smuzhiyun 		.flags = CLK_GATE_SET_TO_DISABLE,
1006*4882a593Smuzhiyun 	},
1007*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1008*4882a593Smuzhiyun 		.name = "axi_clk_dis",
1009*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1010*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1011*4882a593Smuzhiyun 			&meson8b_axi_clk_sel.hw
1012*4882a593Smuzhiyun 		},
1013*4882a593Smuzhiyun 		.num_parents = 1,
1014*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1015*4882a593Smuzhiyun 	},
1016*4882a593Smuzhiyun };
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun static struct clk_regmap meson8b_l2_dram_clk_sel = {
1019*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
1020*4882a593Smuzhiyun 		.offset = HHI_SYS_CPU_CLK_CNTL1,
1021*4882a593Smuzhiyun 		.mask = 0x7,
1022*4882a593Smuzhiyun 		.shift = 12,
1023*4882a593Smuzhiyun 	},
1024*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1025*4882a593Smuzhiyun 		.name = "l2_dram_clk_sel",
1026*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
1027*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1028*4882a593Smuzhiyun 			&meson8b_cpu_clk_div2.hw,
1029*4882a593Smuzhiyun 			&meson8b_cpu_clk_div3.hw,
1030*4882a593Smuzhiyun 			&meson8b_cpu_clk_div4.hw,
1031*4882a593Smuzhiyun 			&meson8b_cpu_clk_div5.hw,
1032*4882a593Smuzhiyun 			&meson8b_cpu_clk_div6.hw,
1033*4882a593Smuzhiyun 			&meson8b_cpu_clk_div7.hw,
1034*4882a593Smuzhiyun 			&meson8b_cpu_clk_div8.hw,
1035*4882a593Smuzhiyun 		},
1036*4882a593Smuzhiyun 		.num_parents = 7,
1037*4882a593Smuzhiyun 	},
1038*4882a593Smuzhiyun };
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun static struct clk_regmap meson8b_l2_dram_clk_gate = {
1041*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1042*4882a593Smuzhiyun 		.offset = HHI_SYS_CPU_CLK_CNTL1,
1043*4882a593Smuzhiyun 		.bit_idx = 19,
1044*4882a593Smuzhiyun 		.flags = CLK_GATE_SET_TO_DISABLE,
1045*4882a593Smuzhiyun 	},
1046*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1047*4882a593Smuzhiyun 		.name = "l2_dram_clk_dis",
1048*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1049*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1050*4882a593Smuzhiyun 			&meson8b_l2_dram_clk_sel.hw
1051*4882a593Smuzhiyun 		},
1052*4882a593Smuzhiyun 		.num_parents = 1,
1053*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1054*4882a593Smuzhiyun 	},
1055*4882a593Smuzhiyun };
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun static struct clk_regmap meson8b_vid_pll_in_sel = {
1058*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
1059*4882a593Smuzhiyun 		.offset = HHI_VID_DIVIDER_CNTL,
1060*4882a593Smuzhiyun 		.mask = 0x1,
1061*4882a593Smuzhiyun 		.shift = 15,
1062*4882a593Smuzhiyun 	},
1063*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1064*4882a593Smuzhiyun 		.name = "vid_pll_in_sel",
1065*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ro_ops,
1066*4882a593Smuzhiyun 		/*
1067*4882a593Smuzhiyun 		 * TODO: depending on the SoC there is also a second parent:
1068*4882a593Smuzhiyun 		 * Meson8: unknown
1069*4882a593Smuzhiyun 		 * Meson8b: hdmi_pll_dco
1070*4882a593Smuzhiyun 		 * Meson8m2: vid2_pll
1071*4882a593Smuzhiyun 		 */
1072*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1073*4882a593Smuzhiyun 			&meson8b_hdmi_pll_lvds_out.hw
1074*4882a593Smuzhiyun 		},
1075*4882a593Smuzhiyun 		.num_parents = 1,
1076*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1077*4882a593Smuzhiyun 	},
1078*4882a593Smuzhiyun };
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun static struct clk_regmap meson8b_vid_pll_in_en = {
1081*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1082*4882a593Smuzhiyun 		.offset = HHI_VID_DIVIDER_CNTL,
1083*4882a593Smuzhiyun 		.bit_idx = 16,
1084*4882a593Smuzhiyun 	},
1085*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1086*4882a593Smuzhiyun 		.name = "vid_pll_in_en",
1087*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1088*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1089*4882a593Smuzhiyun 			&meson8b_vid_pll_in_sel.hw
1090*4882a593Smuzhiyun 		},
1091*4882a593Smuzhiyun 		.num_parents = 1,
1092*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1093*4882a593Smuzhiyun 	},
1094*4882a593Smuzhiyun };
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun static struct clk_regmap meson8b_vid_pll_pre_div = {
1097*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
1098*4882a593Smuzhiyun 		.offset =  HHI_VID_DIVIDER_CNTL,
1099*4882a593Smuzhiyun 		.shift = 4,
1100*4882a593Smuzhiyun 		.width = 3,
1101*4882a593Smuzhiyun 	},
1102*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1103*4882a593Smuzhiyun 		.name = "vid_pll_pre_div",
1104*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ro_ops,
1105*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1106*4882a593Smuzhiyun 			&meson8b_vid_pll_in_en.hw
1107*4882a593Smuzhiyun 		},
1108*4882a593Smuzhiyun 		.num_parents = 1,
1109*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1110*4882a593Smuzhiyun 	},
1111*4882a593Smuzhiyun };
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun static struct clk_regmap meson8b_vid_pll_post_div = {
1114*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
1115*4882a593Smuzhiyun 		.offset =  HHI_VID_DIVIDER_CNTL,
1116*4882a593Smuzhiyun 		.shift = 12,
1117*4882a593Smuzhiyun 		.width = 3,
1118*4882a593Smuzhiyun 	},
1119*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1120*4882a593Smuzhiyun 		.name = "vid_pll_post_div",
1121*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ro_ops,
1122*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1123*4882a593Smuzhiyun 			&meson8b_vid_pll_pre_div.hw
1124*4882a593Smuzhiyun 		},
1125*4882a593Smuzhiyun 		.num_parents = 1,
1126*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1127*4882a593Smuzhiyun 	},
1128*4882a593Smuzhiyun };
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun static struct clk_regmap meson8b_vid_pll = {
1131*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
1132*4882a593Smuzhiyun 		.offset = HHI_VID_DIVIDER_CNTL,
1133*4882a593Smuzhiyun 		.mask = 0x3,
1134*4882a593Smuzhiyun 		.shift = 8,
1135*4882a593Smuzhiyun 	},
1136*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1137*4882a593Smuzhiyun 		.name = "vid_pll",
1138*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ro_ops,
1139*4882a593Smuzhiyun 		/* TODO: parent 0x2 is vid_pll_pre_div_mult7_div2 */
1140*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1141*4882a593Smuzhiyun 			&meson8b_vid_pll_pre_div.hw,
1142*4882a593Smuzhiyun 			&meson8b_vid_pll_post_div.hw,
1143*4882a593Smuzhiyun 		},
1144*4882a593Smuzhiyun 		.num_parents = 2,
1145*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1146*4882a593Smuzhiyun 	},
1147*4882a593Smuzhiyun };
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun static struct clk_regmap meson8b_vid_pll_final_div = {
1150*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
1151*4882a593Smuzhiyun 		.offset =  HHI_VID_CLK_DIV,
1152*4882a593Smuzhiyun 		.shift = 0,
1153*4882a593Smuzhiyun 		.width = 8,
1154*4882a593Smuzhiyun 	},
1155*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1156*4882a593Smuzhiyun 		.name = "vid_pll_final_div",
1157*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ro_ops,
1158*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1159*4882a593Smuzhiyun 			&meson8b_vid_pll.hw
1160*4882a593Smuzhiyun 		},
1161*4882a593Smuzhiyun 		.num_parents = 1,
1162*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1163*4882a593Smuzhiyun 	},
1164*4882a593Smuzhiyun };
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun static const struct clk_hw *meson8b_vclk_mux_parent_hws[] = {
1167*4882a593Smuzhiyun 	&meson8b_vid_pll_final_div.hw,
1168*4882a593Smuzhiyun 	&meson8b_fclk_div4.hw,
1169*4882a593Smuzhiyun 	&meson8b_fclk_div3.hw,
1170*4882a593Smuzhiyun 	&meson8b_fclk_div5.hw,
1171*4882a593Smuzhiyun 	&meson8b_vid_pll_final_div.hw,
1172*4882a593Smuzhiyun 	&meson8b_fclk_div7.hw,
1173*4882a593Smuzhiyun 	&meson8b_mpll1.hw,
1174*4882a593Smuzhiyun };
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun static struct clk_regmap meson8b_vclk_in_sel = {
1177*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
1178*4882a593Smuzhiyun 		.offset = HHI_VID_CLK_CNTL,
1179*4882a593Smuzhiyun 		.mask = 0x7,
1180*4882a593Smuzhiyun 		.shift = 16,
1181*4882a593Smuzhiyun 	},
1182*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1183*4882a593Smuzhiyun 		.name = "vclk_in_sel",
1184*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ro_ops,
1185*4882a593Smuzhiyun 		.parent_hws = meson8b_vclk_mux_parent_hws,
1186*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(meson8b_vclk_mux_parent_hws),
1187*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1188*4882a593Smuzhiyun 	},
1189*4882a593Smuzhiyun };
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun static struct clk_regmap meson8b_vclk_in_en = {
1192*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1193*4882a593Smuzhiyun 		.offset = HHI_VID_CLK_DIV,
1194*4882a593Smuzhiyun 		.bit_idx = 16,
1195*4882a593Smuzhiyun 	},
1196*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1197*4882a593Smuzhiyun 		.name = "vclk_in_en",
1198*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1199*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1200*4882a593Smuzhiyun 			&meson8b_vclk_in_sel.hw
1201*4882a593Smuzhiyun 		},
1202*4882a593Smuzhiyun 		.num_parents = 1,
1203*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1204*4882a593Smuzhiyun 	},
1205*4882a593Smuzhiyun };
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun static struct clk_regmap meson8b_vclk_en = {
1208*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1209*4882a593Smuzhiyun 		.offset = HHI_VID_CLK_CNTL,
1210*4882a593Smuzhiyun 		.bit_idx = 19,
1211*4882a593Smuzhiyun 	},
1212*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1213*4882a593Smuzhiyun 		.name = "vclk_en",
1214*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1215*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1216*4882a593Smuzhiyun 			&meson8b_vclk_in_en.hw
1217*4882a593Smuzhiyun 		},
1218*4882a593Smuzhiyun 		.num_parents = 1,
1219*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1220*4882a593Smuzhiyun 	},
1221*4882a593Smuzhiyun };
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun static struct clk_regmap meson8b_vclk_div1_gate = {
1224*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1225*4882a593Smuzhiyun 		.offset = HHI_VID_CLK_CNTL,
1226*4882a593Smuzhiyun 		.bit_idx = 0,
1227*4882a593Smuzhiyun 	},
1228*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1229*4882a593Smuzhiyun 		.name = "vclk_div1_en",
1230*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1231*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1232*4882a593Smuzhiyun 			&meson8b_vclk_en.hw
1233*4882a593Smuzhiyun 		},
1234*4882a593Smuzhiyun 		.num_parents = 1,
1235*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1236*4882a593Smuzhiyun 	},
1237*4882a593Smuzhiyun };
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun static struct clk_fixed_factor meson8b_vclk_div2_div = {
1240*4882a593Smuzhiyun 	.mult = 1,
1241*4882a593Smuzhiyun 	.div = 2,
1242*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1243*4882a593Smuzhiyun 		.name = "vclk_div2",
1244*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
1245*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1246*4882a593Smuzhiyun 			&meson8b_vclk_en.hw
1247*4882a593Smuzhiyun 		},
1248*4882a593Smuzhiyun 		.num_parents = 1,
1249*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1250*4882a593Smuzhiyun 	}
1251*4882a593Smuzhiyun };
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun static struct clk_regmap meson8b_vclk_div2_div_gate = {
1254*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1255*4882a593Smuzhiyun 		.offset = HHI_VID_CLK_CNTL,
1256*4882a593Smuzhiyun 		.bit_idx = 1,
1257*4882a593Smuzhiyun 	},
1258*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1259*4882a593Smuzhiyun 		.name = "vclk_div2_en",
1260*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1261*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1262*4882a593Smuzhiyun 			&meson8b_vclk_div2_div.hw
1263*4882a593Smuzhiyun 		},
1264*4882a593Smuzhiyun 		.num_parents = 1,
1265*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1266*4882a593Smuzhiyun 	},
1267*4882a593Smuzhiyun };
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun static struct clk_fixed_factor meson8b_vclk_div4_div = {
1270*4882a593Smuzhiyun 	.mult = 1,
1271*4882a593Smuzhiyun 	.div = 4,
1272*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1273*4882a593Smuzhiyun 		.name = "vclk_div4",
1274*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
1275*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1276*4882a593Smuzhiyun 			&meson8b_vclk_en.hw
1277*4882a593Smuzhiyun 		},
1278*4882a593Smuzhiyun 		.num_parents = 1,
1279*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1280*4882a593Smuzhiyun 	}
1281*4882a593Smuzhiyun };
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun static struct clk_regmap meson8b_vclk_div4_div_gate = {
1284*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1285*4882a593Smuzhiyun 		.offset = HHI_VID_CLK_CNTL,
1286*4882a593Smuzhiyun 		.bit_idx = 2,
1287*4882a593Smuzhiyun 	},
1288*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1289*4882a593Smuzhiyun 		.name = "vclk_div4_en",
1290*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1291*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1292*4882a593Smuzhiyun 			&meson8b_vclk_div4_div.hw
1293*4882a593Smuzhiyun 		},
1294*4882a593Smuzhiyun 		.num_parents = 1,
1295*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1296*4882a593Smuzhiyun 	},
1297*4882a593Smuzhiyun };
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun static struct clk_fixed_factor meson8b_vclk_div6_div = {
1300*4882a593Smuzhiyun 	.mult = 1,
1301*4882a593Smuzhiyun 	.div = 6,
1302*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1303*4882a593Smuzhiyun 		.name = "vclk_div6",
1304*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
1305*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1306*4882a593Smuzhiyun 			&meson8b_vclk_en.hw
1307*4882a593Smuzhiyun 		},
1308*4882a593Smuzhiyun 		.num_parents = 1,
1309*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1310*4882a593Smuzhiyun 	}
1311*4882a593Smuzhiyun };
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun static struct clk_regmap meson8b_vclk_div6_div_gate = {
1314*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1315*4882a593Smuzhiyun 		.offset = HHI_VID_CLK_CNTL,
1316*4882a593Smuzhiyun 		.bit_idx = 3,
1317*4882a593Smuzhiyun 	},
1318*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1319*4882a593Smuzhiyun 		.name = "vclk_div6_en",
1320*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1321*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1322*4882a593Smuzhiyun 			&meson8b_vclk_div6_div.hw
1323*4882a593Smuzhiyun 		},
1324*4882a593Smuzhiyun 		.num_parents = 1,
1325*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1326*4882a593Smuzhiyun 	},
1327*4882a593Smuzhiyun };
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun static struct clk_fixed_factor meson8b_vclk_div12_div = {
1330*4882a593Smuzhiyun 	.mult = 1,
1331*4882a593Smuzhiyun 	.div = 12,
1332*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1333*4882a593Smuzhiyun 		.name = "vclk_div12",
1334*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
1335*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1336*4882a593Smuzhiyun 			&meson8b_vclk_en.hw
1337*4882a593Smuzhiyun 		},
1338*4882a593Smuzhiyun 		.num_parents = 1,
1339*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1340*4882a593Smuzhiyun 	}
1341*4882a593Smuzhiyun };
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun static struct clk_regmap meson8b_vclk_div12_div_gate = {
1344*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1345*4882a593Smuzhiyun 		.offset = HHI_VID_CLK_CNTL,
1346*4882a593Smuzhiyun 		.bit_idx = 4,
1347*4882a593Smuzhiyun 	},
1348*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1349*4882a593Smuzhiyun 		.name = "vclk_div12_en",
1350*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1351*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1352*4882a593Smuzhiyun 			&meson8b_vclk_div12_div.hw
1353*4882a593Smuzhiyun 		},
1354*4882a593Smuzhiyun 		.num_parents = 1,
1355*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1356*4882a593Smuzhiyun 	},
1357*4882a593Smuzhiyun };
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun static struct clk_regmap meson8b_vclk2_in_sel = {
1360*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
1361*4882a593Smuzhiyun 		.offset = HHI_VIID_CLK_CNTL,
1362*4882a593Smuzhiyun 		.mask = 0x7,
1363*4882a593Smuzhiyun 		.shift = 16,
1364*4882a593Smuzhiyun 	},
1365*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1366*4882a593Smuzhiyun 		.name = "vclk2_in_sel",
1367*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ro_ops,
1368*4882a593Smuzhiyun 		.parent_hws = meson8b_vclk_mux_parent_hws,
1369*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(meson8b_vclk_mux_parent_hws),
1370*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1371*4882a593Smuzhiyun 	},
1372*4882a593Smuzhiyun };
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun static struct clk_regmap meson8b_vclk2_clk_in_en = {
1375*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1376*4882a593Smuzhiyun 		.offset = HHI_VIID_CLK_DIV,
1377*4882a593Smuzhiyun 		.bit_idx = 16,
1378*4882a593Smuzhiyun 	},
1379*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1380*4882a593Smuzhiyun 		.name = "vclk2_in_en",
1381*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1382*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1383*4882a593Smuzhiyun 			&meson8b_vclk2_in_sel.hw
1384*4882a593Smuzhiyun 		},
1385*4882a593Smuzhiyun 		.num_parents = 1,
1386*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1387*4882a593Smuzhiyun 	},
1388*4882a593Smuzhiyun };
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun static struct clk_regmap meson8b_vclk2_clk_en = {
1391*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1392*4882a593Smuzhiyun 		.offset = HHI_VIID_CLK_DIV,
1393*4882a593Smuzhiyun 		.bit_idx = 19,
1394*4882a593Smuzhiyun 	},
1395*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1396*4882a593Smuzhiyun 		.name = "vclk2_en",
1397*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1398*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1399*4882a593Smuzhiyun 			&meson8b_vclk2_clk_in_en.hw
1400*4882a593Smuzhiyun 		},
1401*4882a593Smuzhiyun 		.num_parents = 1,
1402*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1403*4882a593Smuzhiyun 	},
1404*4882a593Smuzhiyun };
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun static struct clk_regmap meson8b_vclk2_div1_gate = {
1407*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1408*4882a593Smuzhiyun 		.offset = HHI_VIID_CLK_DIV,
1409*4882a593Smuzhiyun 		.bit_idx = 0,
1410*4882a593Smuzhiyun 	},
1411*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1412*4882a593Smuzhiyun 		.name = "vclk2_div1_en",
1413*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1414*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1415*4882a593Smuzhiyun 			&meson8b_vclk2_clk_en.hw
1416*4882a593Smuzhiyun 		},
1417*4882a593Smuzhiyun 		.num_parents = 1,
1418*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1419*4882a593Smuzhiyun 	},
1420*4882a593Smuzhiyun };
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun static struct clk_fixed_factor meson8b_vclk2_div2_div = {
1423*4882a593Smuzhiyun 	.mult = 1,
1424*4882a593Smuzhiyun 	.div = 2,
1425*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1426*4882a593Smuzhiyun 		.name = "vclk2_div2",
1427*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
1428*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1429*4882a593Smuzhiyun 			&meson8b_vclk2_clk_en.hw
1430*4882a593Smuzhiyun 		},
1431*4882a593Smuzhiyun 		.num_parents = 1,
1432*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1433*4882a593Smuzhiyun 	}
1434*4882a593Smuzhiyun };
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun static struct clk_regmap meson8b_vclk2_div2_div_gate = {
1437*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1438*4882a593Smuzhiyun 		.offset = HHI_VIID_CLK_DIV,
1439*4882a593Smuzhiyun 		.bit_idx = 1,
1440*4882a593Smuzhiyun 	},
1441*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1442*4882a593Smuzhiyun 		.name = "vclk2_div2_en",
1443*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1444*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1445*4882a593Smuzhiyun 			&meson8b_vclk2_div2_div.hw
1446*4882a593Smuzhiyun 		},
1447*4882a593Smuzhiyun 		.num_parents = 1,
1448*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1449*4882a593Smuzhiyun 	},
1450*4882a593Smuzhiyun };
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun static struct clk_fixed_factor meson8b_vclk2_div4_div = {
1453*4882a593Smuzhiyun 	.mult = 1,
1454*4882a593Smuzhiyun 	.div = 4,
1455*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1456*4882a593Smuzhiyun 		.name = "vclk2_div4",
1457*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
1458*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1459*4882a593Smuzhiyun 			&meson8b_vclk2_clk_en.hw
1460*4882a593Smuzhiyun 		},
1461*4882a593Smuzhiyun 		.num_parents = 1,
1462*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1463*4882a593Smuzhiyun 	}
1464*4882a593Smuzhiyun };
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun static struct clk_regmap meson8b_vclk2_div4_div_gate = {
1467*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1468*4882a593Smuzhiyun 		.offset = HHI_VIID_CLK_DIV,
1469*4882a593Smuzhiyun 		.bit_idx = 2,
1470*4882a593Smuzhiyun 	},
1471*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1472*4882a593Smuzhiyun 		.name = "vclk2_div4_en",
1473*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1474*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1475*4882a593Smuzhiyun 			&meson8b_vclk2_div4_div.hw
1476*4882a593Smuzhiyun 		},
1477*4882a593Smuzhiyun 		.num_parents = 1,
1478*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1479*4882a593Smuzhiyun 	},
1480*4882a593Smuzhiyun };
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun static struct clk_fixed_factor meson8b_vclk2_div6_div = {
1483*4882a593Smuzhiyun 	.mult = 1,
1484*4882a593Smuzhiyun 	.div = 6,
1485*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1486*4882a593Smuzhiyun 		.name = "vclk2_div6",
1487*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
1488*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1489*4882a593Smuzhiyun 			&meson8b_vclk2_clk_en.hw
1490*4882a593Smuzhiyun 		},
1491*4882a593Smuzhiyun 		.num_parents = 1,
1492*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1493*4882a593Smuzhiyun 	}
1494*4882a593Smuzhiyun };
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun static struct clk_regmap meson8b_vclk2_div6_div_gate = {
1497*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1498*4882a593Smuzhiyun 		.offset = HHI_VIID_CLK_DIV,
1499*4882a593Smuzhiyun 		.bit_idx = 3,
1500*4882a593Smuzhiyun 	},
1501*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1502*4882a593Smuzhiyun 		.name = "vclk2_div6_en",
1503*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1504*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1505*4882a593Smuzhiyun 			&meson8b_vclk2_div6_div.hw
1506*4882a593Smuzhiyun 		},
1507*4882a593Smuzhiyun 		.num_parents = 1,
1508*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1509*4882a593Smuzhiyun 	},
1510*4882a593Smuzhiyun };
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun static struct clk_fixed_factor meson8b_vclk2_div12_div = {
1513*4882a593Smuzhiyun 	.mult = 1,
1514*4882a593Smuzhiyun 	.div = 12,
1515*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1516*4882a593Smuzhiyun 		.name = "vclk2_div12",
1517*4882a593Smuzhiyun 		.ops = &clk_fixed_factor_ops,
1518*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1519*4882a593Smuzhiyun 			&meson8b_vclk2_clk_en.hw
1520*4882a593Smuzhiyun 		},
1521*4882a593Smuzhiyun 		.num_parents = 1,
1522*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1523*4882a593Smuzhiyun 	}
1524*4882a593Smuzhiyun };
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun static struct clk_regmap meson8b_vclk2_div12_div_gate = {
1527*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1528*4882a593Smuzhiyun 		.offset = HHI_VIID_CLK_DIV,
1529*4882a593Smuzhiyun 		.bit_idx = 4,
1530*4882a593Smuzhiyun 	},
1531*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1532*4882a593Smuzhiyun 		.name = "vclk2_div12_en",
1533*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1534*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1535*4882a593Smuzhiyun 			&meson8b_vclk2_div12_div.hw
1536*4882a593Smuzhiyun 		},
1537*4882a593Smuzhiyun 		.num_parents = 1,
1538*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1539*4882a593Smuzhiyun 	},
1540*4882a593Smuzhiyun };
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun static const struct clk_hw *meson8b_vclk_enc_mux_parent_hws[] = {
1543*4882a593Smuzhiyun 	&meson8b_vclk_div1_gate.hw,
1544*4882a593Smuzhiyun 	&meson8b_vclk_div2_div_gate.hw,
1545*4882a593Smuzhiyun 	&meson8b_vclk_div4_div_gate.hw,
1546*4882a593Smuzhiyun 	&meson8b_vclk_div6_div_gate.hw,
1547*4882a593Smuzhiyun 	&meson8b_vclk_div12_div_gate.hw,
1548*4882a593Smuzhiyun };
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun static struct clk_regmap meson8b_cts_enct_sel = {
1551*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
1552*4882a593Smuzhiyun 		.offset = HHI_VID_CLK_DIV,
1553*4882a593Smuzhiyun 		.mask = 0xf,
1554*4882a593Smuzhiyun 		.shift = 20,
1555*4882a593Smuzhiyun 	},
1556*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1557*4882a593Smuzhiyun 		.name = "cts_enct_sel",
1558*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ro_ops,
1559*4882a593Smuzhiyun 		.parent_hws = meson8b_vclk_enc_mux_parent_hws,
1560*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(meson8b_vclk_enc_mux_parent_hws),
1561*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1562*4882a593Smuzhiyun 	},
1563*4882a593Smuzhiyun };
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun static struct clk_regmap meson8b_cts_enct = {
1566*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1567*4882a593Smuzhiyun 		.offset = HHI_VID_CLK_CNTL2,
1568*4882a593Smuzhiyun 		.bit_idx = 1,
1569*4882a593Smuzhiyun 	},
1570*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1571*4882a593Smuzhiyun 		.name = "cts_enct",
1572*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1573*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1574*4882a593Smuzhiyun 			&meson8b_cts_enct_sel.hw
1575*4882a593Smuzhiyun 		},
1576*4882a593Smuzhiyun 		.num_parents = 1,
1577*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1578*4882a593Smuzhiyun 	},
1579*4882a593Smuzhiyun };
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun static struct clk_regmap meson8b_cts_encp_sel = {
1582*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
1583*4882a593Smuzhiyun 		.offset = HHI_VID_CLK_DIV,
1584*4882a593Smuzhiyun 		.mask = 0xf,
1585*4882a593Smuzhiyun 		.shift = 24,
1586*4882a593Smuzhiyun 	},
1587*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1588*4882a593Smuzhiyun 		.name = "cts_encp_sel",
1589*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ro_ops,
1590*4882a593Smuzhiyun 		.parent_hws = meson8b_vclk_enc_mux_parent_hws,
1591*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(meson8b_vclk_enc_mux_parent_hws),
1592*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1593*4882a593Smuzhiyun 	},
1594*4882a593Smuzhiyun };
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun static struct clk_regmap meson8b_cts_encp = {
1597*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1598*4882a593Smuzhiyun 		.offset = HHI_VID_CLK_CNTL2,
1599*4882a593Smuzhiyun 		.bit_idx = 2,
1600*4882a593Smuzhiyun 	},
1601*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1602*4882a593Smuzhiyun 		.name = "cts_encp",
1603*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1604*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1605*4882a593Smuzhiyun 			&meson8b_cts_encp_sel.hw
1606*4882a593Smuzhiyun 		},
1607*4882a593Smuzhiyun 		.num_parents = 1,
1608*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1609*4882a593Smuzhiyun 	},
1610*4882a593Smuzhiyun };
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun static struct clk_regmap meson8b_cts_enci_sel = {
1613*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
1614*4882a593Smuzhiyun 		.offset = HHI_VID_CLK_DIV,
1615*4882a593Smuzhiyun 		.mask = 0xf,
1616*4882a593Smuzhiyun 		.shift = 28,
1617*4882a593Smuzhiyun 	},
1618*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1619*4882a593Smuzhiyun 		.name = "cts_enci_sel",
1620*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ro_ops,
1621*4882a593Smuzhiyun 		.parent_hws = meson8b_vclk_enc_mux_parent_hws,
1622*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(meson8b_vclk_enc_mux_parent_hws),
1623*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1624*4882a593Smuzhiyun 	},
1625*4882a593Smuzhiyun };
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun static struct clk_regmap meson8b_cts_enci = {
1628*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1629*4882a593Smuzhiyun 		.offset = HHI_VID_CLK_CNTL2,
1630*4882a593Smuzhiyun 		.bit_idx = 0,
1631*4882a593Smuzhiyun 	},
1632*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1633*4882a593Smuzhiyun 		.name = "cts_enci",
1634*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1635*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1636*4882a593Smuzhiyun 			&meson8b_cts_enci_sel.hw
1637*4882a593Smuzhiyun 		},
1638*4882a593Smuzhiyun 		.num_parents = 1,
1639*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1640*4882a593Smuzhiyun 	},
1641*4882a593Smuzhiyun };
1642*4882a593Smuzhiyun 
1643*4882a593Smuzhiyun static struct clk_regmap meson8b_hdmi_tx_pixel_sel = {
1644*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
1645*4882a593Smuzhiyun 		.offset = HHI_HDMI_CLK_CNTL,
1646*4882a593Smuzhiyun 		.mask = 0xf,
1647*4882a593Smuzhiyun 		.shift = 16,
1648*4882a593Smuzhiyun 	},
1649*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1650*4882a593Smuzhiyun 		.name = "hdmi_tx_pixel_sel",
1651*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ro_ops,
1652*4882a593Smuzhiyun 		.parent_hws = meson8b_vclk_enc_mux_parent_hws,
1653*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(meson8b_vclk_enc_mux_parent_hws),
1654*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1655*4882a593Smuzhiyun 	},
1656*4882a593Smuzhiyun };
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun static struct clk_regmap meson8b_hdmi_tx_pixel = {
1659*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1660*4882a593Smuzhiyun 		.offset = HHI_VID_CLK_CNTL2,
1661*4882a593Smuzhiyun 		.bit_idx = 5,
1662*4882a593Smuzhiyun 	},
1663*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1664*4882a593Smuzhiyun 		.name = "hdmi_tx_pixel",
1665*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1666*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1667*4882a593Smuzhiyun 			&meson8b_hdmi_tx_pixel_sel.hw
1668*4882a593Smuzhiyun 		},
1669*4882a593Smuzhiyun 		.num_parents = 1,
1670*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1671*4882a593Smuzhiyun 	},
1672*4882a593Smuzhiyun };
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun static const struct clk_hw *meson8b_vclk2_enc_mux_parent_hws[] = {
1675*4882a593Smuzhiyun 	&meson8b_vclk2_div1_gate.hw,
1676*4882a593Smuzhiyun 	&meson8b_vclk2_div2_div_gate.hw,
1677*4882a593Smuzhiyun 	&meson8b_vclk2_div4_div_gate.hw,
1678*4882a593Smuzhiyun 	&meson8b_vclk2_div6_div_gate.hw,
1679*4882a593Smuzhiyun 	&meson8b_vclk2_div12_div_gate.hw,
1680*4882a593Smuzhiyun };
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun static struct clk_regmap meson8b_cts_encl_sel = {
1683*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
1684*4882a593Smuzhiyun 		.offset = HHI_VIID_CLK_DIV,
1685*4882a593Smuzhiyun 		.mask = 0xf,
1686*4882a593Smuzhiyun 		.shift = 12,
1687*4882a593Smuzhiyun 	},
1688*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1689*4882a593Smuzhiyun 		.name = "cts_encl_sel",
1690*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ro_ops,
1691*4882a593Smuzhiyun 		.parent_hws = meson8b_vclk2_enc_mux_parent_hws,
1692*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(meson8b_vclk2_enc_mux_parent_hws),
1693*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1694*4882a593Smuzhiyun 	},
1695*4882a593Smuzhiyun };
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun static struct clk_regmap meson8b_cts_encl = {
1698*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1699*4882a593Smuzhiyun 		.offset = HHI_VID_CLK_CNTL2,
1700*4882a593Smuzhiyun 		.bit_idx = 3,
1701*4882a593Smuzhiyun 	},
1702*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1703*4882a593Smuzhiyun 		.name = "cts_encl",
1704*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1705*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1706*4882a593Smuzhiyun 			&meson8b_cts_encl_sel.hw
1707*4882a593Smuzhiyun 		},
1708*4882a593Smuzhiyun 		.num_parents = 1,
1709*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1710*4882a593Smuzhiyun 	},
1711*4882a593Smuzhiyun };
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun static struct clk_regmap meson8b_cts_vdac0_sel = {
1714*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
1715*4882a593Smuzhiyun 		.offset = HHI_VIID_CLK_DIV,
1716*4882a593Smuzhiyun 		.mask = 0xf,
1717*4882a593Smuzhiyun 		.shift = 28,
1718*4882a593Smuzhiyun 	},
1719*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1720*4882a593Smuzhiyun 		.name = "cts_vdac0_sel",
1721*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ro_ops,
1722*4882a593Smuzhiyun 		.parent_hws = meson8b_vclk2_enc_mux_parent_hws,
1723*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(meson8b_vclk2_enc_mux_parent_hws),
1724*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1725*4882a593Smuzhiyun 	},
1726*4882a593Smuzhiyun };
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun static struct clk_regmap meson8b_cts_vdac0 = {
1729*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1730*4882a593Smuzhiyun 		.offset = HHI_VID_CLK_CNTL2,
1731*4882a593Smuzhiyun 		.bit_idx = 4,
1732*4882a593Smuzhiyun 	},
1733*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1734*4882a593Smuzhiyun 		.name = "cts_vdac0",
1735*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
1736*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1737*4882a593Smuzhiyun 			&meson8b_cts_vdac0_sel.hw
1738*4882a593Smuzhiyun 		},
1739*4882a593Smuzhiyun 		.num_parents = 1,
1740*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1741*4882a593Smuzhiyun 	},
1742*4882a593Smuzhiyun };
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun static struct clk_regmap meson8b_hdmi_sys_sel = {
1745*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
1746*4882a593Smuzhiyun 		.offset = HHI_HDMI_CLK_CNTL,
1747*4882a593Smuzhiyun 		.mask = 0x3,
1748*4882a593Smuzhiyun 		.shift = 9,
1749*4882a593Smuzhiyun 		.flags = CLK_MUX_ROUND_CLOSEST,
1750*4882a593Smuzhiyun 	},
1751*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1752*4882a593Smuzhiyun 		.name = "hdmi_sys_sel",
1753*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
1754*4882a593Smuzhiyun 		/* FIXME: all other parents are unknown */
1755*4882a593Smuzhiyun 		.parent_data = &(const struct clk_parent_data) {
1756*4882a593Smuzhiyun 			.fw_name = "xtal",
1757*4882a593Smuzhiyun 			.name = "xtal",
1758*4882a593Smuzhiyun 			.index = -1,
1759*4882a593Smuzhiyun 		},
1760*4882a593Smuzhiyun 		.num_parents = 1,
1761*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_NO_REPARENT,
1762*4882a593Smuzhiyun 	},
1763*4882a593Smuzhiyun };
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun static struct clk_regmap meson8b_hdmi_sys_div = {
1766*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
1767*4882a593Smuzhiyun 		.offset = HHI_HDMI_CLK_CNTL,
1768*4882a593Smuzhiyun 		.shift = 0,
1769*4882a593Smuzhiyun 		.width = 7,
1770*4882a593Smuzhiyun 	},
1771*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1772*4882a593Smuzhiyun 		.name = "hdmi_sys_div",
1773*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ops,
1774*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1775*4882a593Smuzhiyun 			&meson8b_hdmi_sys_sel.hw
1776*4882a593Smuzhiyun 		},
1777*4882a593Smuzhiyun 		.num_parents = 1,
1778*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1779*4882a593Smuzhiyun 	},
1780*4882a593Smuzhiyun };
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun static struct clk_regmap meson8b_hdmi_sys = {
1783*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1784*4882a593Smuzhiyun 		.offset = HHI_HDMI_CLK_CNTL,
1785*4882a593Smuzhiyun 		.bit_idx = 8,
1786*4882a593Smuzhiyun 	},
1787*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data) {
1788*4882a593Smuzhiyun 		.name = "hdmi_sys",
1789*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
1790*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1791*4882a593Smuzhiyun 			&meson8b_hdmi_sys_div.hw
1792*4882a593Smuzhiyun 		},
1793*4882a593Smuzhiyun 		.num_parents = 1,
1794*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1795*4882a593Smuzhiyun 	},
1796*4882a593Smuzhiyun };
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun /*
1799*4882a593Smuzhiyun  * The MALI IP is clocked by two identical clocks (mali_0 and mali_1)
1800*4882a593Smuzhiyun  * muxed by a glitch-free switch on Meson8b and Meson8m2. The CCF can
1801*4882a593Smuzhiyun  * actually manage this glitch-free mux because it does top-to-bottom
1802*4882a593Smuzhiyun  * updates the each clock tree and switches to the "inactive" one when
1803*4882a593Smuzhiyun  * CLK_SET_RATE_GATE is set.
1804*4882a593Smuzhiyun  * Meson8 only has mali_0 and no glitch-free mux.
1805*4882a593Smuzhiyun  */
1806*4882a593Smuzhiyun static const struct clk_parent_data meson8b_mali_0_1_parent_data[] = {
1807*4882a593Smuzhiyun 	{ .fw_name = "xtal", .name = "xtal", .index = -1, },
1808*4882a593Smuzhiyun 	{ .hw = &meson8b_mpll2.hw, },
1809*4882a593Smuzhiyun 	{ .hw = &meson8b_mpll1.hw, },
1810*4882a593Smuzhiyun 	{ .hw = &meson8b_fclk_div7.hw, },
1811*4882a593Smuzhiyun 	{ .hw = &meson8b_fclk_div4.hw, },
1812*4882a593Smuzhiyun 	{ .hw = &meson8b_fclk_div3.hw, },
1813*4882a593Smuzhiyun 	{ .hw = &meson8b_fclk_div5.hw, },
1814*4882a593Smuzhiyun };
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun static u32 meson8b_mali_0_1_mux_table[] = { 0, 2, 3, 4, 5, 6, 7 };
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun static struct clk_regmap meson8b_mali_0_sel = {
1819*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
1820*4882a593Smuzhiyun 		.offset = HHI_MALI_CLK_CNTL,
1821*4882a593Smuzhiyun 		.mask = 0x7,
1822*4882a593Smuzhiyun 		.shift = 9,
1823*4882a593Smuzhiyun 		.table = meson8b_mali_0_1_mux_table,
1824*4882a593Smuzhiyun 	},
1825*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1826*4882a593Smuzhiyun 		.name = "mali_0_sel",
1827*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
1828*4882a593Smuzhiyun 		.parent_data = meson8b_mali_0_1_parent_data,
1829*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(meson8b_mali_0_1_parent_data),
1830*4882a593Smuzhiyun 		/*
1831*4882a593Smuzhiyun 		 * Don't propagate rate changes up because the only changeable
1832*4882a593Smuzhiyun 		 * parents are mpll1 and mpll2 but we need those for audio and
1833*4882a593Smuzhiyun 		 * RGMII (Ethernet). We don't want to change the audio or
1834*4882a593Smuzhiyun 		 * Ethernet clocks when setting the GPU frequency.
1835*4882a593Smuzhiyun 		 */
1836*4882a593Smuzhiyun 		.flags = 0,
1837*4882a593Smuzhiyun 	},
1838*4882a593Smuzhiyun };
1839*4882a593Smuzhiyun 
1840*4882a593Smuzhiyun static struct clk_regmap meson8b_mali_0_div = {
1841*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
1842*4882a593Smuzhiyun 		.offset = HHI_MALI_CLK_CNTL,
1843*4882a593Smuzhiyun 		.shift = 0,
1844*4882a593Smuzhiyun 		.width = 7,
1845*4882a593Smuzhiyun 	},
1846*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1847*4882a593Smuzhiyun 		.name = "mali_0_div",
1848*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ops,
1849*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1850*4882a593Smuzhiyun 			&meson8b_mali_0_sel.hw
1851*4882a593Smuzhiyun 		},
1852*4882a593Smuzhiyun 		.num_parents = 1,
1853*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1854*4882a593Smuzhiyun 	},
1855*4882a593Smuzhiyun };
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun static struct clk_regmap meson8b_mali_0 = {
1858*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1859*4882a593Smuzhiyun 		.offset = HHI_MALI_CLK_CNTL,
1860*4882a593Smuzhiyun 		.bit_idx = 8,
1861*4882a593Smuzhiyun 	},
1862*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1863*4882a593Smuzhiyun 		.name = "mali_0",
1864*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
1865*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1866*4882a593Smuzhiyun 			&meson8b_mali_0_div.hw
1867*4882a593Smuzhiyun 		},
1868*4882a593Smuzhiyun 		.num_parents = 1,
1869*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_GATE | CLK_SET_RATE_PARENT,
1870*4882a593Smuzhiyun 	},
1871*4882a593Smuzhiyun };
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun static struct clk_regmap meson8b_mali_1_sel = {
1874*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
1875*4882a593Smuzhiyun 		.offset = HHI_MALI_CLK_CNTL,
1876*4882a593Smuzhiyun 		.mask = 0x7,
1877*4882a593Smuzhiyun 		.shift = 25,
1878*4882a593Smuzhiyun 		.table = meson8b_mali_0_1_mux_table,
1879*4882a593Smuzhiyun 	},
1880*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1881*4882a593Smuzhiyun 		.name = "mali_1_sel",
1882*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
1883*4882a593Smuzhiyun 		.parent_data = meson8b_mali_0_1_parent_data,
1884*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(meson8b_mali_0_1_parent_data),
1885*4882a593Smuzhiyun 		/*
1886*4882a593Smuzhiyun 		 * Don't propagate rate changes up because the only changeable
1887*4882a593Smuzhiyun 		 * parents are mpll1 and mpll2 but we need those for audio and
1888*4882a593Smuzhiyun 		 * RGMII (Ethernet). We don't want to change the audio or
1889*4882a593Smuzhiyun 		 * Ethernet clocks when setting the GPU frequency.
1890*4882a593Smuzhiyun 		 */
1891*4882a593Smuzhiyun 		.flags = 0,
1892*4882a593Smuzhiyun 	},
1893*4882a593Smuzhiyun };
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun static struct clk_regmap meson8b_mali_1_div = {
1896*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
1897*4882a593Smuzhiyun 		.offset = HHI_MALI_CLK_CNTL,
1898*4882a593Smuzhiyun 		.shift = 16,
1899*4882a593Smuzhiyun 		.width = 7,
1900*4882a593Smuzhiyun 	},
1901*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1902*4882a593Smuzhiyun 		.name = "mali_1_div",
1903*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ops,
1904*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1905*4882a593Smuzhiyun 			&meson8b_mali_1_sel.hw
1906*4882a593Smuzhiyun 		},
1907*4882a593Smuzhiyun 		.num_parents = 1,
1908*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1909*4882a593Smuzhiyun 	},
1910*4882a593Smuzhiyun };
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun static struct clk_regmap meson8b_mali_1 = {
1913*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
1914*4882a593Smuzhiyun 		.offset = HHI_MALI_CLK_CNTL,
1915*4882a593Smuzhiyun 		.bit_idx = 24,
1916*4882a593Smuzhiyun 	},
1917*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1918*4882a593Smuzhiyun 		.name = "mali_1",
1919*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
1920*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1921*4882a593Smuzhiyun 			&meson8b_mali_1_div.hw
1922*4882a593Smuzhiyun 		},
1923*4882a593Smuzhiyun 		.num_parents = 1,
1924*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_GATE | CLK_SET_RATE_PARENT,
1925*4882a593Smuzhiyun 	},
1926*4882a593Smuzhiyun };
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun static struct clk_regmap meson8b_mali = {
1929*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
1930*4882a593Smuzhiyun 		.offset = HHI_MALI_CLK_CNTL,
1931*4882a593Smuzhiyun 		.mask = 1,
1932*4882a593Smuzhiyun 		.shift = 31,
1933*4882a593Smuzhiyun 	},
1934*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1935*4882a593Smuzhiyun 		.name = "mali",
1936*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
1937*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
1938*4882a593Smuzhiyun 			&meson8b_mali_0.hw,
1939*4882a593Smuzhiyun 			&meson8b_mali_1.hw,
1940*4882a593Smuzhiyun 		},
1941*4882a593Smuzhiyun 		.num_parents = 2,
1942*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
1943*4882a593Smuzhiyun 	},
1944*4882a593Smuzhiyun };
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun static const struct reg_sequence meson8m2_gp_pll_init_regs[] = {
1947*4882a593Smuzhiyun 	{ .reg = HHI_GP_PLL_CNTL2,	.def = 0x59c88000 },
1948*4882a593Smuzhiyun 	{ .reg = HHI_GP_PLL_CNTL3,	.def = 0xca463823 },
1949*4882a593Smuzhiyun 	{ .reg = HHI_GP_PLL_CNTL4,	.def = 0x0286a027 },
1950*4882a593Smuzhiyun 	{ .reg = HHI_GP_PLL_CNTL5,	.def = 0x00003000 },
1951*4882a593Smuzhiyun };
1952*4882a593Smuzhiyun 
1953*4882a593Smuzhiyun static const struct pll_params_table meson8m2_gp_pll_params_table[] = {
1954*4882a593Smuzhiyun 	PLL_PARAMS(182, 3),
1955*4882a593Smuzhiyun 	{ /* sentinel */ },
1956*4882a593Smuzhiyun };
1957*4882a593Smuzhiyun 
1958*4882a593Smuzhiyun static struct clk_regmap meson8m2_gp_pll_dco = {
1959*4882a593Smuzhiyun 	.data = &(struct meson_clk_pll_data){
1960*4882a593Smuzhiyun 		.en = {
1961*4882a593Smuzhiyun 			.reg_off = HHI_GP_PLL_CNTL,
1962*4882a593Smuzhiyun 			.shift   = 30,
1963*4882a593Smuzhiyun 			.width   = 1,
1964*4882a593Smuzhiyun 		},
1965*4882a593Smuzhiyun 		.m = {
1966*4882a593Smuzhiyun 			.reg_off = HHI_GP_PLL_CNTL,
1967*4882a593Smuzhiyun 			.shift   = 0,
1968*4882a593Smuzhiyun 			.width   = 9,
1969*4882a593Smuzhiyun 		},
1970*4882a593Smuzhiyun 		.n = {
1971*4882a593Smuzhiyun 			.reg_off = HHI_GP_PLL_CNTL,
1972*4882a593Smuzhiyun 			.shift   = 9,
1973*4882a593Smuzhiyun 			.width   = 5,
1974*4882a593Smuzhiyun 		},
1975*4882a593Smuzhiyun 		.l = {
1976*4882a593Smuzhiyun 			.reg_off = HHI_GP_PLL_CNTL,
1977*4882a593Smuzhiyun 			.shift   = 31,
1978*4882a593Smuzhiyun 			.width   = 1,
1979*4882a593Smuzhiyun 		},
1980*4882a593Smuzhiyun 		.rst = {
1981*4882a593Smuzhiyun 			.reg_off = HHI_GP_PLL_CNTL,
1982*4882a593Smuzhiyun 			.shift   = 29,
1983*4882a593Smuzhiyun 			.width   = 1,
1984*4882a593Smuzhiyun 		},
1985*4882a593Smuzhiyun 		.table = meson8m2_gp_pll_params_table,
1986*4882a593Smuzhiyun 		.init_regs = meson8m2_gp_pll_init_regs,
1987*4882a593Smuzhiyun 		.init_count = ARRAY_SIZE(meson8m2_gp_pll_init_regs),
1988*4882a593Smuzhiyun 	},
1989*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
1990*4882a593Smuzhiyun 		.name = "gp_pll_dco",
1991*4882a593Smuzhiyun 		.ops = &meson_clk_pll_ops,
1992*4882a593Smuzhiyun 		.parent_data = &(const struct clk_parent_data) {
1993*4882a593Smuzhiyun 			.fw_name = "xtal",
1994*4882a593Smuzhiyun 			.name = "xtal",
1995*4882a593Smuzhiyun 			.index = -1,
1996*4882a593Smuzhiyun 		},
1997*4882a593Smuzhiyun 		.num_parents = 1,
1998*4882a593Smuzhiyun 	},
1999*4882a593Smuzhiyun };
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun static struct clk_regmap meson8m2_gp_pll = {
2002*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
2003*4882a593Smuzhiyun 		.offset = HHI_GP_PLL_CNTL,
2004*4882a593Smuzhiyun 		.shift = 16,
2005*4882a593Smuzhiyun 		.width = 2,
2006*4882a593Smuzhiyun 		.flags = CLK_DIVIDER_POWER_OF_TWO,
2007*4882a593Smuzhiyun 	},
2008*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2009*4882a593Smuzhiyun 		.name = "gp_pll",
2010*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ops,
2011*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
2012*4882a593Smuzhiyun 			&meson8m2_gp_pll_dco.hw
2013*4882a593Smuzhiyun 		},
2014*4882a593Smuzhiyun 		.num_parents = 1,
2015*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2016*4882a593Smuzhiyun 	},
2017*4882a593Smuzhiyun };
2018*4882a593Smuzhiyun 
2019*4882a593Smuzhiyun static const struct clk_hw *meson8b_vpu_0_1_parent_hws[] = {
2020*4882a593Smuzhiyun 	&meson8b_fclk_div4.hw,
2021*4882a593Smuzhiyun 	&meson8b_fclk_div3.hw,
2022*4882a593Smuzhiyun 	&meson8b_fclk_div5.hw,
2023*4882a593Smuzhiyun 	&meson8b_fclk_div7.hw,
2024*4882a593Smuzhiyun };
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun static const struct clk_hw *mmeson8m2_vpu_0_1_parent_hws[] = {
2027*4882a593Smuzhiyun 	&meson8b_fclk_div4.hw,
2028*4882a593Smuzhiyun 	&meson8b_fclk_div3.hw,
2029*4882a593Smuzhiyun 	&meson8b_fclk_div5.hw,
2030*4882a593Smuzhiyun 	&meson8m2_gp_pll.hw,
2031*4882a593Smuzhiyun };
2032*4882a593Smuzhiyun 
2033*4882a593Smuzhiyun static struct clk_regmap meson8b_vpu_0_sel = {
2034*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
2035*4882a593Smuzhiyun 		.offset = HHI_VPU_CLK_CNTL,
2036*4882a593Smuzhiyun 		.mask = 0x3,
2037*4882a593Smuzhiyun 		.shift = 9,
2038*4882a593Smuzhiyun 	},
2039*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2040*4882a593Smuzhiyun 		.name = "vpu_0_sel",
2041*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
2042*4882a593Smuzhiyun 		.parent_hws = meson8b_vpu_0_1_parent_hws,
2043*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(meson8b_vpu_0_1_parent_hws),
2044*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2045*4882a593Smuzhiyun 	},
2046*4882a593Smuzhiyun };
2047*4882a593Smuzhiyun 
2048*4882a593Smuzhiyun static struct clk_regmap meson8m2_vpu_0_sel = {
2049*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
2050*4882a593Smuzhiyun 		.offset = HHI_VPU_CLK_CNTL,
2051*4882a593Smuzhiyun 		.mask = 0x3,
2052*4882a593Smuzhiyun 		.shift = 9,
2053*4882a593Smuzhiyun 	},
2054*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2055*4882a593Smuzhiyun 		.name = "vpu_0_sel",
2056*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
2057*4882a593Smuzhiyun 		.parent_hws = mmeson8m2_vpu_0_1_parent_hws,
2058*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(mmeson8m2_vpu_0_1_parent_hws),
2059*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2060*4882a593Smuzhiyun 	},
2061*4882a593Smuzhiyun };
2062*4882a593Smuzhiyun 
2063*4882a593Smuzhiyun static struct clk_regmap meson8b_vpu_0_div = {
2064*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
2065*4882a593Smuzhiyun 		.offset = HHI_VPU_CLK_CNTL,
2066*4882a593Smuzhiyun 		.shift = 0,
2067*4882a593Smuzhiyun 		.width = 7,
2068*4882a593Smuzhiyun 	},
2069*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2070*4882a593Smuzhiyun 		.name = "vpu_0_div",
2071*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ops,
2072*4882a593Smuzhiyun 		.parent_data = &(const struct clk_parent_data) {
2073*4882a593Smuzhiyun 			/*
2074*4882a593Smuzhiyun 			 * Note:
2075*4882a593Smuzhiyun 			 * meson8b and meson8m2 have different vpu_0_sels (with
2076*4882a593Smuzhiyun 			 * different struct clk_hw). We fallback to the global
2077*4882a593Smuzhiyun 			 * naming string mechanism so vpu_0_div picks up the
2078*4882a593Smuzhiyun 			 * appropriate one.
2079*4882a593Smuzhiyun 			 */
2080*4882a593Smuzhiyun 			.name = "vpu_0_sel",
2081*4882a593Smuzhiyun 			.index = -1,
2082*4882a593Smuzhiyun 		},
2083*4882a593Smuzhiyun 		.num_parents = 1,
2084*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2085*4882a593Smuzhiyun 	},
2086*4882a593Smuzhiyun };
2087*4882a593Smuzhiyun 
2088*4882a593Smuzhiyun static struct clk_regmap meson8b_vpu_0 = {
2089*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
2090*4882a593Smuzhiyun 		.offset = HHI_VPU_CLK_CNTL,
2091*4882a593Smuzhiyun 		.bit_idx = 8,
2092*4882a593Smuzhiyun 	},
2093*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data) {
2094*4882a593Smuzhiyun 		.name = "vpu_0",
2095*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
2096*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
2097*4882a593Smuzhiyun 			&meson8b_vpu_0_div.hw
2098*4882a593Smuzhiyun 		},
2099*4882a593Smuzhiyun 		.num_parents = 1,
2100*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_GATE | CLK_SET_RATE_PARENT,
2101*4882a593Smuzhiyun 	},
2102*4882a593Smuzhiyun };
2103*4882a593Smuzhiyun 
2104*4882a593Smuzhiyun static struct clk_regmap meson8b_vpu_1_sel = {
2105*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
2106*4882a593Smuzhiyun 		.offset = HHI_VPU_CLK_CNTL,
2107*4882a593Smuzhiyun 		.mask = 0x3,
2108*4882a593Smuzhiyun 		.shift = 25,
2109*4882a593Smuzhiyun 	},
2110*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2111*4882a593Smuzhiyun 		.name = "vpu_1_sel",
2112*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
2113*4882a593Smuzhiyun 		.parent_hws = meson8b_vpu_0_1_parent_hws,
2114*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(meson8b_vpu_0_1_parent_hws),
2115*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2116*4882a593Smuzhiyun 	},
2117*4882a593Smuzhiyun };
2118*4882a593Smuzhiyun 
2119*4882a593Smuzhiyun static struct clk_regmap meson8m2_vpu_1_sel = {
2120*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
2121*4882a593Smuzhiyun 		.offset = HHI_VPU_CLK_CNTL,
2122*4882a593Smuzhiyun 		.mask = 0x3,
2123*4882a593Smuzhiyun 		.shift = 25,
2124*4882a593Smuzhiyun 	},
2125*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2126*4882a593Smuzhiyun 		.name = "vpu_1_sel",
2127*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
2128*4882a593Smuzhiyun 		.parent_hws = mmeson8m2_vpu_0_1_parent_hws,
2129*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(mmeson8m2_vpu_0_1_parent_hws),
2130*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2131*4882a593Smuzhiyun 	},
2132*4882a593Smuzhiyun };
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun static struct clk_regmap meson8b_vpu_1_div = {
2135*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
2136*4882a593Smuzhiyun 		.offset = HHI_VPU_CLK_CNTL,
2137*4882a593Smuzhiyun 		.shift = 16,
2138*4882a593Smuzhiyun 		.width = 7,
2139*4882a593Smuzhiyun 	},
2140*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2141*4882a593Smuzhiyun 		.name = "vpu_1_div",
2142*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ops,
2143*4882a593Smuzhiyun 		.parent_data = &(const struct clk_parent_data) {
2144*4882a593Smuzhiyun 			/*
2145*4882a593Smuzhiyun 			 * Note:
2146*4882a593Smuzhiyun 			 * meson8b and meson8m2 have different vpu_1_sels (with
2147*4882a593Smuzhiyun 			 * different struct clk_hw). We fallback to the global
2148*4882a593Smuzhiyun 			 * naming string mechanism so vpu_1_div picks up the
2149*4882a593Smuzhiyun 			 * appropriate one.
2150*4882a593Smuzhiyun 			 */
2151*4882a593Smuzhiyun 			.name = "vpu_1_sel",
2152*4882a593Smuzhiyun 			.index = -1,
2153*4882a593Smuzhiyun 		},
2154*4882a593Smuzhiyun 		.num_parents = 1,
2155*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2156*4882a593Smuzhiyun 	},
2157*4882a593Smuzhiyun };
2158*4882a593Smuzhiyun 
2159*4882a593Smuzhiyun static struct clk_regmap meson8b_vpu_1 = {
2160*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
2161*4882a593Smuzhiyun 		.offset = HHI_VPU_CLK_CNTL,
2162*4882a593Smuzhiyun 		.bit_idx = 24,
2163*4882a593Smuzhiyun 	},
2164*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data) {
2165*4882a593Smuzhiyun 		.name = "vpu_1",
2166*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
2167*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
2168*4882a593Smuzhiyun 			&meson8b_vpu_1_div.hw
2169*4882a593Smuzhiyun 		},
2170*4882a593Smuzhiyun 		.num_parents = 1,
2171*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_GATE | CLK_SET_RATE_PARENT,
2172*4882a593Smuzhiyun 	},
2173*4882a593Smuzhiyun };
2174*4882a593Smuzhiyun 
2175*4882a593Smuzhiyun /*
2176*4882a593Smuzhiyun  * The VPU clock has two two identical clock trees (vpu_0 and vpu_1)
2177*4882a593Smuzhiyun  * muxed by a glitch-free switch on Meson8b and Meson8m2. The CCF can
2178*4882a593Smuzhiyun  * actually manage this glitch-free mux because it does top-to-bottom
2179*4882a593Smuzhiyun  * updates the each clock tree and switches to the "inactive" one when
2180*4882a593Smuzhiyun  * CLK_SET_RATE_GATE is set.
2181*4882a593Smuzhiyun  * Meson8 only has vpu_0 and no glitch-free mux.
2182*4882a593Smuzhiyun  */
2183*4882a593Smuzhiyun static struct clk_regmap meson8b_vpu = {
2184*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
2185*4882a593Smuzhiyun 		.offset = HHI_VPU_CLK_CNTL,
2186*4882a593Smuzhiyun 		.mask = 1,
2187*4882a593Smuzhiyun 		.shift = 31,
2188*4882a593Smuzhiyun 	},
2189*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2190*4882a593Smuzhiyun 		.name = "vpu",
2191*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
2192*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
2193*4882a593Smuzhiyun 			&meson8b_vpu_0.hw,
2194*4882a593Smuzhiyun 			&meson8b_vpu_1.hw,
2195*4882a593Smuzhiyun 		},
2196*4882a593Smuzhiyun 		.num_parents = 2,
2197*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2198*4882a593Smuzhiyun 	},
2199*4882a593Smuzhiyun };
2200*4882a593Smuzhiyun 
2201*4882a593Smuzhiyun static const struct clk_hw *meson8b_vdec_parent_hws[] = {
2202*4882a593Smuzhiyun 	&meson8b_fclk_div4.hw,
2203*4882a593Smuzhiyun 	&meson8b_fclk_div3.hw,
2204*4882a593Smuzhiyun 	&meson8b_fclk_div5.hw,
2205*4882a593Smuzhiyun 	&meson8b_fclk_div7.hw,
2206*4882a593Smuzhiyun 	&meson8b_mpll2.hw,
2207*4882a593Smuzhiyun 	&meson8b_mpll1.hw,
2208*4882a593Smuzhiyun };
2209*4882a593Smuzhiyun 
2210*4882a593Smuzhiyun static struct clk_regmap meson8b_vdec_1_sel = {
2211*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
2212*4882a593Smuzhiyun 		.offset = HHI_VDEC_CLK_CNTL,
2213*4882a593Smuzhiyun 		.mask = 0x3,
2214*4882a593Smuzhiyun 		.shift = 9,
2215*4882a593Smuzhiyun 		.flags = CLK_MUX_ROUND_CLOSEST,
2216*4882a593Smuzhiyun 	},
2217*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2218*4882a593Smuzhiyun 		.name = "vdec_1_sel",
2219*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
2220*4882a593Smuzhiyun 		.parent_hws = meson8b_vdec_parent_hws,
2221*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(meson8b_vdec_parent_hws),
2222*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2223*4882a593Smuzhiyun 	},
2224*4882a593Smuzhiyun };
2225*4882a593Smuzhiyun 
2226*4882a593Smuzhiyun static struct clk_regmap meson8b_vdec_1_1_div = {
2227*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
2228*4882a593Smuzhiyun 		.offset = HHI_VDEC_CLK_CNTL,
2229*4882a593Smuzhiyun 		.shift = 0,
2230*4882a593Smuzhiyun 		.width = 7,
2231*4882a593Smuzhiyun 		.flags = CLK_DIVIDER_ROUND_CLOSEST,
2232*4882a593Smuzhiyun 	},
2233*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2234*4882a593Smuzhiyun 		.name = "vdec_1_1_div",
2235*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ops,
2236*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
2237*4882a593Smuzhiyun 			&meson8b_vdec_1_sel.hw
2238*4882a593Smuzhiyun 		},
2239*4882a593Smuzhiyun 		.num_parents = 1,
2240*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2241*4882a593Smuzhiyun 	},
2242*4882a593Smuzhiyun };
2243*4882a593Smuzhiyun 
2244*4882a593Smuzhiyun static struct clk_regmap meson8b_vdec_1_1 = {
2245*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
2246*4882a593Smuzhiyun 		.offset = HHI_VDEC_CLK_CNTL,
2247*4882a593Smuzhiyun 		.bit_idx = 8,
2248*4882a593Smuzhiyun 	},
2249*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data) {
2250*4882a593Smuzhiyun 		.name = "vdec_1_1",
2251*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
2252*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
2253*4882a593Smuzhiyun 			&meson8b_vdec_1_1_div.hw
2254*4882a593Smuzhiyun 		},
2255*4882a593Smuzhiyun 		.num_parents = 1,
2256*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2257*4882a593Smuzhiyun 	},
2258*4882a593Smuzhiyun };
2259*4882a593Smuzhiyun 
2260*4882a593Smuzhiyun static struct clk_regmap meson8b_vdec_1_2_div = {
2261*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
2262*4882a593Smuzhiyun 		.offset = HHI_VDEC3_CLK_CNTL,
2263*4882a593Smuzhiyun 		.shift = 0,
2264*4882a593Smuzhiyun 		.width = 7,
2265*4882a593Smuzhiyun 		.flags = CLK_DIVIDER_ROUND_CLOSEST,
2266*4882a593Smuzhiyun 	},
2267*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2268*4882a593Smuzhiyun 		.name = "vdec_1_2_div",
2269*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ops,
2270*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
2271*4882a593Smuzhiyun 			&meson8b_vdec_1_sel.hw
2272*4882a593Smuzhiyun 		},
2273*4882a593Smuzhiyun 		.num_parents = 1,
2274*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2275*4882a593Smuzhiyun 	},
2276*4882a593Smuzhiyun };
2277*4882a593Smuzhiyun 
2278*4882a593Smuzhiyun static struct clk_regmap meson8b_vdec_1_2 = {
2279*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
2280*4882a593Smuzhiyun 		.offset = HHI_VDEC3_CLK_CNTL,
2281*4882a593Smuzhiyun 		.bit_idx = 8,
2282*4882a593Smuzhiyun 	},
2283*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data) {
2284*4882a593Smuzhiyun 		.name = "vdec_1_2",
2285*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
2286*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
2287*4882a593Smuzhiyun 			&meson8b_vdec_1_2_div.hw
2288*4882a593Smuzhiyun 		},
2289*4882a593Smuzhiyun 		.num_parents = 1,
2290*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2291*4882a593Smuzhiyun 	},
2292*4882a593Smuzhiyun };
2293*4882a593Smuzhiyun 
2294*4882a593Smuzhiyun static struct clk_regmap meson8b_vdec_1 = {
2295*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
2296*4882a593Smuzhiyun 		.offset = HHI_VDEC3_CLK_CNTL,
2297*4882a593Smuzhiyun 		.mask = 0x1,
2298*4882a593Smuzhiyun 		.shift = 15,
2299*4882a593Smuzhiyun 		.flags = CLK_MUX_ROUND_CLOSEST,
2300*4882a593Smuzhiyun 	},
2301*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2302*4882a593Smuzhiyun 		.name = "vdec_1",
2303*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
2304*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
2305*4882a593Smuzhiyun 			&meson8b_vdec_1_1.hw,
2306*4882a593Smuzhiyun 			&meson8b_vdec_1_2.hw,
2307*4882a593Smuzhiyun 		},
2308*4882a593Smuzhiyun 		.num_parents = 2,
2309*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2310*4882a593Smuzhiyun 	},
2311*4882a593Smuzhiyun };
2312*4882a593Smuzhiyun 
2313*4882a593Smuzhiyun static struct clk_regmap meson8b_vdec_hcodec_sel = {
2314*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
2315*4882a593Smuzhiyun 		.offset = HHI_VDEC_CLK_CNTL,
2316*4882a593Smuzhiyun 		.mask = 0x3,
2317*4882a593Smuzhiyun 		.shift = 25,
2318*4882a593Smuzhiyun 		.flags = CLK_MUX_ROUND_CLOSEST,
2319*4882a593Smuzhiyun 	},
2320*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2321*4882a593Smuzhiyun 		.name = "vdec_hcodec_sel",
2322*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
2323*4882a593Smuzhiyun 		.parent_hws = meson8b_vdec_parent_hws,
2324*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(meson8b_vdec_parent_hws),
2325*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2326*4882a593Smuzhiyun 	},
2327*4882a593Smuzhiyun };
2328*4882a593Smuzhiyun 
2329*4882a593Smuzhiyun static struct clk_regmap meson8b_vdec_hcodec_div = {
2330*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
2331*4882a593Smuzhiyun 		.offset = HHI_VDEC_CLK_CNTL,
2332*4882a593Smuzhiyun 		.shift = 16,
2333*4882a593Smuzhiyun 		.width = 7,
2334*4882a593Smuzhiyun 		.flags = CLK_DIVIDER_ROUND_CLOSEST,
2335*4882a593Smuzhiyun 	},
2336*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2337*4882a593Smuzhiyun 		.name = "vdec_hcodec_div",
2338*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ops,
2339*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
2340*4882a593Smuzhiyun 			&meson8b_vdec_hcodec_sel.hw
2341*4882a593Smuzhiyun 		},
2342*4882a593Smuzhiyun 		.num_parents = 1,
2343*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2344*4882a593Smuzhiyun 	},
2345*4882a593Smuzhiyun };
2346*4882a593Smuzhiyun 
2347*4882a593Smuzhiyun static struct clk_regmap meson8b_vdec_hcodec = {
2348*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
2349*4882a593Smuzhiyun 		.offset = HHI_VDEC_CLK_CNTL,
2350*4882a593Smuzhiyun 		.bit_idx = 24,
2351*4882a593Smuzhiyun 	},
2352*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data) {
2353*4882a593Smuzhiyun 		.name = "vdec_hcodec",
2354*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
2355*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
2356*4882a593Smuzhiyun 			&meson8b_vdec_hcodec_div.hw
2357*4882a593Smuzhiyun 		},
2358*4882a593Smuzhiyun 		.num_parents = 1,
2359*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2360*4882a593Smuzhiyun 	},
2361*4882a593Smuzhiyun };
2362*4882a593Smuzhiyun 
2363*4882a593Smuzhiyun static struct clk_regmap meson8b_vdec_2_sel = {
2364*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
2365*4882a593Smuzhiyun 		.offset = HHI_VDEC2_CLK_CNTL,
2366*4882a593Smuzhiyun 		.mask = 0x3,
2367*4882a593Smuzhiyun 		.shift = 9,
2368*4882a593Smuzhiyun 		.flags = CLK_MUX_ROUND_CLOSEST,
2369*4882a593Smuzhiyun 	},
2370*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2371*4882a593Smuzhiyun 		.name = "vdec_2_sel",
2372*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
2373*4882a593Smuzhiyun 		.parent_hws = meson8b_vdec_parent_hws,
2374*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(meson8b_vdec_parent_hws),
2375*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2376*4882a593Smuzhiyun 	},
2377*4882a593Smuzhiyun };
2378*4882a593Smuzhiyun 
2379*4882a593Smuzhiyun static struct clk_regmap meson8b_vdec_2_div = {
2380*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
2381*4882a593Smuzhiyun 		.offset = HHI_VDEC2_CLK_CNTL,
2382*4882a593Smuzhiyun 		.shift = 0,
2383*4882a593Smuzhiyun 		.width = 7,
2384*4882a593Smuzhiyun 		.flags = CLK_DIVIDER_ROUND_CLOSEST,
2385*4882a593Smuzhiyun 	},
2386*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2387*4882a593Smuzhiyun 		.name = "vdec_2_div",
2388*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ops,
2389*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
2390*4882a593Smuzhiyun 			&meson8b_vdec_2_sel.hw
2391*4882a593Smuzhiyun 		},
2392*4882a593Smuzhiyun 		.num_parents = 1,
2393*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2394*4882a593Smuzhiyun 	},
2395*4882a593Smuzhiyun };
2396*4882a593Smuzhiyun 
2397*4882a593Smuzhiyun static struct clk_regmap meson8b_vdec_2 = {
2398*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
2399*4882a593Smuzhiyun 		.offset = HHI_VDEC2_CLK_CNTL,
2400*4882a593Smuzhiyun 		.bit_idx = 8,
2401*4882a593Smuzhiyun 	},
2402*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data) {
2403*4882a593Smuzhiyun 		.name = "vdec_2",
2404*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
2405*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
2406*4882a593Smuzhiyun 			&meson8b_vdec_2_div.hw
2407*4882a593Smuzhiyun 		},
2408*4882a593Smuzhiyun 		.num_parents = 1,
2409*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2410*4882a593Smuzhiyun 	},
2411*4882a593Smuzhiyun };
2412*4882a593Smuzhiyun 
2413*4882a593Smuzhiyun static struct clk_regmap meson8b_vdec_hevc_sel = {
2414*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
2415*4882a593Smuzhiyun 		.offset = HHI_VDEC2_CLK_CNTL,
2416*4882a593Smuzhiyun 		.mask = 0x3,
2417*4882a593Smuzhiyun 		.shift = 25,
2418*4882a593Smuzhiyun 		.flags = CLK_MUX_ROUND_CLOSEST,
2419*4882a593Smuzhiyun 	},
2420*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2421*4882a593Smuzhiyun 		.name = "vdec_hevc_sel",
2422*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
2423*4882a593Smuzhiyun 		.parent_hws = meson8b_vdec_parent_hws,
2424*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(meson8b_vdec_parent_hws),
2425*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2426*4882a593Smuzhiyun 	},
2427*4882a593Smuzhiyun };
2428*4882a593Smuzhiyun 
2429*4882a593Smuzhiyun static struct clk_regmap meson8b_vdec_hevc_div = {
2430*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
2431*4882a593Smuzhiyun 		.offset = HHI_VDEC2_CLK_CNTL,
2432*4882a593Smuzhiyun 		.shift = 16,
2433*4882a593Smuzhiyun 		.width = 7,
2434*4882a593Smuzhiyun 		.flags = CLK_DIVIDER_ROUND_CLOSEST,
2435*4882a593Smuzhiyun 	},
2436*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2437*4882a593Smuzhiyun 		.name = "vdec_hevc_div",
2438*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ops,
2439*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
2440*4882a593Smuzhiyun 			&meson8b_vdec_hevc_sel.hw
2441*4882a593Smuzhiyun 		},
2442*4882a593Smuzhiyun 		.num_parents = 1,
2443*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2444*4882a593Smuzhiyun 	},
2445*4882a593Smuzhiyun };
2446*4882a593Smuzhiyun 
2447*4882a593Smuzhiyun static struct clk_regmap meson8b_vdec_hevc_en = {
2448*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
2449*4882a593Smuzhiyun 		.offset = HHI_VDEC2_CLK_CNTL,
2450*4882a593Smuzhiyun 		.bit_idx = 24,
2451*4882a593Smuzhiyun 	},
2452*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data) {
2453*4882a593Smuzhiyun 		.name = "vdec_hevc_en",
2454*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
2455*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
2456*4882a593Smuzhiyun 			&meson8b_vdec_hevc_div.hw
2457*4882a593Smuzhiyun 		},
2458*4882a593Smuzhiyun 		.num_parents = 1,
2459*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2460*4882a593Smuzhiyun 	},
2461*4882a593Smuzhiyun };
2462*4882a593Smuzhiyun 
2463*4882a593Smuzhiyun static struct clk_regmap meson8b_vdec_hevc = {
2464*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
2465*4882a593Smuzhiyun 		.offset = HHI_VDEC2_CLK_CNTL,
2466*4882a593Smuzhiyun 		.mask = 0x1,
2467*4882a593Smuzhiyun 		.shift = 31,
2468*4882a593Smuzhiyun 		.flags = CLK_MUX_ROUND_CLOSEST,
2469*4882a593Smuzhiyun 	},
2470*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2471*4882a593Smuzhiyun 		.name = "vdec_hevc",
2472*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
2473*4882a593Smuzhiyun 		/* TODO: The second parent is currently unknown */
2474*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
2475*4882a593Smuzhiyun 			&meson8b_vdec_hevc_en.hw
2476*4882a593Smuzhiyun 		},
2477*4882a593Smuzhiyun 		.num_parents = 1,
2478*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2479*4882a593Smuzhiyun 	},
2480*4882a593Smuzhiyun };
2481*4882a593Smuzhiyun 
2482*4882a593Smuzhiyun /* TODO: the clock at index 0 is "DDR_PLL" which we don't support yet */
2483*4882a593Smuzhiyun static const struct clk_hw *meson8b_cts_amclk_parent_hws[] = {
2484*4882a593Smuzhiyun 	&meson8b_mpll0.hw,
2485*4882a593Smuzhiyun 	&meson8b_mpll1.hw,
2486*4882a593Smuzhiyun 	&meson8b_mpll2.hw
2487*4882a593Smuzhiyun };
2488*4882a593Smuzhiyun 
2489*4882a593Smuzhiyun static u32 meson8b_cts_amclk_mux_table[] = { 1, 2, 3 };
2490*4882a593Smuzhiyun 
2491*4882a593Smuzhiyun static struct clk_regmap meson8b_cts_amclk_sel = {
2492*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
2493*4882a593Smuzhiyun 		.offset = HHI_AUD_CLK_CNTL,
2494*4882a593Smuzhiyun 		.mask = 0x3,
2495*4882a593Smuzhiyun 		.shift = 9,
2496*4882a593Smuzhiyun 		.table = meson8b_cts_amclk_mux_table,
2497*4882a593Smuzhiyun 		.flags = CLK_MUX_ROUND_CLOSEST,
2498*4882a593Smuzhiyun 	},
2499*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2500*4882a593Smuzhiyun 		.name = "cts_amclk_sel",
2501*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
2502*4882a593Smuzhiyun 		.parent_hws = meson8b_cts_amclk_parent_hws,
2503*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(meson8b_cts_amclk_parent_hws),
2504*4882a593Smuzhiyun 	},
2505*4882a593Smuzhiyun };
2506*4882a593Smuzhiyun 
2507*4882a593Smuzhiyun static struct clk_regmap meson8b_cts_amclk_div = {
2508*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data) {
2509*4882a593Smuzhiyun 		.offset = HHI_AUD_CLK_CNTL,
2510*4882a593Smuzhiyun 		.shift = 0,
2511*4882a593Smuzhiyun 		.width = 8,
2512*4882a593Smuzhiyun 		.flags = CLK_DIVIDER_ROUND_CLOSEST,
2513*4882a593Smuzhiyun 	},
2514*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2515*4882a593Smuzhiyun 		.name = "cts_amclk_div",
2516*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ops,
2517*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
2518*4882a593Smuzhiyun 			&meson8b_cts_amclk_sel.hw
2519*4882a593Smuzhiyun 		},
2520*4882a593Smuzhiyun 		.num_parents = 1,
2521*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2522*4882a593Smuzhiyun 	},
2523*4882a593Smuzhiyun };
2524*4882a593Smuzhiyun 
2525*4882a593Smuzhiyun static struct clk_regmap meson8b_cts_amclk = {
2526*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
2527*4882a593Smuzhiyun 		.offset = HHI_AUD_CLK_CNTL,
2528*4882a593Smuzhiyun 		.bit_idx = 8,
2529*4882a593Smuzhiyun 	},
2530*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2531*4882a593Smuzhiyun 		.name = "cts_amclk",
2532*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
2533*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
2534*4882a593Smuzhiyun 			&meson8b_cts_amclk_div.hw
2535*4882a593Smuzhiyun 		},
2536*4882a593Smuzhiyun 		.num_parents = 1,
2537*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2538*4882a593Smuzhiyun 	},
2539*4882a593Smuzhiyun };
2540*4882a593Smuzhiyun 
2541*4882a593Smuzhiyun /* TODO: the clock at index 0 is "DDR_PLL" which we don't support yet */
2542*4882a593Smuzhiyun static const struct clk_hw *meson8b_cts_mclk_i958_parent_hws[] = {
2543*4882a593Smuzhiyun 	&meson8b_mpll0.hw,
2544*4882a593Smuzhiyun 	&meson8b_mpll1.hw,
2545*4882a593Smuzhiyun 	&meson8b_mpll2.hw
2546*4882a593Smuzhiyun };
2547*4882a593Smuzhiyun 
2548*4882a593Smuzhiyun static u32 meson8b_cts_mclk_i958_mux_table[] = { 1, 2, 3 };
2549*4882a593Smuzhiyun 
2550*4882a593Smuzhiyun static struct clk_regmap meson8b_cts_mclk_i958_sel = {
2551*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
2552*4882a593Smuzhiyun 		.offset = HHI_AUD_CLK_CNTL2,
2553*4882a593Smuzhiyun 		.mask = 0x3,
2554*4882a593Smuzhiyun 		.shift = 25,
2555*4882a593Smuzhiyun 		.table = meson8b_cts_mclk_i958_mux_table,
2556*4882a593Smuzhiyun 		.flags = CLK_MUX_ROUND_CLOSEST,
2557*4882a593Smuzhiyun 	},
2558*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data) {
2559*4882a593Smuzhiyun 		.name = "cts_mclk_i958_sel",
2560*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
2561*4882a593Smuzhiyun 		.parent_hws = meson8b_cts_mclk_i958_parent_hws,
2562*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(meson8b_cts_mclk_i958_parent_hws),
2563*4882a593Smuzhiyun 	},
2564*4882a593Smuzhiyun };
2565*4882a593Smuzhiyun 
2566*4882a593Smuzhiyun static struct clk_regmap meson8b_cts_mclk_i958_div = {
2567*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
2568*4882a593Smuzhiyun 		.offset = HHI_AUD_CLK_CNTL2,
2569*4882a593Smuzhiyun 		.shift = 16,
2570*4882a593Smuzhiyun 		.width = 8,
2571*4882a593Smuzhiyun 		.flags = CLK_DIVIDER_ROUND_CLOSEST,
2572*4882a593Smuzhiyun 	},
2573*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data) {
2574*4882a593Smuzhiyun 		.name = "cts_mclk_i958_div",
2575*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ops,
2576*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
2577*4882a593Smuzhiyun 			&meson8b_cts_mclk_i958_sel.hw
2578*4882a593Smuzhiyun 		},
2579*4882a593Smuzhiyun 		.num_parents = 1,
2580*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2581*4882a593Smuzhiyun 	},
2582*4882a593Smuzhiyun };
2583*4882a593Smuzhiyun 
2584*4882a593Smuzhiyun static struct clk_regmap meson8b_cts_mclk_i958 = {
2585*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
2586*4882a593Smuzhiyun 		.offset = HHI_AUD_CLK_CNTL2,
2587*4882a593Smuzhiyun 		.bit_idx = 24,
2588*4882a593Smuzhiyun 	},
2589*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2590*4882a593Smuzhiyun 		.name = "cts_mclk_i958",
2591*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
2592*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
2593*4882a593Smuzhiyun 			&meson8b_cts_mclk_i958_div.hw
2594*4882a593Smuzhiyun 		},
2595*4882a593Smuzhiyun 		.num_parents = 1,
2596*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
2597*4882a593Smuzhiyun 	},
2598*4882a593Smuzhiyun };
2599*4882a593Smuzhiyun 
2600*4882a593Smuzhiyun static struct clk_regmap meson8b_cts_i958 = {
2601*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
2602*4882a593Smuzhiyun 		.offset = HHI_AUD_CLK_CNTL2,
2603*4882a593Smuzhiyun 		.mask = 0x1,
2604*4882a593Smuzhiyun 		.shift = 27,
2605*4882a593Smuzhiyun 		},
2606*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
2607*4882a593Smuzhiyun 		.name = "cts_i958",
2608*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
2609*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
2610*4882a593Smuzhiyun 			&meson8b_cts_amclk.hw,
2611*4882a593Smuzhiyun 			&meson8b_cts_mclk_i958.hw
2612*4882a593Smuzhiyun 		},
2613*4882a593Smuzhiyun 		.num_parents = 2,
2614*4882a593Smuzhiyun 		/*
2615*4882a593Smuzhiyun 		 * The parent is specific to origin of the audio data. Let the
2616*4882a593Smuzhiyun 		 * consumer choose the appropriate parent.
2617*4882a593Smuzhiyun 		 */
2618*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
2619*4882a593Smuzhiyun 	},
2620*4882a593Smuzhiyun };
2621*4882a593Smuzhiyun 
2622*4882a593Smuzhiyun #define MESON_GATE(_name, _reg, _bit) \
2623*4882a593Smuzhiyun 	MESON_PCLK(_name, _reg, _bit, &meson8b_clk81.hw)
2624*4882a593Smuzhiyun 
2625*4882a593Smuzhiyun /* Everything Else (EE) domain gates */
2626*4882a593Smuzhiyun 
2627*4882a593Smuzhiyun static MESON_GATE(meson8b_ddr, HHI_GCLK_MPEG0, 0);
2628*4882a593Smuzhiyun static MESON_GATE(meson8b_dos, HHI_GCLK_MPEG0, 1);
2629*4882a593Smuzhiyun static MESON_GATE(meson8b_isa, HHI_GCLK_MPEG0, 5);
2630*4882a593Smuzhiyun static MESON_GATE(meson8b_pl301, HHI_GCLK_MPEG0, 6);
2631*4882a593Smuzhiyun static MESON_GATE(meson8b_periphs, HHI_GCLK_MPEG0, 7);
2632*4882a593Smuzhiyun static MESON_GATE(meson8b_spicc, HHI_GCLK_MPEG0, 8);
2633*4882a593Smuzhiyun static MESON_GATE(meson8b_i2c, HHI_GCLK_MPEG0, 9);
2634*4882a593Smuzhiyun static MESON_GATE(meson8b_sar_adc, HHI_GCLK_MPEG0, 10);
2635*4882a593Smuzhiyun static MESON_GATE(meson8b_smart_card, HHI_GCLK_MPEG0, 11);
2636*4882a593Smuzhiyun static MESON_GATE(meson8b_rng0, HHI_GCLK_MPEG0, 12);
2637*4882a593Smuzhiyun static MESON_GATE(meson8b_uart0, HHI_GCLK_MPEG0, 13);
2638*4882a593Smuzhiyun static MESON_GATE(meson8b_sdhc, HHI_GCLK_MPEG0, 14);
2639*4882a593Smuzhiyun static MESON_GATE(meson8b_stream, HHI_GCLK_MPEG0, 15);
2640*4882a593Smuzhiyun static MESON_GATE(meson8b_async_fifo, HHI_GCLK_MPEG0, 16);
2641*4882a593Smuzhiyun static MESON_GATE(meson8b_sdio, HHI_GCLK_MPEG0, 17);
2642*4882a593Smuzhiyun static MESON_GATE(meson8b_abuf, HHI_GCLK_MPEG0, 18);
2643*4882a593Smuzhiyun static MESON_GATE(meson8b_hiu_iface, HHI_GCLK_MPEG0, 19);
2644*4882a593Smuzhiyun static MESON_GATE(meson8b_assist_misc, HHI_GCLK_MPEG0, 23);
2645*4882a593Smuzhiyun static MESON_GATE(meson8b_spi, HHI_GCLK_MPEG0, 30);
2646*4882a593Smuzhiyun 
2647*4882a593Smuzhiyun static MESON_GATE(meson8b_i2s_spdif, HHI_GCLK_MPEG1, 2);
2648*4882a593Smuzhiyun static MESON_GATE(meson8b_eth, HHI_GCLK_MPEG1, 3);
2649*4882a593Smuzhiyun static MESON_GATE(meson8b_demux, HHI_GCLK_MPEG1, 4);
2650*4882a593Smuzhiyun static MESON_GATE(meson8b_blkmv, HHI_GCLK_MPEG1, 14);
2651*4882a593Smuzhiyun static MESON_GATE(meson8b_aiu, HHI_GCLK_MPEG1, 15);
2652*4882a593Smuzhiyun static MESON_GATE(meson8b_uart1, HHI_GCLK_MPEG1, 16);
2653*4882a593Smuzhiyun static MESON_GATE(meson8b_g2d, HHI_GCLK_MPEG1, 20);
2654*4882a593Smuzhiyun static MESON_GATE(meson8b_usb0, HHI_GCLK_MPEG1, 21);
2655*4882a593Smuzhiyun static MESON_GATE(meson8b_usb1, HHI_GCLK_MPEG1, 22);
2656*4882a593Smuzhiyun static MESON_GATE(meson8b_reset, HHI_GCLK_MPEG1, 23);
2657*4882a593Smuzhiyun static MESON_GATE(meson8b_nand, HHI_GCLK_MPEG1, 24);
2658*4882a593Smuzhiyun static MESON_GATE(meson8b_dos_parser, HHI_GCLK_MPEG1, 25);
2659*4882a593Smuzhiyun static MESON_GATE(meson8b_usb, HHI_GCLK_MPEG1, 26);
2660*4882a593Smuzhiyun static MESON_GATE(meson8b_vdin1, HHI_GCLK_MPEG1, 28);
2661*4882a593Smuzhiyun static MESON_GATE(meson8b_ahb_arb0, HHI_GCLK_MPEG1, 29);
2662*4882a593Smuzhiyun static MESON_GATE(meson8b_efuse, HHI_GCLK_MPEG1, 30);
2663*4882a593Smuzhiyun static MESON_GATE(meson8b_boot_rom, HHI_GCLK_MPEG1, 31);
2664*4882a593Smuzhiyun 
2665*4882a593Smuzhiyun static MESON_GATE(meson8b_ahb_data_bus, HHI_GCLK_MPEG2, 1);
2666*4882a593Smuzhiyun static MESON_GATE(meson8b_ahb_ctrl_bus, HHI_GCLK_MPEG2, 2);
2667*4882a593Smuzhiyun static MESON_GATE(meson8b_hdmi_intr_sync, HHI_GCLK_MPEG2, 3);
2668*4882a593Smuzhiyun static MESON_GATE(meson8b_hdmi_pclk, HHI_GCLK_MPEG2, 4);
2669*4882a593Smuzhiyun static MESON_GATE(meson8b_usb1_ddr_bridge, HHI_GCLK_MPEG2, 8);
2670*4882a593Smuzhiyun static MESON_GATE(meson8b_usb0_ddr_bridge, HHI_GCLK_MPEG2, 9);
2671*4882a593Smuzhiyun static MESON_GATE(meson8b_mmc_pclk, HHI_GCLK_MPEG2, 11);
2672*4882a593Smuzhiyun static MESON_GATE(meson8b_dvin, HHI_GCLK_MPEG2, 12);
2673*4882a593Smuzhiyun static MESON_GATE(meson8b_uart2, HHI_GCLK_MPEG2, 15);
2674*4882a593Smuzhiyun static MESON_GATE(meson8b_sana, HHI_GCLK_MPEG2, 22);
2675*4882a593Smuzhiyun static MESON_GATE(meson8b_vpu_intr, HHI_GCLK_MPEG2, 25);
2676*4882a593Smuzhiyun static MESON_GATE(meson8b_sec_ahb_ahb3_bridge, HHI_GCLK_MPEG2, 26);
2677*4882a593Smuzhiyun static MESON_GATE(meson8b_clk81_a9, HHI_GCLK_MPEG2, 29);
2678*4882a593Smuzhiyun 
2679*4882a593Smuzhiyun static MESON_GATE(meson8b_vclk2_venci0, HHI_GCLK_OTHER, 1);
2680*4882a593Smuzhiyun static MESON_GATE(meson8b_vclk2_venci1, HHI_GCLK_OTHER, 2);
2681*4882a593Smuzhiyun static MESON_GATE(meson8b_vclk2_vencp0, HHI_GCLK_OTHER, 3);
2682*4882a593Smuzhiyun static MESON_GATE(meson8b_vclk2_vencp1, HHI_GCLK_OTHER, 4);
2683*4882a593Smuzhiyun static MESON_GATE(meson8b_gclk_venci_int, HHI_GCLK_OTHER, 8);
2684*4882a593Smuzhiyun static MESON_GATE(meson8b_gclk_vencp_int, HHI_GCLK_OTHER, 9);
2685*4882a593Smuzhiyun static MESON_GATE(meson8b_dac_clk, HHI_GCLK_OTHER, 10);
2686*4882a593Smuzhiyun static MESON_GATE(meson8b_aoclk_gate, HHI_GCLK_OTHER, 14);
2687*4882a593Smuzhiyun static MESON_GATE(meson8b_iec958_gate, HHI_GCLK_OTHER, 16);
2688*4882a593Smuzhiyun static MESON_GATE(meson8b_enc480p, HHI_GCLK_OTHER, 20);
2689*4882a593Smuzhiyun static MESON_GATE(meson8b_rng1, HHI_GCLK_OTHER, 21);
2690*4882a593Smuzhiyun static MESON_GATE(meson8b_gclk_vencl_int, HHI_GCLK_OTHER, 22);
2691*4882a593Smuzhiyun static MESON_GATE(meson8b_vclk2_venclmcc, HHI_GCLK_OTHER, 24);
2692*4882a593Smuzhiyun static MESON_GATE(meson8b_vclk2_vencl, HHI_GCLK_OTHER, 25);
2693*4882a593Smuzhiyun static MESON_GATE(meson8b_vclk2_other, HHI_GCLK_OTHER, 26);
2694*4882a593Smuzhiyun static MESON_GATE(meson8b_edp, HHI_GCLK_OTHER, 31);
2695*4882a593Smuzhiyun 
2696*4882a593Smuzhiyun /* AIU gates */
2697*4882a593Smuzhiyun #define MESON_AIU_GLUE_GATE(_name, _reg, _bit) \
2698*4882a593Smuzhiyun 	MESON_PCLK(_name, _reg, _bit, &meson8b_aiu_glue.hw)
2699*4882a593Smuzhiyun 
2700*4882a593Smuzhiyun static MESON_PCLK(meson8b_aiu_glue, HHI_GCLK_MPEG1, 6, &meson8b_aiu.hw);
2701*4882a593Smuzhiyun static MESON_AIU_GLUE_GATE(meson8b_iec958, HHI_GCLK_MPEG1, 7);
2702*4882a593Smuzhiyun static MESON_AIU_GLUE_GATE(meson8b_i2s_out, HHI_GCLK_MPEG1, 8);
2703*4882a593Smuzhiyun static MESON_AIU_GLUE_GATE(meson8b_amclk, HHI_GCLK_MPEG1, 9);
2704*4882a593Smuzhiyun static MESON_AIU_GLUE_GATE(meson8b_aififo2, HHI_GCLK_MPEG1, 10);
2705*4882a593Smuzhiyun static MESON_AIU_GLUE_GATE(meson8b_mixer, HHI_GCLK_MPEG1, 11);
2706*4882a593Smuzhiyun static MESON_AIU_GLUE_GATE(meson8b_mixer_iface, HHI_GCLK_MPEG1, 12);
2707*4882a593Smuzhiyun static MESON_AIU_GLUE_GATE(meson8b_adc, HHI_GCLK_MPEG1, 13);
2708*4882a593Smuzhiyun 
2709*4882a593Smuzhiyun /* Always On (AO) domain gates */
2710*4882a593Smuzhiyun 
2711*4882a593Smuzhiyun static MESON_GATE(meson8b_ao_media_cpu, HHI_GCLK_AO, 0);
2712*4882a593Smuzhiyun static MESON_GATE(meson8b_ao_ahb_sram, HHI_GCLK_AO, 1);
2713*4882a593Smuzhiyun static MESON_GATE(meson8b_ao_ahb_bus, HHI_GCLK_AO, 2);
2714*4882a593Smuzhiyun static MESON_GATE(meson8b_ao_iface, HHI_GCLK_AO, 3);
2715*4882a593Smuzhiyun 
2716*4882a593Smuzhiyun static struct clk_hw_onecell_data meson8_hw_onecell_data = {
2717*4882a593Smuzhiyun 	.hws = {
2718*4882a593Smuzhiyun 		[CLKID_XTAL] = &meson8b_xtal.hw,
2719*4882a593Smuzhiyun 		[CLKID_PLL_FIXED] = &meson8b_fixed_pll.hw,
2720*4882a593Smuzhiyun 		[CLKID_PLL_VID] = &meson8b_vid_pll.hw,
2721*4882a593Smuzhiyun 		[CLKID_PLL_SYS] = &meson8b_sys_pll.hw,
2722*4882a593Smuzhiyun 		[CLKID_FCLK_DIV2] = &meson8b_fclk_div2.hw,
2723*4882a593Smuzhiyun 		[CLKID_FCLK_DIV3] = &meson8b_fclk_div3.hw,
2724*4882a593Smuzhiyun 		[CLKID_FCLK_DIV4] = &meson8b_fclk_div4.hw,
2725*4882a593Smuzhiyun 		[CLKID_FCLK_DIV5] = &meson8b_fclk_div5.hw,
2726*4882a593Smuzhiyun 		[CLKID_FCLK_DIV7] = &meson8b_fclk_div7.hw,
2727*4882a593Smuzhiyun 		[CLKID_CPUCLK] = &meson8b_cpu_clk.hw,
2728*4882a593Smuzhiyun 		[CLKID_MPEG_SEL] = &meson8b_mpeg_clk_sel.hw,
2729*4882a593Smuzhiyun 		[CLKID_MPEG_DIV] = &meson8b_mpeg_clk_div.hw,
2730*4882a593Smuzhiyun 		[CLKID_CLK81] = &meson8b_clk81.hw,
2731*4882a593Smuzhiyun 		[CLKID_DDR]		    = &meson8b_ddr.hw,
2732*4882a593Smuzhiyun 		[CLKID_DOS]		    = &meson8b_dos.hw,
2733*4882a593Smuzhiyun 		[CLKID_ISA]		    = &meson8b_isa.hw,
2734*4882a593Smuzhiyun 		[CLKID_PL301]		    = &meson8b_pl301.hw,
2735*4882a593Smuzhiyun 		[CLKID_PERIPHS]		    = &meson8b_periphs.hw,
2736*4882a593Smuzhiyun 		[CLKID_SPICC]		    = &meson8b_spicc.hw,
2737*4882a593Smuzhiyun 		[CLKID_I2C]		    = &meson8b_i2c.hw,
2738*4882a593Smuzhiyun 		[CLKID_SAR_ADC]		    = &meson8b_sar_adc.hw,
2739*4882a593Smuzhiyun 		[CLKID_SMART_CARD]	    = &meson8b_smart_card.hw,
2740*4882a593Smuzhiyun 		[CLKID_RNG0]		    = &meson8b_rng0.hw,
2741*4882a593Smuzhiyun 		[CLKID_UART0]		    = &meson8b_uart0.hw,
2742*4882a593Smuzhiyun 		[CLKID_SDHC]		    = &meson8b_sdhc.hw,
2743*4882a593Smuzhiyun 		[CLKID_STREAM]		    = &meson8b_stream.hw,
2744*4882a593Smuzhiyun 		[CLKID_ASYNC_FIFO]	    = &meson8b_async_fifo.hw,
2745*4882a593Smuzhiyun 		[CLKID_SDIO]		    = &meson8b_sdio.hw,
2746*4882a593Smuzhiyun 		[CLKID_ABUF]		    = &meson8b_abuf.hw,
2747*4882a593Smuzhiyun 		[CLKID_HIU_IFACE]	    = &meson8b_hiu_iface.hw,
2748*4882a593Smuzhiyun 		[CLKID_ASSIST_MISC]	    = &meson8b_assist_misc.hw,
2749*4882a593Smuzhiyun 		[CLKID_SPI]		    = &meson8b_spi.hw,
2750*4882a593Smuzhiyun 		[CLKID_I2S_SPDIF]	    = &meson8b_i2s_spdif.hw,
2751*4882a593Smuzhiyun 		[CLKID_ETH]		    = &meson8b_eth.hw,
2752*4882a593Smuzhiyun 		[CLKID_DEMUX]		    = &meson8b_demux.hw,
2753*4882a593Smuzhiyun 		[CLKID_AIU_GLUE]	    = &meson8b_aiu_glue.hw,
2754*4882a593Smuzhiyun 		[CLKID_IEC958]		    = &meson8b_iec958.hw,
2755*4882a593Smuzhiyun 		[CLKID_I2S_OUT]		    = &meson8b_i2s_out.hw,
2756*4882a593Smuzhiyun 		[CLKID_AMCLK]		    = &meson8b_amclk.hw,
2757*4882a593Smuzhiyun 		[CLKID_AIFIFO2]		    = &meson8b_aififo2.hw,
2758*4882a593Smuzhiyun 		[CLKID_MIXER]		    = &meson8b_mixer.hw,
2759*4882a593Smuzhiyun 		[CLKID_MIXER_IFACE]	    = &meson8b_mixer_iface.hw,
2760*4882a593Smuzhiyun 		[CLKID_ADC]		    = &meson8b_adc.hw,
2761*4882a593Smuzhiyun 		[CLKID_BLKMV]		    = &meson8b_blkmv.hw,
2762*4882a593Smuzhiyun 		[CLKID_AIU]		    = &meson8b_aiu.hw,
2763*4882a593Smuzhiyun 		[CLKID_UART1]		    = &meson8b_uart1.hw,
2764*4882a593Smuzhiyun 		[CLKID_G2D]		    = &meson8b_g2d.hw,
2765*4882a593Smuzhiyun 		[CLKID_USB0]		    = &meson8b_usb0.hw,
2766*4882a593Smuzhiyun 		[CLKID_USB1]		    = &meson8b_usb1.hw,
2767*4882a593Smuzhiyun 		[CLKID_RESET]		    = &meson8b_reset.hw,
2768*4882a593Smuzhiyun 		[CLKID_NAND]		    = &meson8b_nand.hw,
2769*4882a593Smuzhiyun 		[CLKID_DOS_PARSER]	    = &meson8b_dos_parser.hw,
2770*4882a593Smuzhiyun 		[CLKID_USB]		    = &meson8b_usb.hw,
2771*4882a593Smuzhiyun 		[CLKID_VDIN1]		    = &meson8b_vdin1.hw,
2772*4882a593Smuzhiyun 		[CLKID_AHB_ARB0]	    = &meson8b_ahb_arb0.hw,
2773*4882a593Smuzhiyun 		[CLKID_EFUSE]		    = &meson8b_efuse.hw,
2774*4882a593Smuzhiyun 		[CLKID_BOOT_ROM]	    = &meson8b_boot_rom.hw,
2775*4882a593Smuzhiyun 		[CLKID_AHB_DATA_BUS]	    = &meson8b_ahb_data_bus.hw,
2776*4882a593Smuzhiyun 		[CLKID_AHB_CTRL_BUS]	    = &meson8b_ahb_ctrl_bus.hw,
2777*4882a593Smuzhiyun 		[CLKID_HDMI_INTR_SYNC]	    = &meson8b_hdmi_intr_sync.hw,
2778*4882a593Smuzhiyun 		[CLKID_HDMI_PCLK]	    = &meson8b_hdmi_pclk.hw,
2779*4882a593Smuzhiyun 		[CLKID_USB1_DDR_BRIDGE]	    = &meson8b_usb1_ddr_bridge.hw,
2780*4882a593Smuzhiyun 		[CLKID_USB0_DDR_BRIDGE]	    = &meson8b_usb0_ddr_bridge.hw,
2781*4882a593Smuzhiyun 		[CLKID_MMC_PCLK]	    = &meson8b_mmc_pclk.hw,
2782*4882a593Smuzhiyun 		[CLKID_DVIN]		    = &meson8b_dvin.hw,
2783*4882a593Smuzhiyun 		[CLKID_UART2]		    = &meson8b_uart2.hw,
2784*4882a593Smuzhiyun 		[CLKID_SANA]		    = &meson8b_sana.hw,
2785*4882a593Smuzhiyun 		[CLKID_VPU_INTR]	    = &meson8b_vpu_intr.hw,
2786*4882a593Smuzhiyun 		[CLKID_SEC_AHB_AHB3_BRIDGE] = &meson8b_sec_ahb_ahb3_bridge.hw,
2787*4882a593Smuzhiyun 		[CLKID_CLK81_A9]	    = &meson8b_clk81_a9.hw,
2788*4882a593Smuzhiyun 		[CLKID_VCLK2_VENCI0]	    = &meson8b_vclk2_venci0.hw,
2789*4882a593Smuzhiyun 		[CLKID_VCLK2_VENCI1]	    = &meson8b_vclk2_venci1.hw,
2790*4882a593Smuzhiyun 		[CLKID_VCLK2_VENCP0]	    = &meson8b_vclk2_vencp0.hw,
2791*4882a593Smuzhiyun 		[CLKID_VCLK2_VENCP1]	    = &meson8b_vclk2_vencp1.hw,
2792*4882a593Smuzhiyun 		[CLKID_GCLK_VENCI_INT]	    = &meson8b_gclk_venci_int.hw,
2793*4882a593Smuzhiyun 		[CLKID_GCLK_VENCP_INT]	    = &meson8b_gclk_vencp_int.hw,
2794*4882a593Smuzhiyun 		[CLKID_DAC_CLK]		    = &meson8b_dac_clk.hw,
2795*4882a593Smuzhiyun 		[CLKID_AOCLK_GATE]	    = &meson8b_aoclk_gate.hw,
2796*4882a593Smuzhiyun 		[CLKID_IEC958_GATE]	    = &meson8b_iec958_gate.hw,
2797*4882a593Smuzhiyun 		[CLKID_ENC480P]		    = &meson8b_enc480p.hw,
2798*4882a593Smuzhiyun 		[CLKID_RNG1]		    = &meson8b_rng1.hw,
2799*4882a593Smuzhiyun 		[CLKID_GCLK_VENCL_INT]	    = &meson8b_gclk_vencl_int.hw,
2800*4882a593Smuzhiyun 		[CLKID_VCLK2_VENCLMCC]	    = &meson8b_vclk2_venclmcc.hw,
2801*4882a593Smuzhiyun 		[CLKID_VCLK2_VENCL]	    = &meson8b_vclk2_vencl.hw,
2802*4882a593Smuzhiyun 		[CLKID_VCLK2_OTHER]	    = &meson8b_vclk2_other.hw,
2803*4882a593Smuzhiyun 		[CLKID_EDP]		    = &meson8b_edp.hw,
2804*4882a593Smuzhiyun 		[CLKID_AO_MEDIA_CPU]	    = &meson8b_ao_media_cpu.hw,
2805*4882a593Smuzhiyun 		[CLKID_AO_AHB_SRAM]	    = &meson8b_ao_ahb_sram.hw,
2806*4882a593Smuzhiyun 		[CLKID_AO_AHB_BUS]	    = &meson8b_ao_ahb_bus.hw,
2807*4882a593Smuzhiyun 		[CLKID_AO_IFACE]	    = &meson8b_ao_iface.hw,
2808*4882a593Smuzhiyun 		[CLKID_MPLL0]		    = &meson8b_mpll0.hw,
2809*4882a593Smuzhiyun 		[CLKID_MPLL1]		    = &meson8b_mpll1.hw,
2810*4882a593Smuzhiyun 		[CLKID_MPLL2]		    = &meson8b_mpll2.hw,
2811*4882a593Smuzhiyun 		[CLKID_MPLL0_DIV]	    = &meson8b_mpll0_div.hw,
2812*4882a593Smuzhiyun 		[CLKID_MPLL1_DIV]	    = &meson8b_mpll1_div.hw,
2813*4882a593Smuzhiyun 		[CLKID_MPLL2_DIV]	    = &meson8b_mpll2_div.hw,
2814*4882a593Smuzhiyun 		[CLKID_CPU_IN_SEL]	    = &meson8b_cpu_in_sel.hw,
2815*4882a593Smuzhiyun 		[CLKID_CPU_IN_DIV2]	    = &meson8b_cpu_in_div2.hw,
2816*4882a593Smuzhiyun 		[CLKID_CPU_IN_DIV3]	    = &meson8b_cpu_in_div3.hw,
2817*4882a593Smuzhiyun 		[CLKID_CPU_SCALE_DIV]	    = &meson8b_cpu_scale_div.hw,
2818*4882a593Smuzhiyun 		[CLKID_CPU_SCALE_OUT_SEL]   = &meson8b_cpu_scale_out_sel.hw,
2819*4882a593Smuzhiyun 		[CLKID_MPLL_PREDIV]	    = &meson8b_mpll_prediv.hw,
2820*4882a593Smuzhiyun 		[CLKID_FCLK_DIV2_DIV]	    = &meson8b_fclk_div2_div.hw,
2821*4882a593Smuzhiyun 		[CLKID_FCLK_DIV3_DIV]	    = &meson8b_fclk_div3_div.hw,
2822*4882a593Smuzhiyun 		[CLKID_FCLK_DIV4_DIV]	    = &meson8b_fclk_div4_div.hw,
2823*4882a593Smuzhiyun 		[CLKID_FCLK_DIV5_DIV]	    = &meson8b_fclk_div5_div.hw,
2824*4882a593Smuzhiyun 		[CLKID_FCLK_DIV7_DIV]	    = &meson8b_fclk_div7_div.hw,
2825*4882a593Smuzhiyun 		[CLKID_NAND_SEL]	    = &meson8b_nand_clk_sel.hw,
2826*4882a593Smuzhiyun 		[CLKID_NAND_DIV]	    = &meson8b_nand_clk_div.hw,
2827*4882a593Smuzhiyun 		[CLKID_NAND_CLK]	    = &meson8b_nand_clk_gate.hw,
2828*4882a593Smuzhiyun 		[CLKID_PLL_FIXED_DCO]	    = &meson8b_fixed_pll_dco.hw,
2829*4882a593Smuzhiyun 		[CLKID_HDMI_PLL_DCO]	    = &meson8b_hdmi_pll_dco.hw,
2830*4882a593Smuzhiyun 		[CLKID_PLL_SYS_DCO]	    = &meson8b_sys_pll_dco.hw,
2831*4882a593Smuzhiyun 		[CLKID_CPU_CLK_DIV2]	    = &meson8b_cpu_clk_div2.hw,
2832*4882a593Smuzhiyun 		[CLKID_CPU_CLK_DIV3]	    = &meson8b_cpu_clk_div3.hw,
2833*4882a593Smuzhiyun 		[CLKID_CPU_CLK_DIV4]	    = &meson8b_cpu_clk_div4.hw,
2834*4882a593Smuzhiyun 		[CLKID_CPU_CLK_DIV5]	    = &meson8b_cpu_clk_div5.hw,
2835*4882a593Smuzhiyun 		[CLKID_CPU_CLK_DIV6]	    = &meson8b_cpu_clk_div6.hw,
2836*4882a593Smuzhiyun 		[CLKID_CPU_CLK_DIV7]	    = &meson8b_cpu_clk_div7.hw,
2837*4882a593Smuzhiyun 		[CLKID_CPU_CLK_DIV8]	    = &meson8b_cpu_clk_div8.hw,
2838*4882a593Smuzhiyun 		[CLKID_APB_SEL]		    = &meson8b_apb_clk_sel.hw,
2839*4882a593Smuzhiyun 		[CLKID_APB]		    = &meson8b_apb_clk_gate.hw,
2840*4882a593Smuzhiyun 		[CLKID_PERIPH_SEL]	    = &meson8b_periph_clk_sel.hw,
2841*4882a593Smuzhiyun 		[CLKID_PERIPH]		    = &meson8b_periph_clk_gate.hw,
2842*4882a593Smuzhiyun 		[CLKID_AXI_SEL]		    = &meson8b_axi_clk_sel.hw,
2843*4882a593Smuzhiyun 		[CLKID_AXI]		    = &meson8b_axi_clk_gate.hw,
2844*4882a593Smuzhiyun 		[CLKID_L2_DRAM_SEL]	    = &meson8b_l2_dram_clk_sel.hw,
2845*4882a593Smuzhiyun 		[CLKID_L2_DRAM]		    = &meson8b_l2_dram_clk_gate.hw,
2846*4882a593Smuzhiyun 		[CLKID_HDMI_PLL_LVDS_OUT]   = &meson8b_hdmi_pll_lvds_out.hw,
2847*4882a593Smuzhiyun 		[CLKID_HDMI_PLL_HDMI_OUT]   = &meson8b_hdmi_pll_hdmi_out.hw,
2848*4882a593Smuzhiyun 		[CLKID_VID_PLL_IN_SEL]	    = &meson8b_vid_pll_in_sel.hw,
2849*4882a593Smuzhiyun 		[CLKID_VID_PLL_IN_EN]	    = &meson8b_vid_pll_in_en.hw,
2850*4882a593Smuzhiyun 		[CLKID_VID_PLL_PRE_DIV]	    = &meson8b_vid_pll_pre_div.hw,
2851*4882a593Smuzhiyun 		[CLKID_VID_PLL_POST_DIV]    = &meson8b_vid_pll_post_div.hw,
2852*4882a593Smuzhiyun 		[CLKID_VID_PLL_FINAL_DIV]   = &meson8b_vid_pll_final_div.hw,
2853*4882a593Smuzhiyun 		[CLKID_VCLK_IN_SEL]	    = &meson8b_vclk_in_sel.hw,
2854*4882a593Smuzhiyun 		[CLKID_VCLK_IN_EN]	    = &meson8b_vclk_in_en.hw,
2855*4882a593Smuzhiyun 		[CLKID_VCLK_EN]		    = &meson8b_vclk_en.hw,
2856*4882a593Smuzhiyun 		[CLKID_VCLK_DIV1]	    = &meson8b_vclk_div1_gate.hw,
2857*4882a593Smuzhiyun 		[CLKID_VCLK_DIV2_DIV]	    = &meson8b_vclk_div2_div.hw,
2858*4882a593Smuzhiyun 		[CLKID_VCLK_DIV2]	    = &meson8b_vclk_div2_div_gate.hw,
2859*4882a593Smuzhiyun 		[CLKID_VCLK_DIV4_DIV]	    = &meson8b_vclk_div4_div.hw,
2860*4882a593Smuzhiyun 		[CLKID_VCLK_DIV4]	    = &meson8b_vclk_div4_div_gate.hw,
2861*4882a593Smuzhiyun 		[CLKID_VCLK_DIV6_DIV]	    = &meson8b_vclk_div6_div.hw,
2862*4882a593Smuzhiyun 		[CLKID_VCLK_DIV6]	    = &meson8b_vclk_div6_div_gate.hw,
2863*4882a593Smuzhiyun 		[CLKID_VCLK_DIV12_DIV]	    = &meson8b_vclk_div12_div.hw,
2864*4882a593Smuzhiyun 		[CLKID_VCLK_DIV12]	    = &meson8b_vclk_div12_div_gate.hw,
2865*4882a593Smuzhiyun 		[CLKID_VCLK2_IN_SEL]	    = &meson8b_vclk2_in_sel.hw,
2866*4882a593Smuzhiyun 		[CLKID_VCLK2_IN_EN]	    = &meson8b_vclk2_clk_in_en.hw,
2867*4882a593Smuzhiyun 		[CLKID_VCLK2_EN]	    = &meson8b_vclk2_clk_en.hw,
2868*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV1]	    = &meson8b_vclk2_div1_gate.hw,
2869*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV2_DIV]	    = &meson8b_vclk2_div2_div.hw,
2870*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV2]	    = &meson8b_vclk2_div2_div_gate.hw,
2871*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV4_DIV]	    = &meson8b_vclk2_div4_div.hw,
2872*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV4]	    = &meson8b_vclk2_div4_div_gate.hw,
2873*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV6_DIV]	    = &meson8b_vclk2_div6_div.hw,
2874*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV6]	    = &meson8b_vclk2_div6_div_gate.hw,
2875*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV12_DIV]	    = &meson8b_vclk2_div12_div.hw,
2876*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV12]	    = &meson8b_vclk2_div12_div_gate.hw,
2877*4882a593Smuzhiyun 		[CLKID_CTS_ENCT_SEL]	    = &meson8b_cts_enct_sel.hw,
2878*4882a593Smuzhiyun 		[CLKID_CTS_ENCT]	    = &meson8b_cts_enct.hw,
2879*4882a593Smuzhiyun 		[CLKID_CTS_ENCP_SEL]	    = &meson8b_cts_encp_sel.hw,
2880*4882a593Smuzhiyun 		[CLKID_CTS_ENCP]	    = &meson8b_cts_encp.hw,
2881*4882a593Smuzhiyun 		[CLKID_CTS_ENCI_SEL]	    = &meson8b_cts_enci_sel.hw,
2882*4882a593Smuzhiyun 		[CLKID_CTS_ENCI]	    = &meson8b_cts_enci.hw,
2883*4882a593Smuzhiyun 		[CLKID_HDMI_TX_PIXEL_SEL]   = &meson8b_hdmi_tx_pixel_sel.hw,
2884*4882a593Smuzhiyun 		[CLKID_HDMI_TX_PIXEL]	    = &meson8b_hdmi_tx_pixel.hw,
2885*4882a593Smuzhiyun 		[CLKID_CTS_ENCL_SEL]	    = &meson8b_cts_encl_sel.hw,
2886*4882a593Smuzhiyun 		[CLKID_CTS_ENCL]	    = &meson8b_cts_encl.hw,
2887*4882a593Smuzhiyun 		[CLKID_CTS_VDAC0_SEL]	    = &meson8b_cts_vdac0_sel.hw,
2888*4882a593Smuzhiyun 		[CLKID_CTS_VDAC0]	    = &meson8b_cts_vdac0.hw,
2889*4882a593Smuzhiyun 		[CLKID_HDMI_SYS_SEL]	    = &meson8b_hdmi_sys_sel.hw,
2890*4882a593Smuzhiyun 		[CLKID_HDMI_SYS_DIV]	    = &meson8b_hdmi_sys_div.hw,
2891*4882a593Smuzhiyun 		[CLKID_HDMI_SYS]	    = &meson8b_hdmi_sys.hw,
2892*4882a593Smuzhiyun 		[CLKID_MALI_0_SEL]	    = &meson8b_mali_0_sel.hw,
2893*4882a593Smuzhiyun 		[CLKID_MALI_0_DIV]	    = &meson8b_mali_0_div.hw,
2894*4882a593Smuzhiyun 		[CLKID_MALI]		    = &meson8b_mali_0.hw,
2895*4882a593Smuzhiyun 		[CLKID_VPU_0_SEL]	    = &meson8b_vpu_0_sel.hw,
2896*4882a593Smuzhiyun 		[CLKID_VPU_0_DIV]	    = &meson8b_vpu_0_div.hw,
2897*4882a593Smuzhiyun 		[CLKID_VPU]		    = &meson8b_vpu_0.hw,
2898*4882a593Smuzhiyun 		[CLKID_VDEC_1_SEL]	    = &meson8b_vdec_1_sel.hw,
2899*4882a593Smuzhiyun 		[CLKID_VDEC_1_1_DIV]	    = &meson8b_vdec_1_1_div.hw,
2900*4882a593Smuzhiyun 		[CLKID_VDEC_1]	   	    = &meson8b_vdec_1_1.hw,
2901*4882a593Smuzhiyun 		[CLKID_VDEC_HCODEC_SEL]	    = &meson8b_vdec_hcodec_sel.hw,
2902*4882a593Smuzhiyun 		[CLKID_VDEC_HCODEC_DIV]	    = &meson8b_vdec_hcodec_div.hw,
2903*4882a593Smuzhiyun 		[CLKID_VDEC_HCODEC]	    = &meson8b_vdec_hcodec.hw,
2904*4882a593Smuzhiyun 		[CLKID_VDEC_2_SEL]	    = &meson8b_vdec_2_sel.hw,
2905*4882a593Smuzhiyun 		[CLKID_VDEC_2_DIV]	    = &meson8b_vdec_2_div.hw,
2906*4882a593Smuzhiyun 		[CLKID_VDEC_2]	    	    = &meson8b_vdec_2.hw,
2907*4882a593Smuzhiyun 		[CLKID_VDEC_HEVC_SEL]	    = &meson8b_vdec_hevc_sel.hw,
2908*4882a593Smuzhiyun 		[CLKID_VDEC_HEVC_DIV]	    = &meson8b_vdec_hevc_div.hw,
2909*4882a593Smuzhiyun 		[CLKID_VDEC_HEVC_EN]	    = &meson8b_vdec_hevc_en.hw,
2910*4882a593Smuzhiyun 		[CLKID_VDEC_HEVC]	    = &meson8b_vdec_hevc.hw,
2911*4882a593Smuzhiyun 		[CLKID_CTS_AMCLK_SEL]	    = &meson8b_cts_amclk_sel.hw,
2912*4882a593Smuzhiyun 		[CLKID_CTS_AMCLK_DIV]	    = &meson8b_cts_amclk_div.hw,
2913*4882a593Smuzhiyun 		[CLKID_CTS_AMCLK]	    = &meson8b_cts_amclk.hw,
2914*4882a593Smuzhiyun 		[CLKID_CTS_MCLK_I958_SEL]   = &meson8b_cts_mclk_i958_sel.hw,
2915*4882a593Smuzhiyun 		[CLKID_CTS_MCLK_I958_DIV]   = &meson8b_cts_mclk_i958_div.hw,
2916*4882a593Smuzhiyun 		[CLKID_CTS_MCLK_I958]	    = &meson8b_cts_mclk_i958.hw,
2917*4882a593Smuzhiyun 		[CLKID_CTS_I958]	    = &meson8b_cts_i958.hw,
2918*4882a593Smuzhiyun 		[CLK_NR_CLKS]		    = NULL,
2919*4882a593Smuzhiyun 	},
2920*4882a593Smuzhiyun 	.num = CLK_NR_CLKS,
2921*4882a593Smuzhiyun };
2922*4882a593Smuzhiyun 
2923*4882a593Smuzhiyun static struct clk_hw_onecell_data meson8b_hw_onecell_data = {
2924*4882a593Smuzhiyun 	.hws = {
2925*4882a593Smuzhiyun 		[CLKID_XTAL] = &meson8b_xtal.hw,
2926*4882a593Smuzhiyun 		[CLKID_PLL_FIXED] = &meson8b_fixed_pll.hw,
2927*4882a593Smuzhiyun 		[CLKID_PLL_VID] = &meson8b_vid_pll.hw,
2928*4882a593Smuzhiyun 		[CLKID_PLL_SYS] = &meson8b_sys_pll.hw,
2929*4882a593Smuzhiyun 		[CLKID_FCLK_DIV2] = &meson8b_fclk_div2.hw,
2930*4882a593Smuzhiyun 		[CLKID_FCLK_DIV3] = &meson8b_fclk_div3.hw,
2931*4882a593Smuzhiyun 		[CLKID_FCLK_DIV4] = &meson8b_fclk_div4.hw,
2932*4882a593Smuzhiyun 		[CLKID_FCLK_DIV5] = &meson8b_fclk_div5.hw,
2933*4882a593Smuzhiyun 		[CLKID_FCLK_DIV7] = &meson8b_fclk_div7.hw,
2934*4882a593Smuzhiyun 		[CLKID_CPUCLK] = &meson8b_cpu_clk.hw,
2935*4882a593Smuzhiyun 		[CLKID_MPEG_SEL] = &meson8b_mpeg_clk_sel.hw,
2936*4882a593Smuzhiyun 		[CLKID_MPEG_DIV] = &meson8b_mpeg_clk_div.hw,
2937*4882a593Smuzhiyun 		[CLKID_CLK81] = &meson8b_clk81.hw,
2938*4882a593Smuzhiyun 		[CLKID_DDR]		    = &meson8b_ddr.hw,
2939*4882a593Smuzhiyun 		[CLKID_DOS]		    = &meson8b_dos.hw,
2940*4882a593Smuzhiyun 		[CLKID_ISA]		    = &meson8b_isa.hw,
2941*4882a593Smuzhiyun 		[CLKID_PL301]		    = &meson8b_pl301.hw,
2942*4882a593Smuzhiyun 		[CLKID_PERIPHS]		    = &meson8b_periphs.hw,
2943*4882a593Smuzhiyun 		[CLKID_SPICC]		    = &meson8b_spicc.hw,
2944*4882a593Smuzhiyun 		[CLKID_I2C]		    = &meson8b_i2c.hw,
2945*4882a593Smuzhiyun 		[CLKID_SAR_ADC]		    = &meson8b_sar_adc.hw,
2946*4882a593Smuzhiyun 		[CLKID_SMART_CARD]	    = &meson8b_smart_card.hw,
2947*4882a593Smuzhiyun 		[CLKID_RNG0]		    = &meson8b_rng0.hw,
2948*4882a593Smuzhiyun 		[CLKID_UART0]		    = &meson8b_uart0.hw,
2949*4882a593Smuzhiyun 		[CLKID_SDHC]		    = &meson8b_sdhc.hw,
2950*4882a593Smuzhiyun 		[CLKID_STREAM]		    = &meson8b_stream.hw,
2951*4882a593Smuzhiyun 		[CLKID_ASYNC_FIFO]	    = &meson8b_async_fifo.hw,
2952*4882a593Smuzhiyun 		[CLKID_SDIO]		    = &meson8b_sdio.hw,
2953*4882a593Smuzhiyun 		[CLKID_ABUF]		    = &meson8b_abuf.hw,
2954*4882a593Smuzhiyun 		[CLKID_HIU_IFACE]	    = &meson8b_hiu_iface.hw,
2955*4882a593Smuzhiyun 		[CLKID_ASSIST_MISC]	    = &meson8b_assist_misc.hw,
2956*4882a593Smuzhiyun 		[CLKID_SPI]		    = &meson8b_spi.hw,
2957*4882a593Smuzhiyun 		[CLKID_I2S_SPDIF]	    = &meson8b_i2s_spdif.hw,
2958*4882a593Smuzhiyun 		[CLKID_ETH]		    = &meson8b_eth.hw,
2959*4882a593Smuzhiyun 		[CLKID_DEMUX]		    = &meson8b_demux.hw,
2960*4882a593Smuzhiyun 		[CLKID_AIU_GLUE]	    = &meson8b_aiu_glue.hw,
2961*4882a593Smuzhiyun 		[CLKID_IEC958]		    = &meson8b_iec958.hw,
2962*4882a593Smuzhiyun 		[CLKID_I2S_OUT]		    = &meson8b_i2s_out.hw,
2963*4882a593Smuzhiyun 		[CLKID_AMCLK]		    = &meson8b_amclk.hw,
2964*4882a593Smuzhiyun 		[CLKID_AIFIFO2]		    = &meson8b_aififo2.hw,
2965*4882a593Smuzhiyun 		[CLKID_MIXER]		    = &meson8b_mixer.hw,
2966*4882a593Smuzhiyun 		[CLKID_MIXER_IFACE]	    = &meson8b_mixer_iface.hw,
2967*4882a593Smuzhiyun 		[CLKID_ADC]		    = &meson8b_adc.hw,
2968*4882a593Smuzhiyun 		[CLKID_BLKMV]		    = &meson8b_blkmv.hw,
2969*4882a593Smuzhiyun 		[CLKID_AIU]		    = &meson8b_aiu.hw,
2970*4882a593Smuzhiyun 		[CLKID_UART1]		    = &meson8b_uart1.hw,
2971*4882a593Smuzhiyun 		[CLKID_G2D]		    = &meson8b_g2d.hw,
2972*4882a593Smuzhiyun 		[CLKID_USB0]		    = &meson8b_usb0.hw,
2973*4882a593Smuzhiyun 		[CLKID_USB1]		    = &meson8b_usb1.hw,
2974*4882a593Smuzhiyun 		[CLKID_RESET]		    = &meson8b_reset.hw,
2975*4882a593Smuzhiyun 		[CLKID_NAND]		    = &meson8b_nand.hw,
2976*4882a593Smuzhiyun 		[CLKID_DOS_PARSER]	    = &meson8b_dos_parser.hw,
2977*4882a593Smuzhiyun 		[CLKID_USB]		    = &meson8b_usb.hw,
2978*4882a593Smuzhiyun 		[CLKID_VDIN1]		    = &meson8b_vdin1.hw,
2979*4882a593Smuzhiyun 		[CLKID_AHB_ARB0]	    = &meson8b_ahb_arb0.hw,
2980*4882a593Smuzhiyun 		[CLKID_EFUSE]		    = &meson8b_efuse.hw,
2981*4882a593Smuzhiyun 		[CLKID_BOOT_ROM]	    = &meson8b_boot_rom.hw,
2982*4882a593Smuzhiyun 		[CLKID_AHB_DATA_BUS]	    = &meson8b_ahb_data_bus.hw,
2983*4882a593Smuzhiyun 		[CLKID_AHB_CTRL_BUS]	    = &meson8b_ahb_ctrl_bus.hw,
2984*4882a593Smuzhiyun 		[CLKID_HDMI_INTR_SYNC]	    = &meson8b_hdmi_intr_sync.hw,
2985*4882a593Smuzhiyun 		[CLKID_HDMI_PCLK]	    = &meson8b_hdmi_pclk.hw,
2986*4882a593Smuzhiyun 		[CLKID_USB1_DDR_BRIDGE]	    = &meson8b_usb1_ddr_bridge.hw,
2987*4882a593Smuzhiyun 		[CLKID_USB0_DDR_BRIDGE]	    = &meson8b_usb0_ddr_bridge.hw,
2988*4882a593Smuzhiyun 		[CLKID_MMC_PCLK]	    = &meson8b_mmc_pclk.hw,
2989*4882a593Smuzhiyun 		[CLKID_DVIN]		    = &meson8b_dvin.hw,
2990*4882a593Smuzhiyun 		[CLKID_UART2]		    = &meson8b_uart2.hw,
2991*4882a593Smuzhiyun 		[CLKID_SANA]		    = &meson8b_sana.hw,
2992*4882a593Smuzhiyun 		[CLKID_VPU_INTR]	    = &meson8b_vpu_intr.hw,
2993*4882a593Smuzhiyun 		[CLKID_SEC_AHB_AHB3_BRIDGE] = &meson8b_sec_ahb_ahb3_bridge.hw,
2994*4882a593Smuzhiyun 		[CLKID_CLK81_A9]	    = &meson8b_clk81_a9.hw,
2995*4882a593Smuzhiyun 		[CLKID_VCLK2_VENCI0]	    = &meson8b_vclk2_venci0.hw,
2996*4882a593Smuzhiyun 		[CLKID_VCLK2_VENCI1]	    = &meson8b_vclk2_venci1.hw,
2997*4882a593Smuzhiyun 		[CLKID_VCLK2_VENCP0]	    = &meson8b_vclk2_vencp0.hw,
2998*4882a593Smuzhiyun 		[CLKID_VCLK2_VENCP1]	    = &meson8b_vclk2_vencp1.hw,
2999*4882a593Smuzhiyun 		[CLKID_GCLK_VENCI_INT]	    = &meson8b_gclk_venci_int.hw,
3000*4882a593Smuzhiyun 		[CLKID_GCLK_VENCP_INT]	    = &meson8b_gclk_vencp_int.hw,
3001*4882a593Smuzhiyun 		[CLKID_DAC_CLK]		    = &meson8b_dac_clk.hw,
3002*4882a593Smuzhiyun 		[CLKID_AOCLK_GATE]	    = &meson8b_aoclk_gate.hw,
3003*4882a593Smuzhiyun 		[CLKID_IEC958_GATE]	    = &meson8b_iec958_gate.hw,
3004*4882a593Smuzhiyun 		[CLKID_ENC480P]		    = &meson8b_enc480p.hw,
3005*4882a593Smuzhiyun 		[CLKID_RNG1]		    = &meson8b_rng1.hw,
3006*4882a593Smuzhiyun 		[CLKID_GCLK_VENCL_INT]	    = &meson8b_gclk_vencl_int.hw,
3007*4882a593Smuzhiyun 		[CLKID_VCLK2_VENCLMCC]	    = &meson8b_vclk2_venclmcc.hw,
3008*4882a593Smuzhiyun 		[CLKID_VCLK2_VENCL]	    = &meson8b_vclk2_vencl.hw,
3009*4882a593Smuzhiyun 		[CLKID_VCLK2_OTHER]	    = &meson8b_vclk2_other.hw,
3010*4882a593Smuzhiyun 		[CLKID_EDP]		    = &meson8b_edp.hw,
3011*4882a593Smuzhiyun 		[CLKID_AO_MEDIA_CPU]	    = &meson8b_ao_media_cpu.hw,
3012*4882a593Smuzhiyun 		[CLKID_AO_AHB_SRAM]	    = &meson8b_ao_ahb_sram.hw,
3013*4882a593Smuzhiyun 		[CLKID_AO_AHB_BUS]	    = &meson8b_ao_ahb_bus.hw,
3014*4882a593Smuzhiyun 		[CLKID_AO_IFACE]	    = &meson8b_ao_iface.hw,
3015*4882a593Smuzhiyun 		[CLKID_MPLL0]		    = &meson8b_mpll0.hw,
3016*4882a593Smuzhiyun 		[CLKID_MPLL1]		    = &meson8b_mpll1.hw,
3017*4882a593Smuzhiyun 		[CLKID_MPLL2]		    = &meson8b_mpll2.hw,
3018*4882a593Smuzhiyun 		[CLKID_MPLL0_DIV]	    = &meson8b_mpll0_div.hw,
3019*4882a593Smuzhiyun 		[CLKID_MPLL1_DIV]	    = &meson8b_mpll1_div.hw,
3020*4882a593Smuzhiyun 		[CLKID_MPLL2_DIV]	    = &meson8b_mpll2_div.hw,
3021*4882a593Smuzhiyun 		[CLKID_CPU_IN_SEL]	    = &meson8b_cpu_in_sel.hw,
3022*4882a593Smuzhiyun 		[CLKID_CPU_IN_DIV2]	    = &meson8b_cpu_in_div2.hw,
3023*4882a593Smuzhiyun 		[CLKID_CPU_IN_DIV3]	    = &meson8b_cpu_in_div3.hw,
3024*4882a593Smuzhiyun 		[CLKID_CPU_SCALE_DIV]	    = &meson8b_cpu_scale_div.hw,
3025*4882a593Smuzhiyun 		[CLKID_CPU_SCALE_OUT_SEL]   = &meson8b_cpu_scale_out_sel.hw,
3026*4882a593Smuzhiyun 		[CLKID_MPLL_PREDIV]	    = &meson8b_mpll_prediv.hw,
3027*4882a593Smuzhiyun 		[CLKID_FCLK_DIV2_DIV]	    = &meson8b_fclk_div2_div.hw,
3028*4882a593Smuzhiyun 		[CLKID_FCLK_DIV3_DIV]	    = &meson8b_fclk_div3_div.hw,
3029*4882a593Smuzhiyun 		[CLKID_FCLK_DIV4_DIV]	    = &meson8b_fclk_div4_div.hw,
3030*4882a593Smuzhiyun 		[CLKID_FCLK_DIV5_DIV]	    = &meson8b_fclk_div5_div.hw,
3031*4882a593Smuzhiyun 		[CLKID_FCLK_DIV7_DIV]	    = &meson8b_fclk_div7_div.hw,
3032*4882a593Smuzhiyun 		[CLKID_NAND_SEL]	    = &meson8b_nand_clk_sel.hw,
3033*4882a593Smuzhiyun 		[CLKID_NAND_DIV]	    = &meson8b_nand_clk_div.hw,
3034*4882a593Smuzhiyun 		[CLKID_NAND_CLK]	    = &meson8b_nand_clk_gate.hw,
3035*4882a593Smuzhiyun 		[CLKID_PLL_FIXED_DCO]	    = &meson8b_fixed_pll_dco.hw,
3036*4882a593Smuzhiyun 		[CLKID_HDMI_PLL_DCO]	    = &meson8b_hdmi_pll_dco.hw,
3037*4882a593Smuzhiyun 		[CLKID_PLL_SYS_DCO]	    = &meson8b_sys_pll_dco.hw,
3038*4882a593Smuzhiyun 		[CLKID_CPU_CLK_DIV2]	    = &meson8b_cpu_clk_div2.hw,
3039*4882a593Smuzhiyun 		[CLKID_CPU_CLK_DIV3]	    = &meson8b_cpu_clk_div3.hw,
3040*4882a593Smuzhiyun 		[CLKID_CPU_CLK_DIV4]	    = &meson8b_cpu_clk_div4.hw,
3041*4882a593Smuzhiyun 		[CLKID_CPU_CLK_DIV5]	    = &meson8b_cpu_clk_div5.hw,
3042*4882a593Smuzhiyun 		[CLKID_CPU_CLK_DIV6]	    = &meson8b_cpu_clk_div6.hw,
3043*4882a593Smuzhiyun 		[CLKID_CPU_CLK_DIV7]	    = &meson8b_cpu_clk_div7.hw,
3044*4882a593Smuzhiyun 		[CLKID_CPU_CLK_DIV8]	    = &meson8b_cpu_clk_div8.hw,
3045*4882a593Smuzhiyun 		[CLKID_APB_SEL]		    = &meson8b_apb_clk_sel.hw,
3046*4882a593Smuzhiyun 		[CLKID_APB]		    = &meson8b_apb_clk_gate.hw,
3047*4882a593Smuzhiyun 		[CLKID_PERIPH_SEL]	    = &meson8b_periph_clk_sel.hw,
3048*4882a593Smuzhiyun 		[CLKID_PERIPH]		    = &meson8b_periph_clk_gate.hw,
3049*4882a593Smuzhiyun 		[CLKID_AXI_SEL]		    = &meson8b_axi_clk_sel.hw,
3050*4882a593Smuzhiyun 		[CLKID_AXI]		    = &meson8b_axi_clk_gate.hw,
3051*4882a593Smuzhiyun 		[CLKID_L2_DRAM_SEL]	    = &meson8b_l2_dram_clk_sel.hw,
3052*4882a593Smuzhiyun 		[CLKID_L2_DRAM]		    = &meson8b_l2_dram_clk_gate.hw,
3053*4882a593Smuzhiyun 		[CLKID_HDMI_PLL_LVDS_OUT]   = &meson8b_hdmi_pll_lvds_out.hw,
3054*4882a593Smuzhiyun 		[CLKID_HDMI_PLL_HDMI_OUT]   = &meson8b_hdmi_pll_hdmi_out.hw,
3055*4882a593Smuzhiyun 		[CLKID_VID_PLL_IN_SEL]	    = &meson8b_vid_pll_in_sel.hw,
3056*4882a593Smuzhiyun 		[CLKID_VID_PLL_IN_EN]	    = &meson8b_vid_pll_in_en.hw,
3057*4882a593Smuzhiyun 		[CLKID_VID_PLL_PRE_DIV]	    = &meson8b_vid_pll_pre_div.hw,
3058*4882a593Smuzhiyun 		[CLKID_VID_PLL_POST_DIV]    = &meson8b_vid_pll_post_div.hw,
3059*4882a593Smuzhiyun 		[CLKID_VID_PLL_FINAL_DIV]   = &meson8b_vid_pll_final_div.hw,
3060*4882a593Smuzhiyun 		[CLKID_VCLK_IN_SEL]	    = &meson8b_vclk_in_sel.hw,
3061*4882a593Smuzhiyun 		[CLKID_VCLK_IN_EN]	    = &meson8b_vclk_in_en.hw,
3062*4882a593Smuzhiyun 		[CLKID_VCLK_EN]		    = &meson8b_vclk_en.hw,
3063*4882a593Smuzhiyun 		[CLKID_VCLK_DIV1]	    = &meson8b_vclk_div1_gate.hw,
3064*4882a593Smuzhiyun 		[CLKID_VCLK_DIV2_DIV]	    = &meson8b_vclk_div2_div.hw,
3065*4882a593Smuzhiyun 		[CLKID_VCLK_DIV2]	    = &meson8b_vclk_div2_div_gate.hw,
3066*4882a593Smuzhiyun 		[CLKID_VCLK_DIV4_DIV]	    = &meson8b_vclk_div4_div.hw,
3067*4882a593Smuzhiyun 		[CLKID_VCLK_DIV4]	    = &meson8b_vclk_div4_div_gate.hw,
3068*4882a593Smuzhiyun 		[CLKID_VCLK_DIV6_DIV]	    = &meson8b_vclk_div6_div.hw,
3069*4882a593Smuzhiyun 		[CLKID_VCLK_DIV6]	    = &meson8b_vclk_div6_div_gate.hw,
3070*4882a593Smuzhiyun 		[CLKID_VCLK_DIV12_DIV]	    = &meson8b_vclk_div12_div.hw,
3071*4882a593Smuzhiyun 		[CLKID_VCLK_DIV12]	    = &meson8b_vclk_div12_div_gate.hw,
3072*4882a593Smuzhiyun 		[CLKID_VCLK2_IN_SEL]	    = &meson8b_vclk2_in_sel.hw,
3073*4882a593Smuzhiyun 		[CLKID_VCLK2_IN_EN]	    = &meson8b_vclk2_clk_in_en.hw,
3074*4882a593Smuzhiyun 		[CLKID_VCLK2_EN]	    = &meson8b_vclk2_clk_en.hw,
3075*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV1]	    = &meson8b_vclk2_div1_gate.hw,
3076*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV2_DIV]	    = &meson8b_vclk2_div2_div.hw,
3077*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV2]	    = &meson8b_vclk2_div2_div_gate.hw,
3078*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV4_DIV]	    = &meson8b_vclk2_div4_div.hw,
3079*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV4]	    = &meson8b_vclk2_div4_div_gate.hw,
3080*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV6_DIV]	    = &meson8b_vclk2_div6_div.hw,
3081*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV6]	    = &meson8b_vclk2_div6_div_gate.hw,
3082*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV12_DIV]	    = &meson8b_vclk2_div12_div.hw,
3083*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV12]	    = &meson8b_vclk2_div12_div_gate.hw,
3084*4882a593Smuzhiyun 		[CLKID_CTS_ENCT_SEL]	    = &meson8b_cts_enct_sel.hw,
3085*4882a593Smuzhiyun 		[CLKID_CTS_ENCT]	    = &meson8b_cts_enct.hw,
3086*4882a593Smuzhiyun 		[CLKID_CTS_ENCP_SEL]	    = &meson8b_cts_encp_sel.hw,
3087*4882a593Smuzhiyun 		[CLKID_CTS_ENCP]	    = &meson8b_cts_encp.hw,
3088*4882a593Smuzhiyun 		[CLKID_CTS_ENCI_SEL]	    = &meson8b_cts_enci_sel.hw,
3089*4882a593Smuzhiyun 		[CLKID_CTS_ENCI]	    = &meson8b_cts_enci.hw,
3090*4882a593Smuzhiyun 		[CLKID_HDMI_TX_PIXEL_SEL]   = &meson8b_hdmi_tx_pixel_sel.hw,
3091*4882a593Smuzhiyun 		[CLKID_HDMI_TX_PIXEL]	    = &meson8b_hdmi_tx_pixel.hw,
3092*4882a593Smuzhiyun 		[CLKID_CTS_ENCL_SEL]	    = &meson8b_cts_encl_sel.hw,
3093*4882a593Smuzhiyun 		[CLKID_CTS_ENCL]	    = &meson8b_cts_encl.hw,
3094*4882a593Smuzhiyun 		[CLKID_CTS_VDAC0_SEL]	    = &meson8b_cts_vdac0_sel.hw,
3095*4882a593Smuzhiyun 		[CLKID_CTS_VDAC0]	    = &meson8b_cts_vdac0.hw,
3096*4882a593Smuzhiyun 		[CLKID_HDMI_SYS_SEL]	    = &meson8b_hdmi_sys_sel.hw,
3097*4882a593Smuzhiyun 		[CLKID_HDMI_SYS_DIV]	    = &meson8b_hdmi_sys_div.hw,
3098*4882a593Smuzhiyun 		[CLKID_HDMI_SYS]	    = &meson8b_hdmi_sys.hw,
3099*4882a593Smuzhiyun 		[CLKID_MALI_0_SEL]	    = &meson8b_mali_0_sel.hw,
3100*4882a593Smuzhiyun 		[CLKID_MALI_0_DIV]	    = &meson8b_mali_0_div.hw,
3101*4882a593Smuzhiyun 		[CLKID_MALI_0]		    = &meson8b_mali_0.hw,
3102*4882a593Smuzhiyun 		[CLKID_MALI_1_SEL]	    = &meson8b_mali_1_sel.hw,
3103*4882a593Smuzhiyun 		[CLKID_MALI_1_DIV]	    = &meson8b_mali_1_div.hw,
3104*4882a593Smuzhiyun 		[CLKID_MALI_1]		    = &meson8b_mali_1.hw,
3105*4882a593Smuzhiyun 		[CLKID_MALI]		    = &meson8b_mali.hw,
3106*4882a593Smuzhiyun 		[CLKID_VPU_0_SEL]	    = &meson8b_vpu_0_sel.hw,
3107*4882a593Smuzhiyun 		[CLKID_VPU_0_DIV]	    = &meson8b_vpu_0_div.hw,
3108*4882a593Smuzhiyun 		[CLKID_VPU_0]		    = &meson8b_vpu_0.hw,
3109*4882a593Smuzhiyun 		[CLKID_VPU_1_SEL]	    = &meson8b_vpu_1_sel.hw,
3110*4882a593Smuzhiyun 		[CLKID_VPU_1_DIV]	    = &meson8b_vpu_1_div.hw,
3111*4882a593Smuzhiyun 		[CLKID_VPU_1]		    = &meson8b_vpu_1.hw,
3112*4882a593Smuzhiyun 		[CLKID_VPU]		    = &meson8b_vpu.hw,
3113*4882a593Smuzhiyun 		[CLKID_VDEC_1_SEL]	    = &meson8b_vdec_1_sel.hw,
3114*4882a593Smuzhiyun 		[CLKID_VDEC_1_1_DIV]	    = &meson8b_vdec_1_1_div.hw,
3115*4882a593Smuzhiyun 		[CLKID_VDEC_1_1]	    = &meson8b_vdec_1_1.hw,
3116*4882a593Smuzhiyun 		[CLKID_VDEC_1_2_DIV]	    = &meson8b_vdec_1_2_div.hw,
3117*4882a593Smuzhiyun 		[CLKID_VDEC_1_2]	    = &meson8b_vdec_1_2.hw,
3118*4882a593Smuzhiyun 		[CLKID_VDEC_1]	    	    = &meson8b_vdec_1.hw,
3119*4882a593Smuzhiyun 		[CLKID_VDEC_HCODEC_SEL]	    = &meson8b_vdec_hcodec_sel.hw,
3120*4882a593Smuzhiyun 		[CLKID_VDEC_HCODEC_DIV]	    = &meson8b_vdec_hcodec_div.hw,
3121*4882a593Smuzhiyun 		[CLKID_VDEC_HCODEC]	    = &meson8b_vdec_hcodec.hw,
3122*4882a593Smuzhiyun 		[CLKID_VDEC_2_SEL]	    = &meson8b_vdec_2_sel.hw,
3123*4882a593Smuzhiyun 		[CLKID_VDEC_2_DIV]	    = &meson8b_vdec_2_div.hw,
3124*4882a593Smuzhiyun 		[CLKID_VDEC_2]	    	    = &meson8b_vdec_2.hw,
3125*4882a593Smuzhiyun 		[CLKID_VDEC_HEVC_SEL]	    = &meson8b_vdec_hevc_sel.hw,
3126*4882a593Smuzhiyun 		[CLKID_VDEC_HEVC_DIV]	    = &meson8b_vdec_hevc_div.hw,
3127*4882a593Smuzhiyun 		[CLKID_VDEC_HEVC_EN]	    = &meson8b_vdec_hevc_en.hw,
3128*4882a593Smuzhiyun 		[CLKID_VDEC_HEVC]	    = &meson8b_vdec_hevc.hw,
3129*4882a593Smuzhiyun 		[CLKID_CTS_AMCLK_SEL]	    = &meson8b_cts_amclk_sel.hw,
3130*4882a593Smuzhiyun 		[CLKID_CTS_AMCLK_DIV]	    = &meson8b_cts_amclk_div.hw,
3131*4882a593Smuzhiyun 		[CLKID_CTS_AMCLK]	    = &meson8b_cts_amclk.hw,
3132*4882a593Smuzhiyun 		[CLKID_CTS_MCLK_I958_SEL]   = &meson8b_cts_mclk_i958_sel.hw,
3133*4882a593Smuzhiyun 		[CLKID_CTS_MCLK_I958_DIV]   = &meson8b_cts_mclk_i958_div.hw,
3134*4882a593Smuzhiyun 		[CLKID_CTS_MCLK_I958]	    = &meson8b_cts_mclk_i958.hw,
3135*4882a593Smuzhiyun 		[CLKID_CTS_I958]	    = &meson8b_cts_i958.hw,
3136*4882a593Smuzhiyun 		[CLK_NR_CLKS]		    = NULL,
3137*4882a593Smuzhiyun 	},
3138*4882a593Smuzhiyun 	.num = CLK_NR_CLKS,
3139*4882a593Smuzhiyun };
3140*4882a593Smuzhiyun 
3141*4882a593Smuzhiyun static struct clk_hw_onecell_data meson8m2_hw_onecell_data = {
3142*4882a593Smuzhiyun 	.hws = {
3143*4882a593Smuzhiyun 		[CLKID_XTAL] = &meson8b_xtal.hw,
3144*4882a593Smuzhiyun 		[CLKID_PLL_FIXED] = &meson8b_fixed_pll.hw,
3145*4882a593Smuzhiyun 		[CLKID_PLL_VID] = &meson8b_vid_pll.hw,
3146*4882a593Smuzhiyun 		[CLKID_PLL_SYS] = &meson8b_sys_pll.hw,
3147*4882a593Smuzhiyun 		[CLKID_FCLK_DIV2] = &meson8b_fclk_div2.hw,
3148*4882a593Smuzhiyun 		[CLKID_FCLK_DIV3] = &meson8b_fclk_div3.hw,
3149*4882a593Smuzhiyun 		[CLKID_FCLK_DIV4] = &meson8b_fclk_div4.hw,
3150*4882a593Smuzhiyun 		[CLKID_FCLK_DIV5] = &meson8b_fclk_div5.hw,
3151*4882a593Smuzhiyun 		[CLKID_FCLK_DIV7] = &meson8b_fclk_div7.hw,
3152*4882a593Smuzhiyun 		[CLKID_CPUCLK] = &meson8b_cpu_clk.hw,
3153*4882a593Smuzhiyun 		[CLKID_MPEG_SEL] = &meson8b_mpeg_clk_sel.hw,
3154*4882a593Smuzhiyun 		[CLKID_MPEG_DIV] = &meson8b_mpeg_clk_div.hw,
3155*4882a593Smuzhiyun 		[CLKID_CLK81] = &meson8b_clk81.hw,
3156*4882a593Smuzhiyun 		[CLKID_DDR]		    = &meson8b_ddr.hw,
3157*4882a593Smuzhiyun 		[CLKID_DOS]		    = &meson8b_dos.hw,
3158*4882a593Smuzhiyun 		[CLKID_ISA]		    = &meson8b_isa.hw,
3159*4882a593Smuzhiyun 		[CLKID_PL301]		    = &meson8b_pl301.hw,
3160*4882a593Smuzhiyun 		[CLKID_PERIPHS]		    = &meson8b_periphs.hw,
3161*4882a593Smuzhiyun 		[CLKID_SPICC]		    = &meson8b_spicc.hw,
3162*4882a593Smuzhiyun 		[CLKID_I2C]		    = &meson8b_i2c.hw,
3163*4882a593Smuzhiyun 		[CLKID_SAR_ADC]		    = &meson8b_sar_adc.hw,
3164*4882a593Smuzhiyun 		[CLKID_SMART_CARD]	    = &meson8b_smart_card.hw,
3165*4882a593Smuzhiyun 		[CLKID_RNG0]		    = &meson8b_rng0.hw,
3166*4882a593Smuzhiyun 		[CLKID_UART0]		    = &meson8b_uart0.hw,
3167*4882a593Smuzhiyun 		[CLKID_SDHC]		    = &meson8b_sdhc.hw,
3168*4882a593Smuzhiyun 		[CLKID_STREAM]		    = &meson8b_stream.hw,
3169*4882a593Smuzhiyun 		[CLKID_ASYNC_FIFO]	    = &meson8b_async_fifo.hw,
3170*4882a593Smuzhiyun 		[CLKID_SDIO]		    = &meson8b_sdio.hw,
3171*4882a593Smuzhiyun 		[CLKID_ABUF]		    = &meson8b_abuf.hw,
3172*4882a593Smuzhiyun 		[CLKID_HIU_IFACE]	    = &meson8b_hiu_iface.hw,
3173*4882a593Smuzhiyun 		[CLKID_ASSIST_MISC]	    = &meson8b_assist_misc.hw,
3174*4882a593Smuzhiyun 		[CLKID_SPI]		    = &meson8b_spi.hw,
3175*4882a593Smuzhiyun 		[CLKID_I2S_SPDIF]	    = &meson8b_i2s_spdif.hw,
3176*4882a593Smuzhiyun 		[CLKID_ETH]		    = &meson8b_eth.hw,
3177*4882a593Smuzhiyun 		[CLKID_DEMUX]		    = &meson8b_demux.hw,
3178*4882a593Smuzhiyun 		[CLKID_AIU_GLUE]	    = &meson8b_aiu_glue.hw,
3179*4882a593Smuzhiyun 		[CLKID_IEC958]		    = &meson8b_iec958.hw,
3180*4882a593Smuzhiyun 		[CLKID_I2S_OUT]		    = &meson8b_i2s_out.hw,
3181*4882a593Smuzhiyun 		[CLKID_AMCLK]		    = &meson8b_amclk.hw,
3182*4882a593Smuzhiyun 		[CLKID_AIFIFO2]		    = &meson8b_aififo2.hw,
3183*4882a593Smuzhiyun 		[CLKID_MIXER]		    = &meson8b_mixer.hw,
3184*4882a593Smuzhiyun 		[CLKID_MIXER_IFACE]	    = &meson8b_mixer_iface.hw,
3185*4882a593Smuzhiyun 		[CLKID_ADC]		    = &meson8b_adc.hw,
3186*4882a593Smuzhiyun 		[CLKID_BLKMV]		    = &meson8b_blkmv.hw,
3187*4882a593Smuzhiyun 		[CLKID_AIU]		    = &meson8b_aiu.hw,
3188*4882a593Smuzhiyun 		[CLKID_UART1]		    = &meson8b_uart1.hw,
3189*4882a593Smuzhiyun 		[CLKID_G2D]		    = &meson8b_g2d.hw,
3190*4882a593Smuzhiyun 		[CLKID_USB0]		    = &meson8b_usb0.hw,
3191*4882a593Smuzhiyun 		[CLKID_USB1]		    = &meson8b_usb1.hw,
3192*4882a593Smuzhiyun 		[CLKID_RESET]		    = &meson8b_reset.hw,
3193*4882a593Smuzhiyun 		[CLKID_NAND]		    = &meson8b_nand.hw,
3194*4882a593Smuzhiyun 		[CLKID_DOS_PARSER]	    = &meson8b_dos_parser.hw,
3195*4882a593Smuzhiyun 		[CLKID_USB]		    = &meson8b_usb.hw,
3196*4882a593Smuzhiyun 		[CLKID_VDIN1]		    = &meson8b_vdin1.hw,
3197*4882a593Smuzhiyun 		[CLKID_AHB_ARB0]	    = &meson8b_ahb_arb0.hw,
3198*4882a593Smuzhiyun 		[CLKID_EFUSE]		    = &meson8b_efuse.hw,
3199*4882a593Smuzhiyun 		[CLKID_BOOT_ROM]	    = &meson8b_boot_rom.hw,
3200*4882a593Smuzhiyun 		[CLKID_AHB_DATA_BUS]	    = &meson8b_ahb_data_bus.hw,
3201*4882a593Smuzhiyun 		[CLKID_AHB_CTRL_BUS]	    = &meson8b_ahb_ctrl_bus.hw,
3202*4882a593Smuzhiyun 		[CLKID_HDMI_INTR_SYNC]	    = &meson8b_hdmi_intr_sync.hw,
3203*4882a593Smuzhiyun 		[CLKID_HDMI_PCLK]	    = &meson8b_hdmi_pclk.hw,
3204*4882a593Smuzhiyun 		[CLKID_USB1_DDR_BRIDGE]	    = &meson8b_usb1_ddr_bridge.hw,
3205*4882a593Smuzhiyun 		[CLKID_USB0_DDR_BRIDGE]	    = &meson8b_usb0_ddr_bridge.hw,
3206*4882a593Smuzhiyun 		[CLKID_MMC_PCLK]	    = &meson8b_mmc_pclk.hw,
3207*4882a593Smuzhiyun 		[CLKID_DVIN]		    = &meson8b_dvin.hw,
3208*4882a593Smuzhiyun 		[CLKID_UART2]		    = &meson8b_uart2.hw,
3209*4882a593Smuzhiyun 		[CLKID_SANA]		    = &meson8b_sana.hw,
3210*4882a593Smuzhiyun 		[CLKID_VPU_INTR]	    = &meson8b_vpu_intr.hw,
3211*4882a593Smuzhiyun 		[CLKID_SEC_AHB_AHB3_BRIDGE] = &meson8b_sec_ahb_ahb3_bridge.hw,
3212*4882a593Smuzhiyun 		[CLKID_CLK81_A9]	    = &meson8b_clk81_a9.hw,
3213*4882a593Smuzhiyun 		[CLKID_VCLK2_VENCI0]	    = &meson8b_vclk2_venci0.hw,
3214*4882a593Smuzhiyun 		[CLKID_VCLK2_VENCI1]	    = &meson8b_vclk2_venci1.hw,
3215*4882a593Smuzhiyun 		[CLKID_VCLK2_VENCP0]	    = &meson8b_vclk2_vencp0.hw,
3216*4882a593Smuzhiyun 		[CLKID_VCLK2_VENCP1]	    = &meson8b_vclk2_vencp1.hw,
3217*4882a593Smuzhiyun 		[CLKID_GCLK_VENCI_INT]	    = &meson8b_gclk_venci_int.hw,
3218*4882a593Smuzhiyun 		[CLKID_GCLK_VENCP_INT]	    = &meson8b_gclk_vencp_int.hw,
3219*4882a593Smuzhiyun 		[CLKID_DAC_CLK]		    = &meson8b_dac_clk.hw,
3220*4882a593Smuzhiyun 		[CLKID_AOCLK_GATE]	    = &meson8b_aoclk_gate.hw,
3221*4882a593Smuzhiyun 		[CLKID_IEC958_GATE]	    = &meson8b_iec958_gate.hw,
3222*4882a593Smuzhiyun 		[CLKID_ENC480P]		    = &meson8b_enc480p.hw,
3223*4882a593Smuzhiyun 		[CLKID_RNG1]		    = &meson8b_rng1.hw,
3224*4882a593Smuzhiyun 		[CLKID_GCLK_VENCL_INT]	    = &meson8b_gclk_vencl_int.hw,
3225*4882a593Smuzhiyun 		[CLKID_VCLK2_VENCLMCC]	    = &meson8b_vclk2_venclmcc.hw,
3226*4882a593Smuzhiyun 		[CLKID_VCLK2_VENCL]	    = &meson8b_vclk2_vencl.hw,
3227*4882a593Smuzhiyun 		[CLKID_VCLK2_OTHER]	    = &meson8b_vclk2_other.hw,
3228*4882a593Smuzhiyun 		[CLKID_EDP]		    = &meson8b_edp.hw,
3229*4882a593Smuzhiyun 		[CLKID_AO_MEDIA_CPU]	    = &meson8b_ao_media_cpu.hw,
3230*4882a593Smuzhiyun 		[CLKID_AO_AHB_SRAM]	    = &meson8b_ao_ahb_sram.hw,
3231*4882a593Smuzhiyun 		[CLKID_AO_AHB_BUS]	    = &meson8b_ao_ahb_bus.hw,
3232*4882a593Smuzhiyun 		[CLKID_AO_IFACE]	    = &meson8b_ao_iface.hw,
3233*4882a593Smuzhiyun 		[CLKID_MPLL0]		    = &meson8b_mpll0.hw,
3234*4882a593Smuzhiyun 		[CLKID_MPLL1]		    = &meson8b_mpll1.hw,
3235*4882a593Smuzhiyun 		[CLKID_MPLL2]		    = &meson8b_mpll2.hw,
3236*4882a593Smuzhiyun 		[CLKID_MPLL0_DIV]	    = &meson8b_mpll0_div.hw,
3237*4882a593Smuzhiyun 		[CLKID_MPLL1_DIV]	    = &meson8b_mpll1_div.hw,
3238*4882a593Smuzhiyun 		[CLKID_MPLL2_DIV]	    = &meson8b_mpll2_div.hw,
3239*4882a593Smuzhiyun 		[CLKID_CPU_IN_SEL]	    = &meson8b_cpu_in_sel.hw,
3240*4882a593Smuzhiyun 		[CLKID_CPU_IN_DIV2]	    = &meson8b_cpu_in_div2.hw,
3241*4882a593Smuzhiyun 		[CLKID_CPU_IN_DIV3]	    = &meson8b_cpu_in_div3.hw,
3242*4882a593Smuzhiyun 		[CLKID_CPU_SCALE_DIV]	    = &meson8b_cpu_scale_div.hw,
3243*4882a593Smuzhiyun 		[CLKID_CPU_SCALE_OUT_SEL]   = &meson8b_cpu_scale_out_sel.hw,
3244*4882a593Smuzhiyun 		[CLKID_MPLL_PREDIV]	    = &meson8b_mpll_prediv.hw,
3245*4882a593Smuzhiyun 		[CLKID_FCLK_DIV2_DIV]	    = &meson8b_fclk_div2_div.hw,
3246*4882a593Smuzhiyun 		[CLKID_FCLK_DIV3_DIV]	    = &meson8b_fclk_div3_div.hw,
3247*4882a593Smuzhiyun 		[CLKID_FCLK_DIV4_DIV]	    = &meson8b_fclk_div4_div.hw,
3248*4882a593Smuzhiyun 		[CLKID_FCLK_DIV5_DIV]	    = &meson8b_fclk_div5_div.hw,
3249*4882a593Smuzhiyun 		[CLKID_FCLK_DIV7_DIV]	    = &meson8b_fclk_div7_div.hw,
3250*4882a593Smuzhiyun 		[CLKID_NAND_SEL]	    = &meson8b_nand_clk_sel.hw,
3251*4882a593Smuzhiyun 		[CLKID_NAND_DIV]	    = &meson8b_nand_clk_div.hw,
3252*4882a593Smuzhiyun 		[CLKID_NAND_CLK]	    = &meson8b_nand_clk_gate.hw,
3253*4882a593Smuzhiyun 		[CLKID_PLL_FIXED_DCO]	    = &meson8b_fixed_pll_dco.hw,
3254*4882a593Smuzhiyun 		[CLKID_HDMI_PLL_DCO]	    = &meson8b_hdmi_pll_dco.hw,
3255*4882a593Smuzhiyun 		[CLKID_PLL_SYS_DCO]	    = &meson8b_sys_pll_dco.hw,
3256*4882a593Smuzhiyun 		[CLKID_CPU_CLK_DIV2]	    = &meson8b_cpu_clk_div2.hw,
3257*4882a593Smuzhiyun 		[CLKID_CPU_CLK_DIV3]	    = &meson8b_cpu_clk_div3.hw,
3258*4882a593Smuzhiyun 		[CLKID_CPU_CLK_DIV4]	    = &meson8b_cpu_clk_div4.hw,
3259*4882a593Smuzhiyun 		[CLKID_CPU_CLK_DIV5]	    = &meson8b_cpu_clk_div5.hw,
3260*4882a593Smuzhiyun 		[CLKID_CPU_CLK_DIV6]	    = &meson8b_cpu_clk_div6.hw,
3261*4882a593Smuzhiyun 		[CLKID_CPU_CLK_DIV7]	    = &meson8b_cpu_clk_div7.hw,
3262*4882a593Smuzhiyun 		[CLKID_CPU_CLK_DIV8]	    = &meson8b_cpu_clk_div8.hw,
3263*4882a593Smuzhiyun 		[CLKID_APB_SEL]		    = &meson8b_apb_clk_sel.hw,
3264*4882a593Smuzhiyun 		[CLKID_APB]		    = &meson8b_apb_clk_gate.hw,
3265*4882a593Smuzhiyun 		[CLKID_PERIPH_SEL]	    = &meson8b_periph_clk_sel.hw,
3266*4882a593Smuzhiyun 		[CLKID_PERIPH]		    = &meson8b_periph_clk_gate.hw,
3267*4882a593Smuzhiyun 		[CLKID_AXI_SEL]		    = &meson8b_axi_clk_sel.hw,
3268*4882a593Smuzhiyun 		[CLKID_AXI]		    = &meson8b_axi_clk_gate.hw,
3269*4882a593Smuzhiyun 		[CLKID_L2_DRAM_SEL]	    = &meson8b_l2_dram_clk_sel.hw,
3270*4882a593Smuzhiyun 		[CLKID_L2_DRAM]		    = &meson8b_l2_dram_clk_gate.hw,
3271*4882a593Smuzhiyun 		[CLKID_HDMI_PLL_LVDS_OUT]   = &meson8b_hdmi_pll_lvds_out.hw,
3272*4882a593Smuzhiyun 		[CLKID_HDMI_PLL_HDMI_OUT]   = &meson8b_hdmi_pll_hdmi_out.hw,
3273*4882a593Smuzhiyun 		[CLKID_VID_PLL_IN_SEL]	    = &meson8b_vid_pll_in_sel.hw,
3274*4882a593Smuzhiyun 		[CLKID_VID_PLL_IN_EN]	    = &meson8b_vid_pll_in_en.hw,
3275*4882a593Smuzhiyun 		[CLKID_VID_PLL_PRE_DIV]	    = &meson8b_vid_pll_pre_div.hw,
3276*4882a593Smuzhiyun 		[CLKID_VID_PLL_POST_DIV]    = &meson8b_vid_pll_post_div.hw,
3277*4882a593Smuzhiyun 		[CLKID_VID_PLL_FINAL_DIV]   = &meson8b_vid_pll_final_div.hw,
3278*4882a593Smuzhiyun 		[CLKID_VCLK_IN_SEL]	    = &meson8b_vclk_in_sel.hw,
3279*4882a593Smuzhiyun 		[CLKID_VCLK_IN_EN]	    = &meson8b_vclk_in_en.hw,
3280*4882a593Smuzhiyun 		[CLKID_VCLK_EN]		    = &meson8b_vclk_en.hw,
3281*4882a593Smuzhiyun 		[CLKID_VCLK_DIV1]	    = &meson8b_vclk_div1_gate.hw,
3282*4882a593Smuzhiyun 		[CLKID_VCLK_DIV2_DIV]	    = &meson8b_vclk_div2_div.hw,
3283*4882a593Smuzhiyun 		[CLKID_VCLK_DIV2]	    = &meson8b_vclk_div2_div_gate.hw,
3284*4882a593Smuzhiyun 		[CLKID_VCLK_DIV4_DIV]	    = &meson8b_vclk_div4_div.hw,
3285*4882a593Smuzhiyun 		[CLKID_VCLK_DIV4]	    = &meson8b_vclk_div4_div_gate.hw,
3286*4882a593Smuzhiyun 		[CLKID_VCLK_DIV6_DIV]	    = &meson8b_vclk_div6_div.hw,
3287*4882a593Smuzhiyun 		[CLKID_VCLK_DIV6]	    = &meson8b_vclk_div6_div_gate.hw,
3288*4882a593Smuzhiyun 		[CLKID_VCLK_DIV12_DIV]	    = &meson8b_vclk_div12_div.hw,
3289*4882a593Smuzhiyun 		[CLKID_VCLK_DIV12]	    = &meson8b_vclk_div12_div_gate.hw,
3290*4882a593Smuzhiyun 		[CLKID_VCLK2_IN_SEL]	    = &meson8b_vclk2_in_sel.hw,
3291*4882a593Smuzhiyun 		[CLKID_VCLK2_IN_EN]	    = &meson8b_vclk2_clk_in_en.hw,
3292*4882a593Smuzhiyun 		[CLKID_VCLK2_EN]	    = &meson8b_vclk2_clk_en.hw,
3293*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV1]	    = &meson8b_vclk2_div1_gate.hw,
3294*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV2_DIV]	    = &meson8b_vclk2_div2_div.hw,
3295*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV2]	    = &meson8b_vclk2_div2_div_gate.hw,
3296*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV4_DIV]	    = &meson8b_vclk2_div4_div.hw,
3297*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV4]	    = &meson8b_vclk2_div4_div_gate.hw,
3298*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV6_DIV]	    = &meson8b_vclk2_div6_div.hw,
3299*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV6]	    = &meson8b_vclk2_div6_div_gate.hw,
3300*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV12_DIV]	    = &meson8b_vclk2_div12_div.hw,
3301*4882a593Smuzhiyun 		[CLKID_VCLK2_DIV12]	    = &meson8b_vclk2_div12_div_gate.hw,
3302*4882a593Smuzhiyun 		[CLKID_CTS_ENCT_SEL]	    = &meson8b_cts_enct_sel.hw,
3303*4882a593Smuzhiyun 		[CLKID_CTS_ENCT]	    = &meson8b_cts_enct.hw,
3304*4882a593Smuzhiyun 		[CLKID_CTS_ENCP_SEL]	    = &meson8b_cts_encp_sel.hw,
3305*4882a593Smuzhiyun 		[CLKID_CTS_ENCP]	    = &meson8b_cts_encp.hw,
3306*4882a593Smuzhiyun 		[CLKID_CTS_ENCI_SEL]	    = &meson8b_cts_enci_sel.hw,
3307*4882a593Smuzhiyun 		[CLKID_CTS_ENCI]	    = &meson8b_cts_enci.hw,
3308*4882a593Smuzhiyun 		[CLKID_HDMI_TX_PIXEL_SEL]   = &meson8b_hdmi_tx_pixel_sel.hw,
3309*4882a593Smuzhiyun 		[CLKID_HDMI_TX_PIXEL]	    = &meson8b_hdmi_tx_pixel.hw,
3310*4882a593Smuzhiyun 		[CLKID_CTS_ENCL_SEL]	    = &meson8b_cts_encl_sel.hw,
3311*4882a593Smuzhiyun 		[CLKID_CTS_ENCL]	    = &meson8b_cts_encl.hw,
3312*4882a593Smuzhiyun 		[CLKID_CTS_VDAC0_SEL]	    = &meson8b_cts_vdac0_sel.hw,
3313*4882a593Smuzhiyun 		[CLKID_CTS_VDAC0]	    = &meson8b_cts_vdac0.hw,
3314*4882a593Smuzhiyun 		[CLKID_HDMI_SYS_SEL]	    = &meson8b_hdmi_sys_sel.hw,
3315*4882a593Smuzhiyun 		[CLKID_HDMI_SYS_DIV]	    = &meson8b_hdmi_sys_div.hw,
3316*4882a593Smuzhiyun 		[CLKID_HDMI_SYS]	    = &meson8b_hdmi_sys.hw,
3317*4882a593Smuzhiyun 		[CLKID_MALI_0_SEL]	    = &meson8b_mali_0_sel.hw,
3318*4882a593Smuzhiyun 		[CLKID_MALI_0_DIV]	    = &meson8b_mali_0_div.hw,
3319*4882a593Smuzhiyun 		[CLKID_MALI_0]		    = &meson8b_mali_0.hw,
3320*4882a593Smuzhiyun 		[CLKID_MALI_1_SEL]	    = &meson8b_mali_1_sel.hw,
3321*4882a593Smuzhiyun 		[CLKID_MALI_1_DIV]	    = &meson8b_mali_1_div.hw,
3322*4882a593Smuzhiyun 		[CLKID_MALI_1]		    = &meson8b_mali_1.hw,
3323*4882a593Smuzhiyun 		[CLKID_MALI]		    = &meson8b_mali.hw,
3324*4882a593Smuzhiyun 		[CLKID_GP_PLL_DCO]	    = &meson8m2_gp_pll_dco.hw,
3325*4882a593Smuzhiyun 		[CLKID_GP_PLL]		    = &meson8m2_gp_pll.hw,
3326*4882a593Smuzhiyun 		[CLKID_VPU_0_SEL]	    = &meson8m2_vpu_0_sel.hw,
3327*4882a593Smuzhiyun 		[CLKID_VPU_0_DIV]	    = &meson8b_vpu_0_div.hw,
3328*4882a593Smuzhiyun 		[CLKID_VPU_0]		    = &meson8b_vpu_0.hw,
3329*4882a593Smuzhiyun 		[CLKID_VPU_1_SEL]	    = &meson8m2_vpu_1_sel.hw,
3330*4882a593Smuzhiyun 		[CLKID_VPU_1_DIV]	    = &meson8b_vpu_1_div.hw,
3331*4882a593Smuzhiyun 		[CLKID_VPU_1]		    = &meson8b_vpu_1.hw,
3332*4882a593Smuzhiyun 		[CLKID_VPU]		    = &meson8b_vpu.hw,
3333*4882a593Smuzhiyun 		[CLKID_VDEC_1_SEL]	    = &meson8b_vdec_1_sel.hw,
3334*4882a593Smuzhiyun 		[CLKID_VDEC_1_1_DIV]	    = &meson8b_vdec_1_1_div.hw,
3335*4882a593Smuzhiyun 		[CLKID_VDEC_1_1]	    = &meson8b_vdec_1_1.hw,
3336*4882a593Smuzhiyun 		[CLKID_VDEC_1_2_DIV]	    = &meson8b_vdec_1_2_div.hw,
3337*4882a593Smuzhiyun 		[CLKID_VDEC_1_2]	    = &meson8b_vdec_1_2.hw,
3338*4882a593Smuzhiyun 		[CLKID_VDEC_1]	    	    = &meson8b_vdec_1.hw,
3339*4882a593Smuzhiyun 		[CLKID_VDEC_HCODEC_SEL]	    = &meson8b_vdec_hcodec_sel.hw,
3340*4882a593Smuzhiyun 		[CLKID_VDEC_HCODEC_DIV]	    = &meson8b_vdec_hcodec_div.hw,
3341*4882a593Smuzhiyun 		[CLKID_VDEC_HCODEC]	    = &meson8b_vdec_hcodec.hw,
3342*4882a593Smuzhiyun 		[CLKID_VDEC_2_SEL]	    = &meson8b_vdec_2_sel.hw,
3343*4882a593Smuzhiyun 		[CLKID_VDEC_2_DIV]	    = &meson8b_vdec_2_div.hw,
3344*4882a593Smuzhiyun 		[CLKID_VDEC_2]	    	    = &meson8b_vdec_2.hw,
3345*4882a593Smuzhiyun 		[CLKID_VDEC_HEVC_SEL]	    = &meson8b_vdec_hevc_sel.hw,
3346*4882a593Smuzhiyun 		[CLKID_VDEC_HEVC_DIV]	    = &meson8b_vdec_hevc_div.hw,
3347*4882a593Smuzhiyun 		[CLKID_VDEC_HEVC_EN]	    = &meson8b_vdec_hevc_en.hw,
3348*4882a593Smuzhiyun 		[CLKID_VDEC_HEVC]	    = &meson8b_vdec_hevc.hw,
3349*4882a593Smuzhiyun 		[CLKID_CTS_AMCLK_SEL]	    = &meson8b_cts_amclk_sel.hw,
3350*4882a593Smuzhiyun 		[CLKID_CTS_AMCLK_DIV]	    = &meson8b_cts_amclk_div.hw,
3351*4882a593Smuzhiyun 		[CLKID_CTS_AMCLK]	    = &meson8b_cts_amclk.hw,
3352*4882a593Smuzhiyun 		[CLKID_CTS_MCLK_I958_SEL]   = &meson8b_cts_mclk_i958_sel.hw,
3353*4882a593Smuzhiyun 		[CLKID_CTS_MCLK_I958_DIV]   = &meson8b_cts_mclk_i958_div.hw,
3354*4882a593Smuzhiyun 		[CLKID_CTS_MCLK_I958]	    = &meson8b_cts_mclk_i958.hw,
3355*4882a593Smuzhiyun 		[CLKID_CTS_I958]	    = &meson8b_cts_i958.hw,
3356*4882a593Smuzhiyun 		[CLK_NR_CLKS]		    = NULL,
3357*4882a593Smuzhiyun 	},
3358*4882a593Smuzhiyun 	.num = CLK_NR_CLKS,
3359*4882a593Smuzhiyun };
3360*4882a593Smuzhiyun 
3361*4882a593Smuzhiyun static struct clk_regmap *const meson8b_clk_regmaps[] = {
3362*4882a593Smuzhiyun 	&meson8b_clk81,
3363*4882a593Smuzhiyun 	&meson8b_ddr,
3364*4882a593Smuzhiyun 	&meson8b_dos,
3365*4882a593Smuzhiyun 	&meson8b_isa,
3366*4882a593Smuzhiyun 	&meson8b_pl301,
3367*4882a593Smuzhiyun 	&meson8b_periphs,
3368*4882a593Smuzhiyun 	&meson8b_spicc,
3369*4882a593Smuzhiyun 	&meson8b_i2c,
3370*4882a593Smuzhiyun 	&meson8b_sar_adc,
3371*4882a593Smuzhiyun 	&meson8b_smart_card,
3372*4882a593Smuzhiyun 	&meson8b_rng0,
3373*4882a593Smuzhiyun 	&meson8b_uart0,
3374*4882a593Smuzhiyun 	&meson8b_sdhc,
3375*4882a593Smuzhiyun 	&meson8b_stream,
3376*4882a593Smuzhiyun 	&meson8b_async_fifo,
3377*4882a593Smuzhiyun 	&meson8b_sdio,
3378*4882a593Smuzhiyun 	&meson8b_abuf,
3379*4882a593Smuzhiyun 	&meson8b_hiu_iface,
3380*4882a593Smuzhiyun 	&meson8b_assist_misc,
3381*4882a593Smuzhiyun 	&meson8b_spi,
3382*4882a593Smuzhiyun 	&meson8b_i2s_spdif,
3383*4882a593Smuzhiyun 	&meson8b_eth,
3384*4882a593Smuzhiyun 	&meson8b_demux,
3385*4882a593Smuzhiyun 	&meson8b_aiu_glue,
3386*4882a593Smuzhiyun 	&meson8b_iec958,
3387*4882a593Smuzhiyun 	&meson8b_i2s_out,
3388*4882a593Smuzhiyun 	&meson8b_amclk,
3389*4882a593Smuzhiyun 	&meson8b_aififo2,
3390*4882a593Smuzhiyun 	&meson8b_mixer,
3391*4882a593Smuzhiyun 	&meson8b_mixer_iface,
3392*4882a593Smuzhiyun 	&meson8b_adc,
3393*4882a593Smuzhiyun 	&meson8b_blkmv,
3394*4882a593Smuzhiyun 	&meson8b_aiu,
3395*4882a593Smuzhiyun 	&meson8b_uart1,
3396*4882a593Smuzhiyun 	&meson8b_g2d,
3397*4882a593Smuzhiyun 	&meson8b_usb0,
3398*4882a593Smuzhiyun 	&meson8b_usb1,
3399*4882a593Smuzhiyun 	&meson8b_reset,
3400*4882a593Smuzhiyun 	&meson8b_nand,
3401*4882a593Smuzhiyun 	&meson8b_dos_parser,
3402*4882a593Smuzhiyun 	&meson8b_usb,
3403*4882a593Smuzhiyun 	&meson8b_vdin1,
3404*4882a593Smuzhiyun 	&meson8b_ahb_arb0,
3405*4882a593Smuzhiyun 	&meson8b_efuse,
3406*4882a593Smuzhiyun 	&meson8b_boot_rom,
3407*4882a593Smuzhiyun 	&meson8b_ahb_data_bus,
3408*4882a593Smuzhiyun 	&meson8b_ahb_ctrl_bus,
3409*4882a593Smuzhiyun 	&meson8b_hdmi_intr_sync,
3410*4882a593Smuzhiyun 	&meson8b_hdmi_pclk,
3411*4882a593Smuzhiyun 	&meson8b_usb1_ddr_bridge,
3412*4882a593Smuzhiyun 	&meson8b_usb0_ddr_bridge,
3413*4882a593Smuzhiyun 	&meson8b_mmc_pclk,
3414*4882a593Smuzhiyun 	&meson8b_dvin,
3415*4882a593Smuzhiyun 	&meson8b_uart2,
3416*4882a593Smuzhiyun 	&meson8b_sana,
3417*4882a593Smuzhiyun 	&meson8b_vpu_intr,
3418*4882a593Smuzhiyun 	&meson8b_sec_ahb_ahb3_bridge,
3419*4882a593Smuzhiyun 	&meson8b_clk81_a9,
3420*4882a593Smuzhiyun 	&meson8b_vclk2_venci0,
3421*4882a593Smuzhiyun 	&meson8b_vclk2_venci1,
3422*4882a593Smuzhiyun 	&meson8b_vclk2_vencp0,
3423*4882a593Smuzhiyun 	&meson8b_vclk2_vencp1,
3424*4882a593Smuzhiyun 	&meson8b_gclk_venci_int,
3425*4882a593Smuzhiyun 	&meson8b_gclk_vencp_int,
3426*4882a593Smuzhiyun 	&meson8b_dac_clk,
3427*4882a593Smuzhiyun 	&meson8b_aoclk_gate,
3428*4882a593Smuzhiyun 	&meson8b_iec958_gate,
3429*4882a593Smuzhiyun 	&meson8b_enc480p,
3430*4882a593Smuzhiyun 	&meson8b_rng1,
3431*4882a593Smuzhiyun 	&meson8b_gclk_vencl_int,
3432*4882a593Smuzhiyun 	&meson8b_vclk2_venclmcc,
3433*4882a593Smuzhiyun 	&meson8b_vclk2_vencl,
3434*4882a593Smuzhiyun 	&meson8b_vclk2_other,
3435*4882a593Smuzhiyun 	&meson8b_edp,
3436*4882a593Smuzhiyun 	&meson8b_ao_media_cpu,
3437*4882a593Smuzhiyun 	&meson8b_ao_ahb_sram,
3438*4882a593Smuzhiyun 	&meson8b_ao_ahb_bus,
3439*4882a593Smuzhiyun 	&meson8b_ao_iface,
3440*4882a593Smuzhiyun 	&meson8b_mpeg_clk_div,
3441*4882a593Smuzhiyun 	&meson8b_mpeg_clk_sel,
3442*4882a593Smuzhiyun 	&meson8b_mpll0,
3443*4882a593Smuzhiyun 	&meson8b_mpll1,
3444*4882a593Smuzhiyun 	&meson8b_mpll2,
3445*4882a593Smuzhiyun 	&meson8b_mpll0_div,
3446*4882a593Smuzhiyun 	&meson8b_mpll1_div,
3447*4882a593Smuzhiyun 	&meson8b_mpll2_div,
3448*4882a593Smuzhiyun 	&meson8b_fixed_pll,
3449*4882a593Smuzhiyun 	&meson8b_sys_pll,
3450*4882a593Smuzhiyun 	&meson8b_cpu_in_sel,
3451*4882a593Smuzhiyun 	&meson8b_cpu_scale_div,
3452*4882a593Smuzhiyun 	&meson8b_cpu_scale_out_sel,
3453*4882a593Smuzhiyun 	&meson8b_cpu_clk,
3454*4882a593Smuzhiyun 	&meson8b_mpll_prediv,
3455*4882a593Smuzhiyun 	&meson8b_fclk_div2,
3456*4882a593Smuzhiyun 	&meson8b_fclk_div3,
3457*4882a593Smuzhiyun 	&meson8b_fclk_div4,
3458*4882a593Smuzhiyun 	&meson8b_fclk_div5,
3459*4882a593Smuzhiyun 	&meson8b_fclk_div7,
3460*4882a593Smuzhiyun 	&meson8b_nand_clk_sel,
3461*4882a593Smuzhiyun 	&meson8b_nand_clk_div,
3462*4882a593Smuzhiyun 	&meson8b_nand_clk_gate,
3463*4882a593Smuzhiyun 	&meson8b_fixed_pll_dco,
3464*4882a593Smuzhiyun 	&meson8b_hdmi_pll_dco,
3465*4882a593Smuzhiyun 	&meson8b_sys_pll_dco,
3466*4882a593Smuzhiyun 	&meson8b_apb_clk_sel,
3467*4882a593Smuzhiyun 	&meson8b_apb_clk_gate,
3468*4882a593Smuzhiyun 	&meson8b_periph_clk_sel,
3469*4882a593Smuzhiyun 	&meson8b_periph_clk_gate,
3470*4882a593Smuzhiyun 	&meson8b_axi_clk_sel,
3471*4882a593Smuzhiyun 	&meson8b_axi_clk_gate,
3472*4882a593Smuzhiyun 	&meson8b_l2_dram_clk_sel,
3473*4882a593Smuzhiyun 	&meson8b_l2_dram_clk_gate,
3474*4882a593Smuzhiyun 	&meson8b_hdmi_pll_lvds_out,
3475*4882a593Smuzhiyun 	&meson8b_hdmi_pll_hdmi_out,
3476*4882a593Smuzhiyun 	&meson8b_vid_pll_in_sel,
3477*4882a593Smuzhiyun 	&meson8b_vid_pll_in_en,
3478*4882a593Smuzhiyun 	&meson8b_vid_pll_pre_div,
3479*4882a593Smuzhiyun 	&meson8b_vid_pll_post_div,
3480*4882a593Smuzhiyun 	&meson8b_vid_pll,
3481*4882a593Smuzhiyun 	&meson8b_vid_pll_final_div,
3482*4882a593Smuzhiyun 	&meson8b_vclk_in_sel,
3483*4882a593Smuzhiyun 	&meson8b_vclk_in_en,
3484*4882a593Smuzhiyun 	&meson8b_vclk_en,
3485*4882a593Smuzhiyun 	&meson8b_vclk_div1_gate,
3486*4882a593Smuzhiyun 	&meson8b_vclk_div2_div_gate,
3487*4882a593Smuzhiyun 	&meson8b_vclk_div4_div_gate,
3488*4882a593Smuzhiyun 	&meson8b_vclk_div6_div_gate,
3489*4882a593Smuzhiyun 	&meson8b_vclk_div12_div_gate,
3490*4882a593Smuzhiyun 	&meson8b_vclk2_in_sel,
3491*4882a593Smuzhiyun 	&meson8b_vclk2_clk_in_en,
3492*4882a593Smuzhiyun 	&meson8b_vclk2_clk_en,
3493*4882a593Smuzhiyun 	&meson8b_vclk2_div1_gate,
3494*4882a593Smuzhiyun 	&meson8b_vclk2_div2_div_gate,
3495*4882a593Smuzhiyun 	&meson8b_vclk2_div4_div_gate,
3496*4882a593Smuzhiyun 	&meson8b_vclk2_div6_div_gate,
3497*4882a593Smuzhiyun 	&meson8b_vclk2_div12_div_gate,
3498*4882a593Smuzhiyun 	&meson8b_cts_enct_sel,
3499*4882a593Smuzhiyun 	&meson8b_cts_enct,
3500*4882a593Smuzhiyun 	&meson8b_cts_encp_sel,
3501*4882a593Smuzhiyun 	&meson8b_cts_encp,
3502*4882a593Smuzhiyun 	&meson8b_cts_enci_sel,
3503*4882a593Smuzhiyun 	&meson8b_cts_enci,
3504*4882a593Smuzhiyun 	&meson8b_hdmi_tx_pixel_sel,
3505*4882a593Smuzhiyun 	&meson8b_hdmi_tx_pixel,
3506*4882a593Smuzhiyun 	&meson8b_cts_encl_sel,
3507*4882a593Smuzhiyun 	&meson8b_cts_encl,
3508*4882a593Smuzhiyun 	&meson8b_cts_vdac0_sel,
3509*4882a593Smuzhiyun 	&meson8b_cts_vdac0,
3510*4882a593Smuzhiyun 	&meson8b_hdmi_sys_sel,
3511*4882a593Smuzhiyun 	&meson8b_hdmi_sys_div,
3512*4882a593Smuzhiyun 	&meson8b_hdmi_sys,
3513*4882a593Smuzhiyun 	&meson8b_mali_0_sel,
3514*4882a593Smuzhiyun 	&meson8b_mali_0_div,
3515*4882a593Smuzhiyun 	&meson8b_mali_0,
3516*4882a593Smuzhiyun 	&meson8b_mali_1_sel,
3517*4882a593Smuzhiyun 	&meson8b_mali_1_div,
3518*4882a593Smuzhiyun 	&meson8b_mali_1,
3519*4882a593Smuzhiyun 	&meson8b_mali,
3520*4882a593Smuzhiyun 	&meson8m2_gp_pll_dco,
3521*4882a593Smuzhiyun 	&meson8m2_gp_pll,
3522*4882a593Smuzhiyun 	&meson8b_vpu_0_sel,
3523*4882a593Smuzhiyun 	&meson8m2_vpu_0_sel,
3524*4882a593Smuzhiyun 	&meson8b_vpu_0_div,
3525*4882a593Smuzhiyun 	&meson8b_vpu_0,
3526*4882a593Smuzhiyun 	&meson8b_vpu_1_sel,
3527*4882a593Smuzhiyun 	&meson8m2_vpu_1_sel,
3528*4882a593Smuzhiyun 	&meson8b_vpu_1_div,
3529*4882a593Smuzhiyun 	&meson8b_vpu_1,
3530*4882a593Smuzhiyun 	&meson8b_vpu,
3531*4882a593Smuzhiyun 	&meson8b_vdec_1_sel,
3532*4882a593Smuzhiyun 	&meson8b_vdec_1_1_div,
3533*4882a593Smuzhiyun 	&meson8b_vdec_1_1,
3534*4882a593Smuzhiyun 	&meson8b_vdec_1_2_div,
3535*4882a593Smuzhiyun 	&meson8b_vdec_1_2,
3536*4882a593Smuzhiyun 	&meson8b_vdec_1,
3537*4882a593Smuzhiyun 	&meson8b_vdec_hcodec_sel,
3538*4882a593Smuzhiyun 	&meson8b_vdec_hcodec_div,
3539*4882a593Smuzhiyun 	&meson8b_vdec_hcodec,
3540*4882a593Smuzhiyun 	&meson8b_vdec_2_sel,
3541*4882a593Smuzhiyun 	&meson8b_vdec_2_div,
3542*4882a593Smuzhiyun 	&meson8b_vdec_2,
3543*4882a593Smuzhiyun 	&meson8b_vdec_hevc_sel,
3544*4882a593Smuzhiyun 	&meson8b_vdec_hevc_div,
3545*4882a593Smuzhiyun 	&meson8b_vdec_hevc_en,
3546*4882a593Smuzhiyun 	&meson8b_vdec_hevc,
3547*4882a593Smuzhiyun 	&meson8b_cts_amclk,
3548*4882a593Smuzhiyun 	&meson8b_cts_amclk_sel,
3549*4882a593Smuzhiyun 	&meson8b_cts_amclk_div,
3550*4882a593Smuzhiyun 	&meson8b_cts_mclk_i958_sel,
3551*4882a593Smuzhiyun 	&meson8b_cts_mclk_i958_div,
3552*4882a593Smuzhiyun 	&meson8b_cts_mclk_i958,
3553*4882a593Smuzhiyun 	&meson8b_cts_i958,
3554*4882a593Smuzhiyun };
3555*4882a593Smuzhiyun 
3556*4882a593Smuzhiyun static const struct meson8b_clk_reset_line {
3557*4882a593Smuzhiyun 	u32 reg;
3558*4882a593Smuzhiyun 	u8 bit_idx;
3559*4882a593Smuzhiyun 	bool active_low;
3560*4882a593Smuzhiyun } meson8b_clk_reset_bits[] = {
3561*4882a593Smuzhiyun 	[CLKC_RESET_L2_CACHE_SOFT_RESET] = {
3562*4882a593Smuzhiyun 		.reg = HHI_SYS_CPU_CLK_CNTL0,
3563*4882a593Smuzhiyun 		.bit_idx = 30,
3564*4882a593Smuzhiyun 		.active_low = false,
3565*4882a593Smuzhiyun 	},
3566*4882a593Smuzhiyun 	[CLKC_RESET_AXI_64_TO_128_BRIDGE_A5_SOFT_RESET] = {
3567*4882a593Smuzhiyun 		.reg = HHI_SYS_CPU_CLK_CNTL0,
3568*4882a593Smuzhiyun 		.bit_idx = 29,
3569*4882a593Smuzhiyun 		.active_low = false,
3570*4882a593Smuzhiyun 	},
3571*4882a593Smuzhiyun 	[CLKC_RESET_SCU_SOFT_RESET] = {
3572*4882a593Smuzhiyun 		.reg = HHI_SYS_CPU_CLK_CNTL0,
3573*4882a593Smuzhiyun 		.bit_idx = 28,
3574*4882a593Smuzhiyun 		.active_low = false,
3575*4882a593Smuzhiyun 	},
3576*4882a593Smuzhiyun 	[CLKC_RESET_CPU3_SOFT_RESET] = {
3577*4882a593Smuzhiyun 		.reg = HHI_SYS_CPU_CLK_CNTL0,
3578*4882a593Smuzhiyun 		.bit_idx = 27,
3579*4882a593Smuzhiyun 		.active_low = false,
3580*4882a593Smuzhiyun 	},
3581*4882a593Smuzhiyun 	[CLKC_RESET_CPU2_SOFT_RESET] = {
3582*4882a593Smuzhiyun 		.reg = HHI_SYS_CPU_CLK_CNTL0,
3583*4882a593Smuzhiyun 		.bit_idx = 26,
3584*4882a593Smuzhiyun 		.active_low = false,
3585*4882a593Smuzhiyun 	},
3586*4882a593Smuzhiyun 	[CLKC_RESET_CPU1_SOFT_RESET] = {
3587*4882a593Smuzhiyun 		.reg = HHI_SYS_CPU_CLK_CNTL0,
3588*4882a593Smuzhiyun 		.bit_idx = 25,
3589*4882a593Smuzhiyun 		.active_low = false,
3590*4882a593Smuzhiyun 	},
3591*4882a593Smuzhiyun 	[CLKC_RESET_CPU0_SOFT_RESET] = {
3592*4882a593Smuzhiyun 		.reg = HHI_SYS_CPU_CLK_CNTL0,
3593*4882a593Smuzhiyun 		.bit_idx = 24,
3594*4882a593Smuzhiyun 		.active_low = false,
3595*4882a593Smuzhiyun 	},
3596*4882a593Smuzhiyun 	[CLKC_RESET_A5_GLOBAL_RESET] = {
3597*4882a593Smuzhiyun 		.reg = HHI_SYS_CPU_CLK_CNTL0,
3598*4882a593Smuzhiyun 		.bit_idx = 18,
3599*4882a593Smuzhiyun 		.active_low = false,
3600*4882a593Smuzhiyun 	},
3601*4882a593Smuzhiyun 	[CLKC_RESET_A5_AXI_SOFT_RESET] = {
3602*4882a593Smuzhiyun 		.reg = HHI_SYS_CPU_CLK_CNTL0,
3603*4882a593Smuzhiyun 		.bit_idx = 17,
3604*4882a593Smuzhiyun 		.active_low = false,
3605*4882a593Smuzhiyun 	},
3606*4882a593Smuzhiyun 	[CLKC_RESET_A5_ABP_SOFT_RESET] = {
3607*4882a593Smuzhiyun 		.reg = HHI_SYS_CPU_CLK_CNTL0,
3608*4882a593Smuzhiyun 		.bit_idx = 16,
3609*4882a593Smuzhiyun 		.active_low = false,
3610*4882a593Smuzhiyun 	},
3611*4882a593Smuzhiyun 	[CLKC_RESET_AXI_64_TO_128_BRIDGE_MMC_SOFT_RESET] = {
3612*4882a593Smuzhiyun 		.reg = HHI_SYS_CPU_CLK_CNTL1,
3613*4882a593Smuzhiyun 		.bit_idx = 30,
3614*4882a593Smuzhiyun 		.active_low = false,
3615*4882a593Smuzhiyun 	},
3616*4882a593Smuzhiyun 	[CLKC_RESET_VID_CLK_CNTL_SOFT_RESET] = {
3617*4882a593Smuzhiyun 		.reg = HHI_VID_CLK_CNTL,
3618*4882a593Smuzhiyun 		.bit_idx = 15,
3619*4882a593Smuzhiyun 		.active_low = false,
3620*4882a593Smuzhiyun 	},
3621*4882a593Smuzhiyun 	[CLKC_RESET_VID_DIVIDER_CNTL_SOFT_RESET_POST] = {
3622*4882a593Smuzhiyun 		.reg = HHI_VID_DIVIDER_CNTL,
3623*4882a593Smuzhiyun 		.bit_idx = 7,
3624*4882a593Smuzhiyun 		.active_low = false,
3625*4882a593Smuzhiyun 	},
3626*4882a593Smuzhiyun 	[CLKC_RESET_VID_DIVIDER_CNTL_SOFT_RESET_PRE] = {
3627*4882a593Smuzhiyun 		.reg = HHI_VID_DIVIDER_CNTL,
3628*4882a593Smuzhiyun 		.bit_idx = 3,
3629*4882a593Smuzhiyun 		.active_low = false,
3630*4882a593Smuzhiyun 	},
3631*4882a593Smuzhiyun 	[CLKC_RESET_VID_DIVIDER_CNTL_RESET_N_POST] = {
3632*4882a593Smuzhiyun 		.reg = HHI_VID_DIVIDER_CNTL,
3633*4882a593Smuzhiyun 		.bit_idx = 1,
3634*4882a593Smuzhiyun 		.active_low = true,
3635*4882a593Smuzhiyun 	},
3636*4882a593Smuzhiyun 	[CLKC_RESET_VID_DIVIDER_CNTL_RESET_N_PRE] = {
3637*4882a593Smuzhiyun 		.reg = HHI_VID_DIVIDER_CNTL,
3638*4882a593Smuzhiyun 		.bit_idx = 0,
3639*4882a593Smuzhiyun 		.active_low = true,
3640*4882a593Smuzhiyun 	},
3641*4882a593Smuzhiyun };
3642*4882a593Smuzhiyun 
meson8b_clk_reset_update(struct reset_controller_dev * rcdev,unsigned long id,bool assert)3643*4882a593Smuzhiyun static int meson8b_clk_reset_update(struct reset_controller_dev *rcdev,
3644*4882a593Smuzhiyun 				    unsigned long id, bool assert)
3645*4882a593Smuzhiyun {
3646*4882a593Smuzhiyun 	struct meson8b_clk_reset *meson8b_clk_reset =
3647*4882a593Smuzhiyun 		container_of(rcdev, struct meson8b_clk_reset, reset);
3648*4882a593Smuzhiyun 	const struct meson8b_clk_reset_line *reset;
3649*4882a593Smuzhiyun 	unsigned int value = 0;
3650*4882a593Smuzhiyun 	unsigned long flags;
3651*4882a593Smuzhiyun 
3652*4882a593Smuzhiyun 	if (id >= ARRAY_SIZE(meson8b_clk_reset_bits))
3653*4882a593Smuzhiyun 		return -EINVAL;
3654*4882a593Smuzhiyun 
3655*4882a593Smuzhiyun 	reset = &meson8b_clk_reset_bits[id];
3656*4882a593Smuzhiyun 
3657*4882a593Smuzhiyun 	if (assert != reset->active_low)
3658*4882a593Smuzhiyun 		value = BIT(reset->bit_idx);
3659*4882a593Smuzhiyun 
3660*4882a593Smuzhiyun 	spin_lock_irqsave(&meson_clk_lock, flags);
3661*4882a593Smuzhiyun 
3662*4882a593Smuzhiyun 	regmap_update_bits(meson8b_clk_reset->regmap, reset->reg,
3663*4882a593Smuzhiyun 			   BIT(reset->bit_idx), value);
3664*4882a593Smuzhiyun 
3665*4882a593Smuzhiyun 	spin_unlock_irqrestore(&meson_clk_lock, flags);
3666*4882a593Smuzhiyun 
3667*4882a593Smuzhiyun 	return 0;
3668*4882a593Smuzhiyun }
3669*4882a593Smuzhiyun 
meson8b_clk_reset_assert(struct reset_controller_dev * rcdev,unsigned long id)3670*4882a593Smuzhiyun static int meson8b_clk_reset_assert(struct reset_controller_dev *rcdev,
3671*4882a593Smuzhiyun 				     unsigned long id)
3672*4882a593Smuzhiyun {
3673*4882a593Smuzhiyun 	return meson8b_clk_reset_update(rcdev, id, true);
3674*4882a593Smuzhiyun }
3675*4882a593Smuzhiyun 
meson8b_clk_reset_deassert(struct reset_controller_dev * rcdev,unsigned long id)3676*4882a593Smuzhiyun static int meson8b_clk_reset_deassert(struct reset_controller_dev *rcdev,
3677*4882a593Smuzhiyun 				       unsigned long id)
3678*4882a593Smuzhiyun {
3679*4882a593Smuzhiyun 	return meson8b_clk_reset_update(rcdev, id, false);
3680*4882a593Smuzhiyun }
3681*4882a593Smuzhiyun 
3682*4882a593Smuzhiyun static const struct reset_control_ops meson8b_clk_reset_ops = {
3683*4882a593Smuzhiyun 	.assert = meson8b_clk_reset_assert,
3684*4882a593Smuzhiyun 	.deassert = meson8b_clk_reset_deassert,
3685*4882a593Smuzhiyun };
3686*4882a593Smuzhiyun 
3687*4882a593Smuzhiyun struct meson8b_nb_data {
3688*4882a593Smuzhiyun 	struct notifier_block nb;
3689*4882a593Smuzhiyun 	struct clk_hw *cpu_clk;
3690*4882a593Smuzhiyun };
3691*4882a593Smuzhiyun 
meson8b_cpu_clk_notifier_cb(struct notifier_block * nb,unsigned long event,void * data)3692*4882a593Smuzhiyun static int meson8b_cpu_clk_notifier_cb(struct notifier_block *nb,
3693*4882a593Smuzhiyun 				       unsigned long event, void *data)
3694*4882a593Smuzhiyun {
3695*4882a593Smuzhiyun 	struct meson8b_nb_data *nb_data =
3696*4882a593Smuzhiyun 		container_of(nb, struct meson8b_nb_data, nb);
3697*4882a593Smuzhiyun 	struct clk_hw *parent_clk;
3698*4882a593Smuzhiyun 	int ret;
3699*4882a593Smuzhiyun 
3700*4882a593Smuzhiyun 	switch (event) {
3701*4882a593Smuzhiyun 	case PRE_RATE_CHANGE:
3702*4882a593Smuzhiyun 		/* xtal */
3703*4882a593Smuzhiyun 		parent_clk = clk_hw_get_parent_by_index(nb_data->cpu_clk, 0);
3704*4882a593Smuzhiyun 		break;
3705*4882a593Smuzhiyun 
3706*4882a593Smuzhiyun 	case POST_RATE_CHANGE:
3707*4882a593Smuzhiyun 		/* cpu_scale_out_sel */
3708*4882a593Smuzhiyun 		parent_clk = clk_hw_get_parent_by_index(nb_data->cpu_clk, 1);
3709*4882a593Smuzhiyun 		break;
3710*4882a593Smuzhiyun 
3711*4882a593Smuzhiyun 	default:
3712*4882a593Smuzhiyun 		return NOTIFY_DONE;
3713*4882a593Smuzhiyun 	}
3714*4882a593Smuzhiyun 
3715*4882a593Smuzhiyun 	ret = clk_hw_set_parent(nb_data->cpu_clk, parent_clk);
3716*4882a593Smuzhiyun 	if (ret)
3717*4882a593Smuzhiyun 		return notifier_from_errno(ret);
3718*4882a593Smuzhiyun 
3719*4882a593Smuzhiyun 	udelay(100);
3720*4882a593Smuzhiyun 
3721*4882a593Smuzhiyun 	return NOTIFY_OK;
3722*4882a593Smuzhiyun }
3723*4882a593Smuzhiyun 
3724*4882a593Smuzhiyun static struct meson8b_nb_data meson8b_cpu_nb_data = {
3725*4882a593Smuzhiyun 	.nb.notifier_call = meson8b_cpu_clk_notifier_cb,
3726*4882a593Smuzhiyun };
3727*4882a593Smuzhiyun 
3728*4882a593Smuzhiyun static const struct regmap_config clkc_regmap_config = {
3729*4882a593Smuzhiyun 	.reg_bits       = 32,
3730*4882a593Smuzhiyun 	.val_bits       = 32,
3731*4882a593Smuzhiyun 	.reg_stride     = 4,
3732*4882a593Smuzhiyun };
3733*4882a593Smuzhiyun 
meson8b_clkc_init_common(struct device_node * np,struct clk_hw_onecell_data * clk_hw_onecell_data)3734*4882a593Smuzhiyun static void __init meson8b_clkc_init_common(struct device_node *np,
3735*4882a593Smuzhiyun 			struct clk_hw_onecell_data *clk_hw_onecell_data)
3736*4882a593Smuzhiyun {
3737*4882a593Smuzhiyun 	struct meson8b_clk_reset *rstc;
3738*4882a593Smuzhiyun 	struct device_node *parent_np;
3739*4882a593Smuzhiyun 	const char *notifier_clk_name;
3740*4882a593Smuzhiyun 	struct clk *notifier_clk;
3741*4882a593Smuzhiyun 	void __iomem *clk_base;
3742*4882a593Smuzhiyun 	struct regmap *map;
3743*4882a593Smuzhiyun 	int i, ret;
3744*4882a593Smuzhiyun 
3745*4882a593Smuzhiyun 	parent_np = of_get_parent(np);
3746*4882a593Smuzhiyun 	map = syscon_node_to_regmap(parent_np);
3747*4882a593Smuzhiyun 	of_node_put(parent_np);
3748*4882a593Smuzhiyun 	if (IS_ERR(map)) {
3749*4882a593Smuzhiyun 		pr_info("failed to get HHI regmap - Trying obsolete regs\n");
3750*4882a593Smuzhiyun 
3751*4882a593Smuzhiyun 		/* Generic clocks, PLLs and some of the reset-bits */
3752*4882a593Smuzhiyun 		clk_base = of_iomap(np, 1);
3753*4882a593Smuzhiyun 		if (!clk_base) {
3754*4882a593Smuzhiyun 			pr_err("%s: Unable to map clk base\n", __func__);
3755*4882a593Smuzhiyun 			return;
3756*4882a593Smuzhiyun 		}
3757*4882a593Smuzhiyun 
3758*4882a593Smuzhiyun 		map = regmap_init_mmio(NULL, clk_base, &clkc_regmap_config);
3759*4882a593Smuzhiyun 		if (IS_ERR(map))
3760*4882a593Smuzhiyun 			return;
3761*4882a593Smuzhiyun 	}
3762*4882a593Smuzhiyun 
3763*4882a593Smuzhiyun 	rstc = kzalloc(sizeof(*rstc), GFP_KERNEL);
3764*4882a593Smuzhiyun 	if (!rstc)
3765*4882a593Smuzhiyun 		return;
3766*4882a593Smuzhiyun 
3767*4882a593Smuzhiyun 	/* Reset Controller */
3768*4882a593Smuzhiyun 	rstc->regmap = map;
3769*4882a593Smuzhiyun 	rstc->reset.ops = &meson8b_clk_reset_ops;
3770*4882a593Smuzhiyun 	rstc->reset.nr_resets = ARRAY_SIZE(meson8b_clk_reset_bits);
3771*4882a593Smuzhiyun 	rstc->reset.of_node = np;
3772*4882a593Smuzhiyun 	ret = reset_controller_register(&rstc->reset);
3773*4882a593Smuzhiyun 	if (ret) {
3774*4882a593Smuzhiyun 		pr_err("%s: Failed to register clkc reset controller: %d\n",
3775*4882a593Smuzhiyun 		       __func__, ret);
3776*4882a593Smuzhiyun 		return;
3777*4882a593Smuzhiyun 	}
3778*4882a593Smuzhiyun 
3779*4882a593Smuzhiyun 	/* Populate regmap for the regmap backed clocks */
3780*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(meson8b_clk_regmaps); i++)
3781*4882a593Smuzhiyun 		meson8b_clk_regmaps[i]->map = map;
3782*4882a593Smuzhiyun 
3783*4882a593Smuzhiyun 	/*
3784*4882a593Smuzhiyun 	 * always skip CLKID_UNUSED and also skip XTAL if the .dtb provides the
3785*4882a593Smuzhiyun 	 * XTAL clock as input.
3786*4882a593Smuzhiyun 	 */
3787*4882a593Smuzhiyun 	if (!IS_ERR(of_clk_get_by_name(np, "xtal")))
3788*4882a593Smuzhiyun 		i = CLKID_PLL_FIXED;
3789*4882a593Smuzhiyun 	else
3790*4882a593Smuzhiyun 		i = CLKID_XTAL;
3791*4882a593Smuzhiyun 
3792*4882a593Smuzhiyun 	/* register all clks */
3793*4882a593Smuzhiyun 	for (; i < CLK_NR_CLKS; i++) {
3794*4882a593Smuzhiyun 		/* array might be sparse */
3795*4882a593Smuzhiyun 		if (!clk_hw_onecell_data->hws[i])
3796*4882a593Smuzhiyun 			continue;
3797*4882a593Smuzhiyun 
3798*4882a593Smuzhiyun 		ret = of_clk_hw_register(np, clk_hw_onecell_data->hws[i]);
3799*4882a593Smuzhiyun 		if (ret)
3800*4882a593Smuzhiyun 			return;
3801*4882a593Smuzhiyun 	}
3802*4882a593Smuzhiyun 
3803*4882a593Smuzhiyun 	meson8b_cpu_nb_data.cpu_clk = clk_hw_onecell_data->hws[CLKID_CPUCLK];
3804*4882a593Smuzhiyun 
3805*4882a593Smuzhiyun 	/*
3806*4882a593Smuzhiyun 	 * FIXME we shouldn't program the muxes in notifier handlers. The
3807*4882a593Smuzhiyun 	 * tricky programming sequence will be handled by the forthcoming
3808*4882a593Smuzhiyun 	 * coordinated clock rates mechanism once that feature is released.
3809*4882a593Smuzhiyun 	 */
3810*4882a593Smuzhiyun 	notifier_clk_name = clk_hw_get_name(&meson8b_cpu_scale_out_sel.hw);
3811*4882a593Smuzhiyun 	notifier_clk = __clk_lookup(notifier_clk_name);
3812*4882a593Smuzhiyun 	ret = clk_notifier_register(notifier_clk, &meson8b_cpu_nb_data.nb);
3813*4882a593Smuzhiyun 	if (ret) {
3814*4882a593Smuzhiyun 		pr_err("%s: failed to register the CPU clock notifier\n",
3815*4882a593Smuzhiyun 		       __func__);
3816*4882a593Smuzhiyun 		return;
3817*4882a593Smuzhiyun 	}
3818*4882a593Smuzhiyun 
3819*4882a593Smuzhiyun 	ret = of_clk_add_hw_provider(np, of_clk_hw_onecell_get,
3820*4882a593Smuzhiyun 				     clk_hw_onecell_data);
3821*4882a593Smuzhiyun 	if (ret)
3822*4882a593Smuzhiyun 		pr_err("%s: failed to register clock provider\n", __func__);
3823*4882a593Smuzhiyun }
3824*4882a593Smuzhiyun 
meson8_clkc_init(struct device_node * np)3825*4882a593Smuzhiyun static void __init meson8_clkc_init(struct device_node *np)
3826*4882a593Smuzhiyun {
3827*4882a593Smuzhiyun 	return meson8b_clkc_init_common(np, &meson8_hw_onecell_data);
3828*4882a593Smuzhiyun }
3829*4882a593Smuzhiyun 
meson8b_clkc_init(struct device_node * np)3830*4882a593Smuzhiyun static void __init meson8b_clkc_init(struct device_node *np)
3831*4882a593Smuzhiyun {
3832*4882a593Smuzhiyun 	return meson8b_clkc_init_common(np, &meson8b_hw_onecell_data);
3833*4882a593Smuzhiyun }
3834*4882a593Smuzhiyun 
meson8m2_clkc_init(struct device_node * np)3835*4882a593Smuzhiyun static void __init meson8m2_clkc_init(struct device_node *np)
3836*4882a593Smuzhiyun {
3837*4882a593Smuzhiyun 	return meson8b_clkc_init_common(np, &meson8m2_hw_onecell_data);
3838*4882a593Smuzhiyun }
3839*4882a593Smuzhiyun 
3840*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(meson8_clkc, "amlogic,meson8-clkc",
3841*4882a593Smuzhiyun 		      meson8_clkc_init);
3842*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(meson8b_clkc, "amlogic,meson8b-clkc",
3843*4882a593Smuzhiyun 		      meson8b_clkc_init);
3844*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(meson8m2_clkc, "amlogic,meson8m2-clkc",
3845*4882a593Smuzhiyun 		      meson8m2_clkc_init);
3846