xref: /OK3568_Linux_fs/kernel/drivers/clk/meson/gxbb-aoclk.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0 OR BSD-3-Clause)
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2016 BayLibre, SAS.
4*4882a593Smuzhiyun  * Author: Neil Armstrong <narmstrong@baylibre.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #include <linux/platform_device.h>
7*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include "meson-aoclk.h"
10*4882a593Smuzhiyun #include "gxbb-aoclk.h"
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "clk-regmap.h"
13*4882a593Smuzhiyun #include "clk-dualdiv.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /* AO Configuration Clock registers offsets */
16*4882a593Smuzhiyun #define AO_RTI_PWR_CNTL_REG1	0x0c
17*4882a593Smuzhiyun #define AO_RTI_PWR_CNTL_REG0	0x10
18*4882a593Smuzhiyun #define AO_RTI_GEN_CNTL_REG0	0x40
19*4882a593Smuzhiyun #define AO_OSCIN_CNTL		0x58
20*4882a593Smuzhiyun #define AO_CRT_CLK_CNTL1	0x68
21*4882a593Smuzhiyun #define AO_RTC_ALT_CLK_CNTL0	0x94
22*4882a593Smuzhiyun #define AO_RTC_ALT_CLK_CNTL1	0x98
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define GXBB_AO_GATE(_name, _bit)					\
25*4882a593Smuzhiyun static struct clk_regmap _name##_ao = {					\
26*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data) {			\
27*4882a593Smuzhiyun 		.offset = AO_RTI_GEN_CNTL_REG0,				\
28*4882a593Smuzhiyun 		.bit_idx = (_bit),					\
29*4882a593Smuzhiyun 	},								\
30*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data) {				\
31*4882a593Smuzhiyun 		.name = #_name "_ao",					\
32*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,				\
33*4882a593Smuzhiyun 		.parent_data = &(const struct clk_parent_data) {	\
34*4882a593Smuzhiyun 			.fw_name = "mpeg-clk",				\
35*4882a593Smuzhiyun 		},							\
36*4882a593Smuzhiyun 		.num_parents = 1,					\
37*4882a593Smuzhiyun 		.flags = CLK_IGNORE_UNUSED,				\
38*4882a593Smuzhiyun 	},								\
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun GXBB_AO_GATE(remote, 0);
42*4882a593Smuzhiyun GXBB_AO_GATE(i2c_master, 1);
43*4882a593Smuzhiyun GXBB_AO_GATE(i2c_slave, 2);
44*4882a593Smuzhiyun GXBB_AO_GATE(uart1, 3);
45*4882a593Smuzhiyun GXBB_AO_GATE(uart2, 5);
46*4882a593Smuzhiyun GXBB_AO_GATE(ir_blaster, 6);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static struct clk_regmap ao_cts_oscin = {
49*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
50*4882a593Smuzhiyun 		.offset = AO_RTI_PWR_CNTL_REG0,
51*4882a593Smuzhiyun 		.bit_idx = 6,
52*4882a593Smuzhiyun 	},
53*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
54*4882a593Smuzhiyun 		.name = "ao_cts_oscin",
55*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ro_ops,
56*4882a593Smuzhiyun 		.parent_data = &(const struct clk_parent_data) {
57*4882a593Smuzhiyun 			.fw_name = "xtal",
58*4882a593Smuzhiyun 		},
59*4882a593Smuzhiyun 		.num_parents = 1,
60*4882a593Smuzhiyun 	},
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun static struct clk_regmap ao_32k_pre = {
64*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
65*4882a593Smuzhiyun 		.offset = AO_RTC_ALT_CLK_CNTL0,
66*4882a593Smuzhiyun 		.bit_idx = 31,
67*4882a593Smuzhiyun 	},
68*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
69*4882a593Smuzhiyun 		.name = "ao_32k_pre",
70*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
71*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) { &ao_cts_oscin.hw },
72*4882a593Smuzhiyun 		.num_parents = 1,
73*4882a593Smuzhiyun 	},
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun static const struct meson_clk_dualdiv_param gxbb_32k_div_table[] = {
77*4882a593Smuzhiyun 	{
78*4882a593Smuzhiyun 		.dual	= 1,
79*4882a593Smuzhiyun 		.n1	= 733,
80*4882a593Smuzhiyun 		.m1	= 8,
81*4882a593Smuzhiyun 		.n2	= 732,
82*4882a593Smuzhiyun 		.m2	= 11,
83*4882a593Smuzhiyun 	}, {}
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static struct clk_regmap ao_32k_div = {
87*4882a593Smuzhiyun 	.data = &(struct meson_clk_dualdiv_data){
88*4882a593Smuzhiyun 		.n1 = {
89*4882a593Smuzhiyun 			.reg_off = AO_RTC_ALT_CLK_CNTL0,
90*4882a593Smuzhiyun 			.shift   = 0,
91*4882a593Smuzhiyun 			.width   = 12,
92*4882a593Smuzhiyun 		},
93*4882a593Smuzhiyun 		.n2 = {
94*4882a593Smuzhiyun 			.reg_off = AO_RTC_ALT_CLK_CNTL0,
95*4882a593Smuzhiyun 			.shift   = 12,
96*4882a593Smuzhiyun 			.width   = 12,
97*4882a593Smuzhiyun 		},
98*4882a593Smuzhiyun 		.m1 = {
99*4882a593Smuzhiyun 			.reg_off = AO_RTC_ALT_CLK_CNTL1,
100*4882a593Smuzhiyun 			.shift   = 0,
101*4882a593Smuzhiyun 			.width   = 12,
102*4882a593Smuzhiyun 		},
103*4882a593Smuzhiyun 		.m2 = {
104*4882a593Smuzhiyun 			.reg_off = AO_RTC_ALT_CLK_CNTL1,
105*4882a593Smuzhiyun 			.shift   = 12,
106*4882a593Smuzhiyun 			.width   = 12,
107*4882a593Smuzhiyun 		},
108*4882a593Smuzhiyun 		.dual = {
109*4882a593Smuzhiyun 			.reg_off = AO_RTC_ALT_CLK_CNTL0,
110*4882a593Smuzhiyun 			.shift   = 28,
111*4882a593Smuzhiyun 			.width   = 1,
112*4882a593Smuzhiyun 		},
113*4882a593Smuzhiyun 		.table = gxbb_32k_div_table,
114*4882a593Smuzhiyun 	},
115*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
116*4882a593Smuzhiyun 		.name = "ao_32k_div",
117*4882a593Smuzhiyun 		.ops = &meson_clk_dualdiv_ops,
118*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) { &ao_32k_pre.hw },
119*4882a593Smuzhiyun 		.num_parents = 1,
120*4882a593Smuzhiyun 	},
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun static struct clk_regmap ao_32k_sel = {
124*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data) {
125*4882a593Smuzhiyun 		.offset = AO_RTC_ALT_CLK_CNTL1,
126*4882a593Smuzhiyun 		.mask = 0x1,
127*4882a593Smuzhiyun 		.shift = 24,
128*4882a593Smuzhiyun 		.flags = CLK_MUX_ROUND_CLOSEST,
129*4882a593Smuzhiyun 	},
130*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
131*4882a593Smuzhiyun 		.name = "ao_32k_sel",
132*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
133*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
134*4882a593Smuzhiyun 			&ao_32k_div.hw,
135*4882a593Smuzhiyun 			&ao_32k_pre.hw
136*4882a593Smuzhiyun 		},
137*4882a593Smuzhiyun 		.num_parents = 2,
138*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
139*4882a593Smuzhiyun 	},
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun static struct clk_regmap ao_32k = {
143*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
144*4882a593Smuzhiyun 		.offset = AO_RTC_ALT_CLK_CNTL0,
145*4882a593Smuzhiyun 		.bit_idx = 30,
146*4882a593Smuzhiyun 	},
147*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
148*4882a593Smuzhiyun 		.name = "ao_32k",
149*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
150*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) { &ao_32k_sel.hw },
151*4882a593Smuzhiyun 		.num_parents = 1,
152*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
153*4882a593Smuzhiyun 	},
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun static struct clk_regmap ao_cts_rtc_oscin = {
157*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data) {
158*4882a593Smuzhiyun 		.offset = AO_RTI_PWR_CNTL_REG0,
159*4882a593Smuzhiyun 		.mask = 0x7,
160*4882a593Smuzhiyun 		.shift = 10,
161*4882a593Smuzhiyun 		.table = (u32[]){ 1, 2, 3, 4 },
162*4882a593Smuzhiyun 		.flags = CLK_MUX_ROUND_CLOSEST,
163*4882a593Smuzhiyun 	},
164*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
165*4882a593Smuzhiyun 		.name = "ao_cts_rtc_oscin",
166*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
167*4882a593Smuzhiyun 		.parent_data = (const struct clk_parent_data []) {
168*4882a593Smuzhiyun 			{ .fw_name = "ext-32k-0", },
169*4882a593Smuzhiyun 			{ .fw_name = "ext-32k-1", },
170*4882a593Smuzhiyun 			{ .fw_name = "ext-32k-2", },
171*4882a593Smuzhiyun 			{ .hw = &ao_32k.hw },
172*4882a593Smuzhiyun 		},
173*4882a593Smuzhiyun 		.num_parents = 4,
174*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
175*4882a593Smuzhiyun 	},
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun static struct clk_regmap ao_clk81 = {
179*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data) {
180*4882a593Smuzhiyun 		.offset = AO_RTI_PWR_CNTL_REG0,
181*4882a593Smuzhiyun 		.mask = 0x1,
182*4882a593Smuzhiyun 		.shift = 0,
183*4882a593Smuzhiyun 		.flags = CLK_MUX_ROUND_CLOSEST,
184*4882a593Smuzhiyun 	},
185*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
186*4882a593Smuzhiyun 		.name = "ao_clk81",
187*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ro_ops,
188*4882a593Smuzhiyun 		.parent_data = (const struct clk_parent_data []) {
189*4882a593Smuzhiyun 			{ .fw_name = "mpeg-clk", },
190*4882a593Smuzhiyun 			{ .hw = &ao_cts_rtc_oscin.hw },
191*4882a593Smuzhiyun 		},
192*4882a593Smuzhiyun 		.num_parents = 2,
193*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
194*4882a593Smuzhiyun 	},
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static struct clk_regmap ao_cts_cec = {
198*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data) {
199*4882a593Smuzhiyun 		.offset = AO_CRT_CLK_CNTL1,
200*4882a593Smuzhiyun 		.mask = 0x1,
201*4882a593Smuzhiyun 		.shift = 27,
202*4882a593Smuzhiyun 		.flags = CLK_MUX_ROUND_CLOSEST,
203*4882a593Smuzhiyun 	},
204*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
205*4882a593Smuzhiyun 		.name = "ao_cts_cec",
206*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
207*4882a593Smuzhiyun 		/*
208*4882a593Smuzhiyun 		 * FIXME: The 'fixme' parent obviously does not exist.
209*4882a593Smuzhiyun 		 *
210*4882a593Smuzhiyun 		 * ATM, CCF won't call get_parent() if num_parents is 1. It
211*4882a593Smuzhiyun 		 * does not allow NULL as a parent name either.
212*4882a593Smuzhiyun 		 *
213*4882a593Smuzhiyun 		 * On this particular mux, we only know the input #1 parent
214*4882a593Smuzhiyun 		 * but, on boot, unknown input #0 is set, so it is critical
215*4882a593Smuzhiyun 		 * to call .get_parent() on it
216*4882a593Smuzhiyun 		 *
217*4882a593Smuzhiyun 		 * Until CCF gets fixed, adding this fake parent that won't
218*4882a593Smuzhiyun 		 * ever be registered should work around the problem
219*4882a593Smuzhiyun 		 */
220*4882a593Smuzhiyun 		.parent_data = (const struct clk_parent_data []) {
221*4882a593Smuzhiyun 			{ .name = "fixme", .index = -1, },
222*4882a593Smuzhiyun 			{ .hw = &ao_cts_rtc_oscin.hw },
223*4882a593Smuzhiyun 		},
224*4882a593Smuzhiyun 		.num_parents = 2,
225*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
226*4882a593Smuzhiyun 	},
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun static const unsigned int gxbb_aoclk_reset[] = {
230*4882a593Smuzhiyun 	[RESET_AO_REMOTE] = 16,
231*4882a593Smuzhiyun 	[RESET_AO_I2C_MASTER] = 18,
232*4882a593Smuzhiyun 	[RESET_AO_I2C_SLAVE] = 19,
233*4882a593Smuzhiyun 	[RESET_AO_UART1] = 17,
234*4882a593Smuzhiyun 	[RESET_AO_UART2] = 22,
235*4882a593Smuzhiyun 	[RESET_AO_IR_BLASTER] = 23,
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun static struct clk_regmap *gxbb_aoclk[] = {
239*4882a593Smuzhiyun 	&remote_ao,
240*4882a593Smuzhiyun 	&i2c_master_ao,
241*4882a593Smuzhiyun 	&i2c_slave_ao,
242*4882a593Smuzhiyun 	&uart1_ao,
243*4882a593Smuzhiyun 	&uart2_ao,
244*4882a593Smuzhiyun 	&ir_blaster_ao,
245*4882a593Smuzhiyun 	&ao_cts_oscin,
246*4882a593Smuzhiyun 	&ao_32k_pre,
247*4882a593Smuzhiyun 	&ao_32k_div,
248*4882a593Smuzhiyun 	&ao_32k_sel,
249*4882a593Smuzhiyun 	&ao_32k,
250*4882a593Smuzhiyun 	&ao_cts_rtc_oscin,
251*4882a593Smuzhiyun 	&ao_clk81,
252*4882a593Smuzhiyun 	&ao_cts_cec,
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun static const struct clk_hw_onecell_data gxbb_aoclk_onecell_data = {
256*4882a593Smuzhiyun 	.hws = {
257*4882a593Smuzhiyun 		[CLKID_AO_REMOTE] = &remote_ao.hw,
258*4882a593Smuzhiyun 		[CLKID_AO_I2C_MASTER] = &i2c_master_ao.hw,
259*4882a593Smuzhiyun 		[CLKID_AO_I2C_SLAVE] = &i2c_slave_ao.hw,
260*4882a593Smuzhiyun 		[CLKID_AO_UART1] = &uart1_ao.hw,
261*4882a593Smuzhiyun 		[CLKID_AO_UART2] = &uart2_ao.hw,
262*4882a593Smuzhiyun 		[CLKID_AO_IR_BLASTER] = &ir_blaster_ao.hw,
263*4882a593Smuzhiyun 		[CLKID_AO_CEC_32K] = &ao_cts_cec.hw,
264*4882a593Smuzhiyun 		[CLKID_AO_CTS_OSCIN] = &ao_cts_oscin.hw,
265*4882a593Smuzhiyun 		[CLKID_AO_32K_PRE] = &ao_32k_pre.hw,
266*4882a593Smuzhiyun 		[CLKID_AO_32K_DIV] = &ao_32k_div.hw,
267*4882a593Smuzhiyun 		[CLKID_AO_32K_SEL] = &ao_32k_sel.hw,
268*4882a593Smuzhiyun 		[CLKID_AO_32K] = &ao_32k.hw,
269*4882a593Smuzhiyun 		[CLKID_AO_CTS_RTC_OSCIN] = &ao_cts_rtc_oscin.hw,
270*4882a593Smuzhiyun 		[CLKID_AO_CLK81] = &ao_clk81.hw,
271*4882a593Smuzhiyun 	},
272*4882a593Smuzhiyun 	.num = NR_CLKS,
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun static const struct meson_aoclk_data gxbb_aoclkc_data = {
276*4882a593Smuzhiyun 	.reset_reg	= AO_RTI_GEN_CNTL_REG0,
277*4882a593Smuzhiyun 	.num_reset	= ARRAY_SIZE(gxbb_aoclk_reset),
278*4882a593Smuzhiyun 	.reset		= gxbb_aoclk_reset,
279*4882a593Smuzhiyun 	.num_clks	= ARRAY_SIZE(gxbb_aoclk),
280*4882a593Smuzhiyun 	.clks		= gxbb_aoclk,
281*4882a593Smuzhiyun 	.hw_data	= &gxbb_aoclk_onecell_data,
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun static const struct of_device_id gxbb_aoclkc_match_table[] = {
285*4882a593Smuzhiyun 	{
286*4882a593Smuzhiyun 		.compatible	= "amlogic,meson-gx-aoclkc",
287*4882a593Smuzhiyun 		.data		= &gxbb_aoclkc_data,
288*4882a593Smuzhiyun 	},
289*4882a593Smuzhiyun 	{ }
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, gxbb_aoclkc_match_table);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static struct platform_driver gxbb_aoclkc_driver = {
294*4882a593Smuzhiyun 	.probe		= meson_aoclkc_probe,
295*4882a593Smuzhiyun 	.driver		= {
296*4882a593Smuzhiyun 		.name	= "gxbb-aoclkc",
297*4882a593Smuzhiyun 		.of_match_table = gxbb_aoclkc_match_table,
298*4882a593Smuzhiyun 	},
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun module_platform_driver(gxbb_aoclkc_driver);
301*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
302