1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2015 Endless Mobile, Inc.
4*4882a593Smuzhiyun * Author: Carlo Caione <carlo@endlessm.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (c) 2018 Baylibre, SAS.
7*4882a593Smuzhiyun * Author: Jerome Brunet <jbrunet@baylibre.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun * In the most basic form, a Meson PLL is composed as follows:
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * PLL
14*4882a593Smuzhiyun * +--------------------------------+
15*4882a593Smuzhiyun * | |
16*4882a593Smuzhiyun * | +--+ |
17*4882a593Smuzhiyun * in >>-----[ /N ]--->| | +-----+ |
18*4882a593Smuzhiyun * | | |------| DCO |---->> out
19*4882a593Smuzhiyun * | +--------->| | +--v--+ |
20*4882a593Smuzhiyun * | | +--+ | |
21*4882a593Smuzhiyun * | | | |
22*4882a593Smuzhiyun * | +--[ *(M + (F/Fmax) ]<--+ |
23*4882a593Smuzhiyun * | |
24*4882a593Smuzhiyun * +--------------------------------+
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun * out = in * (m + frac / frac_max) / n
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <linux/clk-provider.h>
30*4882a593Smuzhiyun #include <linux/delay.h>
31*4882a593Smuzhiyun #include <linux/err.h>
32*4882a593Smuzhiyun #include <linux/io.h>
33*4882a593Smuzhiyun #include <linux/math64.h>
34*4882a593Smuzhiyun #include <linux/module.h>
35*4882a593Smuzhiyun #include <linux/rational.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include "clk-regmap.h"
38*4882a593Smuzhiyun #include "clk-pll.h"
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static inline struct meson_clk_pll_data *
meson_clk_pll_data(struct clk_regmap * clk)41*4882a593Smuzhiyun meson_clk_pll_data(struct clk_regmap *clk)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun return (struct meson_clk_pll_data *)clk->data;
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
__pll_round_closest_mult(struct meson_clk_pll_data * pll)46*4882a593Smuzhiyun static int __pll_round_closest_mult(struct meson_clk_pll_data *pll)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun if ((pll->flags & CLK_MESON_PLL_ROUND_CLOSEST) &&
49*4882a593Smuzhiyun !MESON_PARM_APPLICABLE(&pll->frac))
50*4882a593Smuzhiyun return 1;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun return 0;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
__pll_params_to_rate(unsigned long parent_rate,unsigned int m,unsigned int n,unsigned int frac,struct meson_clk_pll_data * pll)55*4882a593Smuzhiyun static unsigned long __pll_params_to_rate(unsigned long parent_rate,
56*4882a593Smuzhiyun unsigned int m, unsigned int n,
57*4882a593Smuzhiyun unsigned int frac,
58*4882a593Smuzhiyun struct meson_clk_pll_data *pll)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun u64 rate = (u64)parent_rate * m;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun if (frac && MESON_PARM_APPLICABLE(&pll->frac)) {
63*4882a593Smuzhiyun u64 frac_rate = (u64)parent_rate * frac;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun rate += DIV_ROUND_UP_ULL(frac_rate,
66*4882a593Smuzhiyun (1 << pll->frac.width));
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun return DIV_ROUND_UP_ULL(rate, n);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
meson_clk_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)72*4882a593Smuzhiyun static unsigned long meson_clk_pll_recalc_rate(struct clk_hw *hw,
73*4882a593Smuzhiyun unsigned long parent_rate)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun struct clk_regmap *clk = to_clk_regmap(hw);
76*4882a593Smuzhiyun struct meson_clk_pll_data *pll = meson_clk_pll_data(clk);
77*4882a593Smuzhiyun unsigned int m, n, frac;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun n = meson_parm_read(clk->map, &pll->n);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /*
82*4882a593Smuzhiyun * On some HW, N is set to zero on init. This value is invalid as
83*4882a593Smuzhiyun * it would result in a division by zero. The rate can't be
84*4882a593Smuzhiyun * calculated in this case
85*4882a593Smuzhiyun */
86*4882a593Smuzhiyun if (n == 0)
87*4882a593Smuzhiyun return 0;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun m = meson_parm_read(clk->map, &pll->m);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun frac = MESON_PARM_APPLICABLE(&pll->frac) ?
92*4882a593Smuzhiyun meson_parm_read(clk->map, &pll->frac) :
93*4882a593Smuzhiyun 0;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun return __pll_params_to_rate(parent_rate, m, n, frac, pll);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
__pll_params_with_frac(unsigned long rate,unsigned long parent_rate,unsigned int m,unsigned int n,struct meson_clk_pll_data * pll)98*4882a593Smuzhiyun static unsigned int __pll_params_with_frac(unsigned long rate,
99*4882a593Smuzhiyun unsigned long parent_rate,
100*4882a593Smuzhiyun unsigned int m,
101*4882a593Smuzhiyun unsigned int n,
102*4882a593Smuzhiyun struct meson_clk_pll_data *pll)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun unsigned int frac_max = (1 << pll->frac.width);
105*4882a593Smuzhiyun u64 val = (u64)rate * n;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Bail out if we are already over the requested rate */
108*4882a593Smuzhiyun if (rate < parent_rate * m / n)
109*4882a593Smuzhiyun return 0;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun if (pll->flags & CLK_MESON_PLL_ROUND_CLOSEST)
112*4882a593Smuzhiyun val = DIV_ROUND_CLOSEST_ULL(val * frac_max, parent_rate);
113*4882a593Smuzhiyun else
114*4882a593Smuzhiyun val = div_u64(val * frac_max, parent_rate);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun val -= m * frac_max;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun return min((unsigned int)val, (frac_max - 1));
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
meson_clk_pll_is_better(unsigned long rate,unsigned long best,unsigned long now,struct meson_clk_pll_data * pll)121*4882a593Smuzhiyun static bool meson_clk_pll_is_better(unsigned long rate,
122*4882a593Smuzhiyun unsigned long best,
123*4882a593Smuzhiyun unsigned long now,
124*4882a593Smuzhiyun struct meson_clk_pll_data *pll)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun if (__pll_round_closest_mult(pll)) {
127*4882a593Smuzhiyun /* Round Closest */
128*4882a593Smuzhiyun if (abs(now - rate) < abs(best - rate))
129*4882a593Smuzhiyun return true;
130*4882a593Smuzhiyun } else {
131*4882a593Smuzhiyun /* Round down */
132*4882a593Smuzhiyun if (now <= rate && best < now)
133*4882a593Smuzhiyun return true;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun return false;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
meson_clk_get_pll_table_index(unsigned int index,unsigned int * m,unsigned int * n,struct meson_clk_pll_data * pll)139*4882a593Smuzhiyun static int meson_clk_get_pll_table_index(unsigned int index,
140*4882a593Smuzhiyun unsigned int *m,
141*4882a593Smuzhiyun unsigned int *n,
142*4882a593Smuzhiyun struct meson_clk_pll_data *pll)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun if (!pll->table[index].n)
145*4882a593Smuzhiyun return -EINVAL;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun *m = pll->table[index].m;
148*4882a593Smuzhiyun *n = pll->table[index].n;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
meson_clk_get_pll_range_m(unsigned long rate,unsigned long parent_rate,unsigned int n,struct meson_clk_pll_data * pll)153*4882a593Smuzhiyun static unsigned int meson_clk_get_pll_range_m(unsigned long rate,
154*4882a593Smuzhiyun unsigned long parent_rate,
155*4882a593Smuzhiyun unsigned int n,
156*4882a593Smuzhiyun struct meson_clk_pll_data *pll)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun u64 val = (u64)rate * n;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun if (__pll_round_closest_mult(pll))
161*4882a593Smuzhiyun return DIV_ROUND_CLOSEST_ULL(val, parent_rate);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun return div_u64(val, parent_rate);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
meson_clk_get_pll_range_index(unsigned long rate,unsigned long parent_rate,unsigned int index,unsigned int * m,unsigned int * n,struct meson_clk_pll_data * pll)166*4882a593Smuzhiyun static int meson_clk_get_pll_range_index(unsigned long rate,
167*4882a593Smuzhiyun unsigned long parent_rate,
168*4882a593Smuzhiyun unsigned int index,
169*4882a593Smuzhiyun unsigned int *m,
170*4882a593Smuzhiyun unsigned int *n,
171*4882a593Smuzhiyun struct meson_clk_pll_data *pll)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun *n = index + 1;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* Check the predivider range */
176*4882a593Smuzhiyun if (*n >= (1 << pll->n.width))
177*4882a593Smuzhiyun return -EINVAL;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun if (*n == 1) {
180*4882a593Smuzhiyun /* Get the boundaries out the way */
181*4882a593Smuzhiyun if (rate <= pll->range->min * parent_rate) {
182*4882a593Smuzhiyun *m = pll->range->min;
183*4882a593Smuzhiyun return -ENODATA;
184*4882a593Smuzhiyun } else if (rate >= pll->range->max * parent_rate) {
185*4882a593Smuzhiyun *m = pll->range->max;
186*4882a593Smuzhiyun return -ENODATA;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun *m = meson_clk_get_pll_range_m(rate, parent_rate, *n, pll);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* the pre-divider gives a multiplier too big - stop */
193*4882a593Smuzhiyun if (*m >= (1 << pll->m.width))
194*4882a593Smuzhiyun return -EINVAL;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return 0;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
meson_clk_get_pll_get_index(unsigned long rate,unsigned long parent_rate,unsigned int index,unsigned int * m,unsigned int * n,struct meson_clk_pll_data * pll)199*4882a593Smuzhiyun static int meson_clk_get_pll_get_index(unsigned long rate,
200*4882a593Smuzhiyun unsigned long parent_rate,
201*4882a593Smuzhiyun unsigned int index,
202*4882a593Smuzhiyun unsigned int *m,
203*4882a593Smuzhiyun unsigned int *n,
204*4882a593Smuzhiyun struct meson_clk_pll_data *pll)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun if (pll->range)
207*4882a593Smuzhiyun return meson_clk_get_pll_range_index(rate, parent_rate,
208*4882a593Smuzhiyun index, m, n, pll);
209*4882a593Smuzhiyun else if (pll->table)
210*4882a593Smuzhiyun return meson_clk_get_pll_table_index(index, m, n, pll);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun return -EINVAL;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
meson_clk_get_pll_settings(unsigned long rate,unsigned long parent_rate,unsigned int * best_m,unsigned int * best_n,struct meson_clk_pll_data * pll)215*4882a593Smuzhiyun static int meson_clk_get_pll_settings(unsigned long rate,
216*4882a593Smuzhiyun unsigned long parent_rate,
217*4882a593Smuzhiyun unsigned int *best_m,
218*4882a593Smuzhiyun unsigned int *best_n,
219*4882a593Smuzhiyun struct meson_clk_pll_data *pll)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun unsigned long best = 0, now = 0;
222*4882a593Smuzhiyun unsigned int i, m, n;
223*4882a593Smuzhiyun int ret;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun for (i = 0, ret = 0; !ret; i++) {
226*4882a593Smuzhiyun ret = meson_clk_get_pll_get_index(rate, parent_rate,
227*4882a593Smuzhiyun i, &m, &n, pll);
228*4882a593Smuzhiyun if (ret == -EINVAL)
229*4882a593Smuzhiyun break;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun now = __pll_params_to_rate(parent_rate, m, n, 0, pll);
232*4882a593Smuzhiyun if (meson_clk_pll_is_better(rate, best, now, pll)) {
233*4882a593Smuzhiyun best = now;
234*4882a593Smuzhiyun *best_m = m;
235*4882a593Smuzhiyun *best_n = n;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun if (now == rate)
238*4882a593Smuzhiyun break;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun return best ? 0 : -EINVAL;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
meson_clk_pll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)245*4882a593Smuzhiyun static long meson_clk_pll_round_rate(struct clk_hw *hw, unsigned long rate,
246*4882a593Smuzhiyun unsigned long *parent_rate)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun struct clk_regmap *clk = to_clk_regmap(hw);
249*4882a593Smuzhiyun struct meson_clk_pll_data *pll = meson_clk_pll_data(clk);
250*4882a593Smuzhiyun unsigned int m, n, frac;
251*4882a593Smuzhiyun unsigned long round;
252*4882a593Smuzhiyun int ret;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun ret = meson_clk_get_pll_settings(rate, *parent_rate, &m, &n, pll);
255*4882a593Smuzhiyun if (ret)
256*4882a593Smuzhiyun return meson_clk_pll_recalc_rate(hw, *parent_rate);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun round = __pll_params_to_rate(*parent_rate, m, n, 0, pll);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun if (!MESON_PARM_APPLICABLE(&pll->frac) || rate == round)
261*4882a593Smuzhiyun return round;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /*
264*4882a593Smuzhiyun * The rate provided by the setting is not an exact match, let's
265*4882a593Smuzhiyun * try to improve the result using the fractional parameter
266*4882a593Smuzhiyun */
267*4882a593Smuzhiyun frac = __pll_params_with_frac(rate, *parent_rate, m, n, pll);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun return __pll_params_to_rate(*parent_rate, m, n, frac, pll);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
meson_clk_pll_wait_lock(struct clk_hw * hw)272*4882a593Smuzhiyun static int meson_clk_pll_wait_lock(struct clk_hw *hw)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun struct clk_regmap *clk = to_clk_regmap(hw);
275*4882a593Smuzhiyun struct meson_clk_pll_data *pll = meson_clk_pll_data(clk);
276*4882a593Smuzhiyun int delay = 24000000;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun do {
279*4882a593Smuzhiyun /* Is the clock locked now ? */
280*4882a593Smuzhiyun if (meson_parm_read(clk->map, &pll->l))
281*4882a593Smuzhiyun return 0;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun delay--;
284*4882a593Smuzhiyun } while (delay > 0);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun return -ETIMEDOUT;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
meson_clk_pll_init(struct clk_hw * hw)289*4882a593Smuzhiyun static int meson_clk_pll_init(struct clk_hw *hw)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun struct clk_regmap *clk = to_clk_regmap(hw);
292*4882a593Smuzhiyun struct meson_clk_pll_data *pll = meson_clk_pll_data(clk);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun if (pll->init_count) {
295*4882a593Smuzhiyun meson_parm_write(clk->map, &pll->rst, 1);
296*4882a593Smuzhiyun regmap_multi_reg_write(clk->map, pll->init_regs,
297*4882a593Smuzhiyun pll->init_count);
298*4882a593Smuzhiyun meson_parm_write(clk->map, &pll->rst, 0);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun return 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
meson_clk_pll_is_enabled(struct clk_hw * hw)304*4882a593Smuzhiyun static int meson_clk_pll_is_enabled(struct clk_hw *hw)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun struct clk_regmap *clk = to_clk_regmap(hw);
307*4882a593Smuzhiyun struct meson_clk_pll_data *pll = meson_clk_pll_data(clk);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun if (meson_parm_read(clk->map, &pll->rst) ||
310*4882a593Smuzhiyun !meson_parm_read(clk->map, &pll->en) ||
311*4882a593Smuzhiyun !meson_parm_read(clk->map, &pll->l))
312*4882a593Smuzhiyun return 0;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun return 1;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
meson_clk_pcie_pll_enable(struct clk_hw * hw)317*4882a593Smuzhiyun static int meson_clk_pcie_pll_enable(struct clk_hw *hw)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun meson_clk_pll_init(hw);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if (meson_clk_pll_wait_lock(hw))
322*4882a593Smuzhiyun return -EIO;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun return 0;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
meson_clk_pll_enable(struct clk_hw * hw)327*4882a593Smuzhiyun static int meson_clk_pll_enable(struct clk_hw *hw)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun struct clk_regmap *clk = to_clk_regmap(hw);
330*4882a593Smuzhiyun struct meson_clk_pll_data *pll = meson_clk_pll_data(clk);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* do nothing if the PLL is already enabled */
333*4882a593Smuzhiyun if (clk_hw_is_enabled(hw))
334*4882a593Smuzhiyun return 0;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* Make sure the pll is in reset */
337*4882a593Smuzhiyun meson_parm_write(clk->map, &pll->rst, 1);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /* Enable the pll */
340*4882a593Smuzhiyun meson_parm_write(clk->map, &pll->en, 1);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* Take the pll out reset */
343*4882a593Smuzhiyun meson_parm_write(clk->map, &pll->rst, 0);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun if (meson_clk_pll_wait_lock(hw))
346*4882a593Smuzhiyun return -EIO;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun return 0;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
meson_clk_pll_disable(struct clk_hw * hw)351*4882a593Smuzhiyun static void meson_clk_pll_disable(struct clk_hw *hw)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun struct clk_regmap *clk = to_clk_regmap(hw);
354*4882a593Smuzhiyun struct meson_clk_pll_data *pll = meson_clk_pll_data(clk);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /* Put the pll is in reset */
357*4882a593Smuzhiyun meson_parm_write(clk->map, &pll->rst, 1);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /* Disable the pll */
360*4882a593Smuzhiyun meson_parm_write(clk->map, &pll->en, 0);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
meson_clk_pll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)363*4882a593Smuzhiyun static int meson_clk_pll_set_rate(struct clk_hw *hw, unsigned long rate,
364*4882a593Smuzhiyun unsigned long parent_rate)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun struct clk_regmap *clk = to_clk_regmap(hw);
367*4882a593Smuzhiyun struct meson_clk_pll_data *pll = meson_clk_pll_data(clk);
368*4882a593Smuzhiyun unsigned int enabled, m, n, frac = 0;
369*4882a593Smuzhiyun unsigned long old_rate;
370*4882a593Smuzhiyun int ret;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun if (parent_rate == 0 || rate == 0)
373*4882a593Smuzhiyun return -EINVAL;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun old_rate = clk_hw_get_rate(hw);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun ret = meson_clk_get_pll_settings(rate, parent_rate, &m, &n, pll);
378*4882a593Smuzhiyun if (ret)
379*4882a593Smuzhiyun return ret;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun enabled = meson_parm_read(clk->map, &pll->en);
382*4882a593Smuzhiyun if (enabled)
383*4882a593Smuzhiyun meson_clk_pll_disable(hw);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun meson_parm_write(clk->map, &pll->n, n);
386*4882a593Smuzhiyun meson_parm_write(clk->map, &pll->m, m);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun if (MESON_PARM_APPLICABLE(&pll->frac)) {
389*4882a593Smuzhiyun frac = __pll_params_with_frac(rate, parent_rate, m, n, pll);
390*4882a593Smuzhiyun meson_parm_write(clk->map, &pll->frac, frac);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* If the pll is stopped, bail out now */
394*4882a593Smuzhiyun if (!enabled)
395*4882a593Smuzhiyun return 0;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun ret = meson_clk_pll_enable(hw);
398*4882a593Smuzhiyun if (ret) {
399*4882a593Smuzhiyun pr_warn("%s: pll did not lock, trying to restore old rate %lu\n",
400*4882a593Smuzhiyun __func__, old_rate);
401*4882a593Smuzhiyun /*
402*4882a593Smuzhiyun * FIXME: Do we really need/want this HACK ?
403*4882a593Smuzhiyun * It looks unsafe. what happens if the clock gets into a
404*4882a593Smuzhiyun * broken state and we can't lock back on the old_rate ? Looks
405*4882a593Smuzhiyun * like an infinite recursion is possible
406*4882a593Smuzhiyun */
407*4882a593Smuzhiyun meson_clk_pll_set_rate(hw, old_rate, parent_rate);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun return ret;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun /*
414*4882a593Smuzhiyun * The Meson G12A PCIE PLL is fined tuned to deliver a very precise
415*4882a593Smuzhiyun * 100MHz reference clock for the PCIe Analog PHY, and thus requires
416*4882a593Smuzhiyun * a strict register sequence to enable the PLL.
417*4882a593Smuzhiyun * To simplify, re-use the _init() op to enable the PLL and keep
418*4882a593Smuzhiyun * the other ops except set_rate since the rate is fixed.
419*4882a593Smuzhiyun */
420*4882a593Smuzhiyun const struct clk_ops meson_clk_pcie_pll_ops = {
421*4882a593Smuzhiyun .recalc_rate = meson_clk_pll_recalc_rate,
422*4882a593Smuzhiyun .round_rate = meson_clk_pll_round_rate,
423*4882a593Smuzhiyun .is_enabled = meson_clk_pll_is_enabled,
424*4882a593Smuzhiyun .enable = meson_clk_pcie_pll_enable,
425*4882a593Smuzhiyun .disable = meson_clk_pll_disable
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(meson_clk_pcie_pll_ops);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun const struct clk_ops meson_clk_pll_ops = {
430*4882a593Smuzhiyun .init = meson_clk_pll_init,
431*4882a593Smuzhiyun .recalc_rate = meson_clk_pll_recalc_rate,
432*4882a593Smuzhiyun .round_rate = meson_clk_pll_round_rate,
433*4882a593Smuzhiyun .set_rate = meson_clk_pll_set_rate,
434*4882a593Smuzhiyun .is_enabled = meson_clk_pll_is_enabled,
435*4882a593Smuzhiyun .enable = meson_clk_pll_enable,
436*4882a593Smuzhiyun .disable = meson_clk_pll_disable
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(meson_clk_pll_ops);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun const struct clk_ops meson_clk_pll_ro_ops = {
441*4882a593Smuzhiyun .recalc_rate = meson_clk_pll_recalc_rate,
442*4882a593Smuzhiyun .is_enabled = meson_clk_pll_is_enabled,
443*4882a593Smuzhiyun };
444*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(meson_clk_pll_ro_ops);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun MODULE_DESCRIPTION("Amlogic PLL driver");
447*4882a593Smuzhiyun MODULE_AUTHOR("Carlo Caione <carlo@endlessm.com>");
448*4882a593Smuzhiyun MODULE_AUTHOR("Jerome Brunet <jbrunet@baylibre.com>");
449*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
450