xref: /OK3568_Linux_fs/kernel/drivers/clk/meson/clk-phase.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018 BayLibre, SAS.
4*4882a593Smuzhiyun  * Author: Jerome Brunet <jbrunet@baylibre.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include "clk-regmap.h"
11*4882a593Smuzhiyun #include "clk-phase.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define phase_step(_width) (360 / (1 << (_width)))
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun static inline struct meson_clk_phase_data *
meson_clk_phase_data(struct clk_regmap * clk)16*4882a593Smuzhiyun meson_clk_phase_data(struct clk_regmap *clk)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun 	return (struct meson_clk_phase_data *)clk->data;
19*4882a593Smuzhiyun }
20*4882a593Smuzhiyun 
meson_clk_degrees_from_val(unsigned int val,unsigned int width)21*4882a593Smuzhiyun static int meson_clk_degrees_from_val(unsigned int val, unsigned int width)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun 	return phase_step(width) * val;
24*4882a593Smuzhiyun }
25*4882a593Smuzhiyun 
meson_clk_degrees_to_val(int degrees,unsigned int width)26*4882a593Smuzhiyun static unsigned int meson_clk_degrees_to_val(int degrees, unsigned int width)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun 	unsigned int val = DIV_ROUND_CLOSEST(degrees, phase_step(width));
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	/*
31*4882a593Smuzhiyun 	 * This last calculation is here for cases when degrees is rounded
32*4882a593Smuzhiyun 	 * to 360, in which case val == (1 << width).
33*4882a593Smuzhiyun 	 */
34*4882a593Smuzhiyun 	return val % (1 << width);
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun 
meson_clk_phase_get_phase(struct clk_hw * hw)37*4882a593Smuzhiyun static int meson_clk_phase_get_phase(struct clk_hw *hw)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	struct clk_regmap *clk = to_clk_regmap(hw);
40*4882a593Smuzhiyun 	struct meson_clk_phase_data *phase = meson_clk_phase_data(clk);
41*4882a593Smuzhiyun 	unsigned int val;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	val = meson_parm_read(clk->map, &phase->ph);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	return meson_clk_degrees_from_val(val, phase->ph.width);
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun 
meson_clk_phase_set_phase(struct clk_hw * hw,int degrees)48*4882a593Smuzhiyun static int meson_clk_phase_set_phase(struct clk_hw *hw, int degrees)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	struct clk_regmap *clk = to_clk_regmap(hw);
51*4882a593Smuzhiyun 	struct meson_clk_phase_data *phase = meson_clk_phase_data(clk);
52*4882a593Smuzhiyun 	unsigned int val;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	val = meson_clk_degrees_to_val(degrees, phase->ph.width);
55*4882a593Smuzhiyun 	meson_parm_write(clk->map, &phase->ph, val);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	return 0;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun const struct clk_ops meson_clk_phase_ops = {
61*4882a593Smuzhiyun 	.get_phase	= meson_clk_phase_get_phase,
62*4882a593Smuzhiyun 	.set_phase	= meson_clk_phase_set_phase,
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(meson_clk_phase_ops);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun  * This is a special clock for the audio controller.
68*4882a593Smuzhiyun  * The phase of mst_sclk clock output can be controlled independently
69*4882a593Smuzhiyun  * for the outside world (ph0), the tdmout (ph1) and tdmin (ph2).
70*4882a593Smuzhiyun  * Controlling these 3 phases as just one makes things simpler and
71*4882a593Smuzhiyun  * give the same clock view to all the element on the i2s bus.
72*4882a593Smuzhiyun  * If necessary, we can still control the phase in the tdm block
73*4882a593Smuzhiyun  * which makes these independent control redundant.
74*4882a593Smuzhiyun  */
75*4882a593Smuzhiyun static inline struct meson_clk_triphase_data *
meson_clk_triphase_data(struct clk_regmap * clk)76*4882a593Smuzhiyun meson_clk_triphase_data(struct clk_regmap *clk)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	return (struct meson_clk_triphase_data *)clk->data;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
meson_clk_triphase_sync(struct clk_hw * hw)81*4882a593Smuzhiyun static int meson_clk_triphase_sync(struct clk_hw *hw)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	struct clk_regmap *clk = to_clk_regmap(hw);
84*4882a593Smuzhiyun 	struct meson_clk_triphase_data *tph = meson_clk_triphase_data(clk);
85*4882a593Smuzhiyun 	unsigned int val;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	/* Get phase 0 and sync it to phase 1 and 2 */
88*4882a593Smuzhiyun 	val = meson_parm_read(clk->map, &tph->ph0);
89*4882a593Smuzhiyun 	meson_parm_write(clk->map, &tph->ph1, val);
90*4882a593Smuzhiyun 	meson_parm_write(clk->map, &tph->ph2, val);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	return 0;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
meson_clk_triphase_get_phase(struct clk_hw * hw)95*4882a593Smuzhiyun static int meson_clk_triphase_get_phase(struct clk_hw *hw)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	struct clk_regmap *clk = to_clk_regmap(hw);
98*4882a593Smuzhiyun 	struct meson_clk_triphase_data *tph = meson_clk_triphase_data(clk);
99*4882a593Smuzhiyun 	unsigned int val;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/* Phase are in sync, reading phase 0 is enough */
102*4882a593Smuzhiyun 	val = meson_parm_read(clk->map, &tph->ph0);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	return meson_clk_degrees_from_val(val, tph->ph0.width);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
meson_clk_triphase_set_phase(struct clk_hw * hw,int degrees)107*4882a593Smuzhiyun static int meson_clk_triphase_set_phase(struct clk_hw *hw, int degrees)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	struct clk_regmap *clk = to_clk_regmap(hw);
110*4882a593Smuzhiyun 	struct meson_clk_triphase_data *tph = meson_clk_triphase_data(clk);
111*4882a593Smuzhiyun 	unsigned int val;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	val = meson_clk_degrees_to_val(degrees, tph->ph0.width);
114*4882a593Smuzhiyun 	meson_parm_write(clk->map, &tph->ph0, val);
115*4882a593Smuzhiyun 	meson_parm_write(clk->map, &tph->ph1, val);
116*4882a593Smuzhiyun 	meson_parm_write(clk->map, &tph->ph2, val);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	return 0;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun const struct clk_ops meson_clk_triphase_ops = {
122*4882a593Smuzhiyun 	.init		= meson_clk_triphase_sync,
123*4882a593Smuzhiyun 	.get_phase	= meson_clk_triphase_get_phase,
124*4882a593Smuzhiyun 	.set_phase	= meson_clk_triphase_set_phase,
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(meson_clk_triphase_ops);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /*
129*4882a593Smuzhiyun  * This is a special clock for the audio controller.
130*4882a593Smuzhiyun  * This drive a bit clock inverter for which the
131*4882a593Smuzhiyun  * opposite value of the inverter bit needs to be manually
132*4882a593Smuzhiyun  * set into another bit
133*4882a593Smuzhiyun  */
134*4882a593Smuzhiyun static inline struct meson_sclk_ws_inv_data *
meson_sclk_ws_inv_data(struct clk_regmap * clk)135*4882a593Smuzhiyun meson_sclk_ws_inv_data(struct clk_regmap *clk)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	return (struct meson_sclk_ws_inv_data *)clk->data;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
meson_sclk_ws_inv_sync(struct clk_hw * hw)140*4882a593Smuzhiyun static int meson_sclk_ws_inv_sync(struct clk_hw *hw)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	struct clk_regmap *clk = to_clk_regmap(hw);
143*4882a593Smuzhiyun 	struct meson_sclk_ws_inv_data *tph = meson_sclk_ws_inv_data(clk);
144*4882a593Smuzhiyun 	unsigned int val;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* Get phase and sync the inverted value to ws */
147*4882a593Smuzhiyun 	val = meson_parm_read(clk->map, &tph->ph);
148*4882a593Smuzhiyun 	meson_parm_write(clk->map, &tph->ws, val ? 0 : 1);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
meson_sclk_ws_inv_get_phase(struct clk_hw * hw)153*4882a593Smuzhiyun static int meson_sclk_ws_inv_get_phase(struct clk_hw *hw)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	struct clk_regmap *clk = to_clk_regmap(hw);
156*4882a593Smuzhiyun 	struct meson_sclk_ws_inv_data *tph = meson_sclk_ws_inv_data(clk);
157*4882a593Smuzhiyun 	unsigned int val;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	val = meson_parm_read(clk->map, &tph->ph);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	return meson_clk_degrees_from_val(val, tph->ph.width);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
meson_sclk_ws_inv_set_phase(struct clk_hw * hw,int degrees)164*4882a593Smuzhiyun static int meson_sclk_ws_inv_set_phase(struct clk_hw *hw, int degrees)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	struct clk_regmap *clk = to_clk_regmap(hw);
167*4882a593Smuzhiyun 	struct meson_sclk_ws_inv_data *tph = meson_sclk_ws_inv_data(clk);
168*4882a593Smuzhiyun 	unsigned int val;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	val = meson_clk_degrees_to_val(degrees, tph->ph.width);
171*4882a593Smuzhiyun 	meson_parm_write(clk->map, &tph->ph, val);
172*4882a593Smuzhiyun 	meson_parm_write(clk->map, &tph->ws, val ? 0 : 1);
173*4882a593Smuzhiyun 	return 0;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun const struct clk_ops meson_sclk_ws_inv_ops = {
177*4882a593Smuzhiyun 	.init		= meson_sclk_ws_inv_sync,
178*4882a593Smuzhiyun 	.get_phase	= meson_sclk_ws_inv_get_phase,
179*4882a593Smuzhiyun 	.set_phase	= meson_sclk_ws_inv_set_phase,
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(meson_sclk_ws_inv_ops);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun MODULE_DESCRIPTION("Amlogic phase driver");
185*4882a593Smuzhiyun MODULE_AUTHOR("Jerome Brunet <jbrunet@baylibre.com>");
186*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
187