xref: /OK3568_Linux_fs/kernel/drivers/clk/meson/clk-dualdiv.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2017 BayLibre, SAS
4*4882a593Smuzhiyun  * Author: Neil Armstrong <narmstrong@baylibre.com>
5*4882a593Smuzhiyun  * Author: Jerome Brunet <jbrunet@baylibre.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun  * The AO Domain embeds a dual/divider to generate a more precise
10*4882a593Smuzhiyun  * 32,768KHz clock for low-power suspend mode and CEC.
11*4882a593Smuzhiyun  *     ______   ______
12*4882a593Smuzhiyun  *    |      | |      |
13*4882a593Smuzhiyun  *    | Div1 |-| Cnt1 |
14*4882a593Smuzhiyun  *   /|______| |______|\
15*4882a593Smuzhiyun  * -|  ______   ______  X--> Out
16*4882a593Smuzhiyun  *   \|      | |      |/
17*4882a593Smuzhiyun  *    | Div2 |-| Cnt2 |
18*4882a593Smuzhiyun  *    |______| |______|
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * The dividing can be switched to single or dual, with a counter
21*4882a593Smuzhiyun  * for each divider to set when the switching is done.
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <linux/clk-provider.h>
25*4882a593Smuzhiyun #include <linux/module.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include "clk-regmap.h"
28*4882a593Smuzhiyun #include "clk-dualdiv.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun static inline struct meson_clk_dualdiv_data *
meson_clk_dualdiv_data(struct clk_regmap * clk)31*4882a593Smuzhiyun meson_clk_dualdiv_data(struct clk_regmap *clk)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	return (struct meson_clk_dualdiv_data *)clk->data;
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun static unsigned long
__dualdiv_param_to_rate(unsigned long parent_rate,const struct meson_clk_dualdiv_param * p)37*4882a593Smuzhiyun __dualdiv_param_to_rate(unsigned long parent_rate,
38*4882a593Smuzhiyun 			const struct meson_clk_dualdiv_param *p)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	if (!p->dual)
41*4882a593Smuzhiyun 		return DIV_ROUND_CLOSEST(parent_rate, p->n1);
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	return DIV_ROUND_CLOSEST(parent_rate * (p->m1 + p->m2),
44*4882a593Smuzhiyun 				 p->n1 * p->m1 + p->n2 * p->m2);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun 
meson_clk_dualdiv_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)47*4882a593Smuzhiyun static unsigned long meson_clk_dualdiv_recalc_rate(struct clk_hw *hw,
48*4882a593Smuzhiyun 						   unsigned long parent_rate)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	struct clk_regmap *clk = to_clk_regmap(hw);
51*4882a593Smuzhiyun 	struct meson_clk_dualdiv_data *dualdiv = meson_clk_dualdiv_data(clk);
52*4882a593Smuzhiyun 	struct meson_clk_dualdiv_param setting;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	setting.dual = meson_parm_read(clk->map, &dualdiv->dual);
55*4882a593Smuzhiyun 	setting.n1 = meson_parm_read(clk->map, &dualdiv->n1) + 1;
56*4882a593Smuzhiyun 	setting.m1 = meson_parm_read(clk->map, &dualdiv->m1) + 1;
57*4882a593Smuzhiyun 	setting.n2 = meson_parm_read(clk->map, &dualdiv->n2) + 1;
58*4882a593Smuzhiyun 	setting.m2 = meson_parm_read(clk->map, &dualdiv->m2) + 1;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	return __dualdiv_param_to_rate(parent_rate, &setting);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun static const struct meson_clk_dualdiv_param *
__dualdiv_get_setting(unsigned long rate,unsigned long parent_rate,struct meson_clk_dualdiv_data * dualdiv)64*4882a593Smuzhiyun __dualdiv_get_setting(unsigned long rate, unsigned long parent_rate,
65*4882a593Smuzhiyun 		      struct meson_clk_dualdiv_data *dualdiv)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	const struct meson_clk_dualdiv_param *table = dualdiv->table;
68*4882a593Smuzhiyun 	unsigned long best = 0, now = 0;
69*4882a593Smuzhiyun 	unsigned int i, best_i = 0;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	if (!table)
72*4882a593Smuzhiyun 		return NULL;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	for (i = 0; table[i].n1; i++) {
75*4882a593Smuzhiyun 		now = __dualdiv_param_to_rate(parent_rate, &table[i]);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 		/* If we get an exact match, don't bother any further */
78*4882a593Smuzhiyun 		if (now == rate) {
79*4882a593Smuzhiyun 			return &table[i];
80*4882a593Smuzhiyun 		} else if (abs(now - rate) < abs(best - rate)) {
81*4882a593Smuzhiyun 			best = now;
82*4882a593Smuzhiyun 			best_i = i;
83*4882a593Smuzhiyun 		}
84*4882a593Smuzhiyun 	}
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	return (struct meson_clk_dualdiv_param *)&table[best_i];
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
meson_clk_dualdiv_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)89*4882a593Smuzhiyun static long meson_clk_dualdiv_round_rate(struct clk_hw *hw, unsigned long rate,
90*4882a593Smuzhiyun 					 unsigned long *parent_rate)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	struct clk_regmap *clk = to_clk_regmap(hw);
93*4882a593Smuzhiyun 	struct meson_clk_dualdiv_data *dualdiv = meson_clk_dualdiv_data(clk);
94*4882a593Smuzhiyun 	const struct meson_clk_dualdiv_param *setting =
95*4882a593Smuzhiyun 		__dualdiv_get_setting(rate, *parent_rate, dualdiv);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	if (!setting)
98*4882a593Smuzhiyun 		return meson_clk_dualdiv_recalc_rate(hw, *parent_rate);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	return __dualdiv_param_to_rate(*parent_rate, setting);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
meson_clk_dualdiv_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)103*4882a593Smuzhiyun static int meson_clk_dualdiv_set_rate(struct clk_hw *hw, unsigned long rate,
104*4882a593Smuzhiyun 				      unsigned long parent_rate)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	struct clk_regmap *clk = to_clk_regmap(hw);
107*4882a593Smuzhiyun 	struct meson_clk_dualdiv_data *dualdiv = meson_clk_dualdiv_data(clk);
108*4882a593Smuzhiyun 	const struct meson_clk_dualdiv_param *setting =
109*4882a593Smuzhiyun 		__dualdiv_get_setting(rate, parent_rate, dualdiv);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	if (!setting)
112*4882a593Smuzhiyun 		return -EINVAL;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	meson_parm_write(clk->map, &dualdiv->dual, setting->dual);
115*4882a593Smuzhiyun 	meson_parm_write(clk->map, &dualdiv->n1, setting->n1 - 1);
116*4882a593Smuzhiyun 	meson_parm_write(clk->map, &dualdiv->m1, setting->m1 - 1);
117*4882a593Smuzhiyun 	meson_parm_write(clk->map, &dualdiv->n2, setting->n2 - 1);
118*4882a593Smuzhiyun 	meson_parm_write(clk->map, &dualdiv->m2, setting->m2 - 1);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	return 0;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun const struct clk_ops meson_clk_dualdiv_ops = {
124*4882a593Smuzhiyun 	.recalc_rate	= meson_clk_dualdiv_recalc_rate,
125*4882a593Smuzhiyun 	.round_rate	= meson_clk_dualdiv_round_rate,
126*4882a593Smuzhiyun 	.set_rate	= meson_clk_dualdiv_set_rate,
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(meson_clk_dualdiv_ops);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun const struct clk_ops meson_clk_dualdiv_ro_ops = {
131*4882a593Smuzhiyun 	.recalc_rate	= meson_clk_dualdiv_recalc_rate,
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(meson_clk_dualdiv_ro_ops);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun MODULE_DESCRIPTION("Amlogic dual divider driver");
136*4882a593Smuzhiyun MODULE_AUTHOR("Neil Armstrong <narmstrong@baylibre.com>");
137*4882a593Smuzhiyun MODULE_AUTHOR("Jerome Brunet <jbrunet@baylibre.com>");
138*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
139