xref: /OK3568_Linux_fs/kernel/drivers/clk/meson/axg-audio.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018 BayLibre, SAS.
4*4882a593Smuzhiyun  * Author: Jerome Brunet <jbrunet@baylibre.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/regmap.h>
14*4882a593Smuzhiyun #include <linux/reset.h>
15*4882a593Smuzhiyun #include <linux/reset-controller.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "axg-audio.h"
19*4882a593Smuzhiyun #include "clk-regmap.h"
20*4882a593Smuzhiyun #include "clk-phase.h"
21*4882a593Smuzhiyun #include "sclk-div.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define AUD_GATE(_name, _reg, _bit, _pname, _iflags) {			\
24*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){				\
25*4882a593Smuzhiyun 		.offset = (_reg),					\
26*4882a593Smuzhiyun 		.bit_idx = (_bit),					\
27*4882a593Smuzhiyun 	},								\
28*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data) {				\
29*4882a593Smuzhiyun 		.name = "aud_"#_name,					\
30*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,				\
31*4882a593Smuzhiyun 		.parent_names = (const char *[]){ #_pname },		\
32*4882a593Smuzhiyun 		.num_parents = 1,					\
33*4882a593Smuzhiyun 		.flags = CLK_DUTY_CYCLE_PARENT | (_iflags),		\
34*4882a593Smuzhiyun 	},								\
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define AUD_MUX(_name, _reg, _mask, _shift, _dflags, _pdata, _iflags) {	\
38*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){				\
39*4882a593Smuzhiyun 		.offset = (_reg),					\
40*4882a593Smuzhiyun 		.mask = (_mask),					\
41*4882a593Smuzhiyun 		.shift = (_shift),					\
42*4882a593Smuzhiyun 		.flags = (_dflags),					\
43*4882a593Smuzhiyun 	},								\
44*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){				\
45*4882a593Smuzhiyun 		.name = "aud_"#_name,					\
46*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,				\
47*4882a593Smuzhiyun 		.parent_data = _pdata,					\
48*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(_pdata),			\
49*4882a593Smuzhiyun 		.flags = CLK_DUTY_CYCLE_PARENT | (_iflags),		\
50*4882a593Smuzhiyun 	},								\
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define AUD_DIV(_name, _reg, _shift, _width, _dflags, _pname, _iflags) { \
54*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){				\
55*4882a593Smuzhiyun 		.offset = (_reg),					\
56*4882a593Smuzhiyun 		.shift = (_shift),					\
57*4882a593Smuzhiyun 		.width = (_width),					\
58*4882a593Smuzhiyun 		.flags = (_dflags),					\
59*4882a593Smuzhiyun 	},								\
60*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){				\
61*4882a593Smuzhiyun 		.name = "aud_"#_name,					\
62*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ops,				\
63*4882a593Smuzhiyun 		.parent_names = (const char *[]){ #_pname },		\
64*4882a593Smuzhiyun 		.num_parents = 1,					\
65*4882a593Smuzhiyun 		.flags = (_iflags),					\
66*4882a593Smuzhiyun 	},								\
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define AUD_PCLK_GATE(_name, _reg, _bit) {				\
70*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){				\
71*4882a593Smuzhiyun 		.offset = (_reg),					\
72*4882a593Smuzhiyun 		.bit_idx = (_bit),					\
73*4882a593Smuzhiyun 	},								\
74*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data) {				\
75*4882a593Smuzhiyun 		.name = "aud_"#_name,					\
76*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,				\
77*4882a593Smuzhiyun 		.parent_names = (const char *[]){ "aud_top" },		\
78*4882a593Smuzhiyun 		.num_parents = 1,					\
79*4882a593Smuzhiyun 	},								\
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define AUD_SCLK_DIV(_name, _reg, _div_shift, _div_width,		\
83*4882a593Smuzhiyun 		     _hi_shift, _hi_width, _pname, _iflags) {		\
84*4882a593Smuzhiyun 	.data = &(struct meson_sclk_div_data) {				\
85*4882a593Smuzhiyun 		.div = {						\
86*4882a593Smuzhiyun 			.reg_off = (_reg),				\
87*4882a593Smuzhiyun 			.shift   = (_div_shift),			\
88*4882a593Smuzhiyun 			.width   = (_div_width),			\
89*4882a593Smuzhiyun 		},							\
90*4882a593Smuzhiyun 		.hi = {							\
91*4882a593Smuzhiyun 			.reg_off = (_reg),				\
92*4882a593Smuzhiyun 			.shift   = (_hi_shift),				\
93*4882a593Smuzhiyun 			.width   = (_hi_width),				\
94*4882a593Smuzhiyun 		},							\
95*4882a593Smuzhiyun 	},								\
96*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data) {				\
97*4882a593Smuzhiyun 		.name = "aud_"#_name,					\
98*4882a593Smuzhiyun 		.ops = &meson_sclk_div_ops,				\
99*4882a593Smuzhiyun 		.parent_names = (const char *[]){ #_pname },		\
100*4882a593Smuzhiyun 		.num_parents = 1,					\
101*4882a593Smuzhiyun 		.flags = (_iflags),					\
102*4882a593Smuzhiyun 	},								\
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define AUD_TRIPHASE(_name, _reg, _width, _shift0, _shift1, _shift2,	\
106*4882a593Smuzhiyun 		     _pname, _iflags) {					\
107*4882a593Smuzhiyun 	.data = &(struct meson_clk_triphase_data) {			\
108*4882a593Smuzhiyun 		.ph0 = {						\
109*4882a593Smuzhiyun 			.reg_off = (_reg),				\
110*4882a593Smuzhiyun 			.shift   = (_shift0),				\
111*4882a593Smuzhiyun 			.width   = (_width),				\
112*4882a593Smuzhiyun 		},							\
113*4882a593Smuzhiyun 		.ph1 = {						\
114*4882a593Smuzhiyun 			.reg_off = (_reg),				\
115*4882a593Smuzhiyun 			.shift   = (_shift1),				\
116*4882a593Smuzhiyun 			.width   = (_width),				\
117*4882a593Smuzhiyun 		},							\
118*4882a593Smuzhiyun 		.ph2 = {						\
119*4882a593Smuzhiyun 			.reg_off = (_reg),				\
120*4882a593Smuzhiyun 			.shift   = (_shift2),				\
121*4882a593Smuzhiyun 			.width   = (_width),				\
122*4882a593Smuzhiyun 		},							\
123*4882a593Smuzhiyun 	},								\
124*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data) {				\
125*4882a593Smuzhiyun 		.name = "aud_"#_name,					\
126*4882a593Smuzhiyun 		.ops = &meson_clk_triphase_ops,				\
127*4882a593Smuzhiyun 		.parent_names = (const char *[]){ #_pname },		\
128*4882a593Smuzhiyun 		.num_parents = 1,					\
129*4882a593Smuzhiyun 		.flags = CLK_DUTY_CYCLE_PARENT | (_iflags),		\
130*4882a593Smuzhiyun 	},								\
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define AUD_PHASE(_name, _reg, _width, _shift, _pname, _iflags) {	\
134*4882a593Smuzhiyun 	.data = &(struct meson_clk_phase_data) {			\
135*4882a593Smuzhiyun 		.ph = {							\
136*4882a593Smuzhiyun 			.reg_off = (_reg),				\
137*4882a593Smuzhiyun 			.shift   = (_shift),				\
138*4882a593Smuzhiyun 			.width   = (_width),				\
139*4882a593Smuzhiyun 		},							\
140*4882a593Smuzhiyun 	},								\
141*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data) {				\
142*4882a593Smuzhiyun 		.name = "aud_"#_name,					\
143*4882a593Smuzhiyun 		.ops = &meson_clk_phase_ops,				\
144*4882a593Smuzhiyun 		.parent_names = (const char *[]){ #_pname },		\
145*4882a593Smuzhiyun 		.num_parents = 1,					\
146*4882a593Smuzhiyun 		.flags = (_iflags),					\
147*4882a593Smuzhiyun 	},								\
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define AUD_SCLK_WS(_name, _reg, _width, _shift_ph, _shift_ws, _pname,	\
151*4882a593Smuzhiyun 		    _iflags) {						\
152*4882a593Smuzhiyun 	.data = &(struct meson_sclk_ws_inv_data) {			\
153*4882a593Smuzhiyun 		.ph = {							\
154*4882a593Smuzhiyun 			.reg_off = (_reg),				\
155*4882a593Smuzhiyun 			.shift   = (_shift_ph),				\
156*4882a593Smuzhiyun 			.width   = (_width),				\
157*4882a593Smuzhiyun 		},							\
158*4882a593Smuzhiyun 		.ws = {							\
159*4882a593Smuzhiyun 			.reg_off = (_reg),				\
160*4882a593Smuzhiyun 			.shift   = (_shift_ws),				\
161*4882a593Smuzhiyun 			.width   = (_width),				\
162*4882a593Smuzhiyun 		},							\
163*4882a593Smuzhiyun 	},								\
164*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data) {				\
165*4882a593Smuzhiyun 		.name = "aud_"#_name,					\
166*4882a593Smuzhiyun 		.ops = &meson_clk_phase_ops,				\
167*4882a593Smuzhiyun 		.parent_names = (const char *[]){ #_pname },		\
168*4882a593Smuzhiyun 		.num_parents = 1,					\
169*4882a593Smuzhiyun 		.flags = (_iflags),					\
170*4882a593Smuzhiyun 	},								\
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /* Audio Master Clocks */
174*4882a593Smuzhiyun static const struct clk_parent_data mst_mux_parent_data[] = {
175*4882a593Smuzhiyun 	{ .fw_name = "mst_in0", },
176*4882a593Smuzhiyun 	{ .fw_name = "mst_in1", },
177*4882a593Smuzhiyun 	{ .fw_name = "mst_in2", },
178*4882a593Smuzhiyun 	{ .fw_name = "mst_in3", },
179*4882a593Smuzhiyun 	{ .fw_name = "mst_in4", },
180*4882a593Smuzhiyun 	{ .fw_name = "mst_in5", },
181*4882a593Smuzhiyun 	{ .fw_name = "mst_in6", },
182*4882a593Smuzhiyun 	{ .fw_name = "mst_in7", },
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun #define AUD_MST_MUX(_name, _reg, _flag)					\
186*4882a593Smuzhiyun 	AUD_MUX(_name##_sel, _reg, 0x7, 24, _flag,			\
187*4882a593Smuzhiyun 		mst_mux_parent_data, 0)
188*4882a593Smuzhiyun #define AUD_MST_DIV(_name, _reg, _flag)					\
189*4882a593Smuzhiyun 	AUD_DIV(_name##_div, _reg, 0, 16, _flag,			\
190*4882a593Smuzhiyun 		aud_##_name##_sel, CLK_SET_RATE_PARENT)
191*4882a593Smuzhiyun #define AUD_MST_MCLK_GATE(_name, _reg)					\
192*4882a593Smuzhiyun 	AUD_GATE(_name, _reg, 31, aud_##_name##_div,			\
193*4882a593Smuzhiyun 		 CLK_SET_RATE_PARENT)
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define AUD_MST_MCLK_MUX(_name, _reg)					\
196*4882a593Smuzhiyun 	AUD_MST_MUX(_name, _reg, CLK_MUX_ROUND_CLOSEST)
197*4882a593Smuzhiyun #define AUD_MST_MCLK_DIV(_name, _reg)					\
198*4882a593Smuzhiyun 	AUD_MST_DIV(_name, _reg, CLK_DIVIDER_ROUND_CLOSEST)
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define AUD_MST_SYS_MUX(_name, _reg)					\
201*4882a593Smuzhiyun 	AUD_MST_MUX(_name, _reg, 0)
202*4882a593Smuzhiyun #define AUD_MST_SYS_DIV(_name, _reg)					\
203*4882a593Smuzhiyun 	AUD_MST_DIV(_name, _reg, 0)
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /* Sample Clocks */
206*4882a593Smuzhiyun #define AUD_MST_SCLK_PRE_EN(_name, _reg)				\
207*4882a593Smuzhiyun 	AUD_GATE(mst_##_name##_sclk_pre_en, _reg, 31,			\
208*4882a593Smuzhiyun 		 aud_mst_##_name##_mclk, 0)
209*4882a593Smuzhiyun #define AUD_MST_SCLK_DIV(_name, _reg)					\
210*4882a593Smuzhiyun 	AUD_SCLK_DIV(mst_##_name##_sclk_div, _reg, 20, 10, 0, 0,	\
211*4882a593Smuzhiyun 		     aud_mst_##_name##_sclk_pre_en,			\
212*4882a593Smuzhiyun 		     CLK_SET_RATE_PARENT)
213*4882a593Smuzhiyun #define AUD_MST_SCLK_POST_EN(_name, _reg)				\
214*4882a593Smuzhiyun 	AUD_GATE(mst_##_name##_sclk_post_en, _reg, 30,			\
215*4882a593Smuzhiyun 		 aud_mst_##_name##_sclk_div, CLK_SET_RATE_PARENT)
216*4882a593Smuzhiyun #define AUD_MST_SCLK(_name, _reg)					\
217*4882a593Smuzhiyun 	AUD_TRIPHASE(mst_##_name##_sclk, _reg, 1, 0, 2, 4,		\
218*4882a593Smuzhiyun 		     aud_mst_##_name##_sclk_post_en, CLK_SET_RATE_PARENT)
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #define AUD_MST_LRCLK_DIV(_name, _reg)					\
221*4882a593Smuzhiyun 	AUD_SCLK_DIV(mst_##_name##_lrclk_div, _reg, 0, 10, 10, 10,	\
222*4882a593Smuzhiyun 		     aud_mst_##_name##_sclk_post_en, 0)
223*4882a593Smuzhiyun #define AUD_MST_LRCLK(_name, _reg)					\
224*4882a593Smuzhiyun 	AUD_TRIPHASE(mst_##_name##_lrclk, _reg, 1, 1, 3, 5,		\
225*4882a593Smuzhiyun 		     aud_mst_##_name##_lrclk_div, CLK_SET_RATE_PARENT)
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun /* TDM bit clock sources */
228*4882a593Smuzhiyun static const struct clk_parent_data tdm_sclk_parent_data[] = {
229*4882a593Smuzhiyun 	{ .name = "aud_mst_a_sclk", .index = -1, },
230*4882a593Smuzhiyun 	{ .name = "aud_mst_b_sclk", .index = -1, },
231*4882a593Smuzhiyun 	{ .name = "aud_mst_c_sclk", .index = -1, },
232*4882a593Smuzhiyun 	{ .name = "aud_mst_d_sclk", .index = -1, },
233*4882a593Smuzhiyun 	{ .name = "aud_mst_e_sclk", .index = -1, },
234*4882a593Smuzhiyun 	{ .name = "aud_mst_f_sclk", .index = -1, },
235*4882a593Smuzhiyun 	{ .fw_name = "slv_sclk0", },
236*4882a593Smuzhiyun 	{ .fw_name = "slv_sclk1", },
237*4882a593Smuzhiyun 	{ .fw_name = "slv_sclk2", },
238*4882a593Smuzhiyun 	{ .fw_name = "slv_sclk3", },
239*4882a593Smuzhiyun 	{ .fw_name = "slv_sclk4", },
240*4882a593Smuzhiyun 	{ .fw_name = "slv_sclk5", },
241*4882a593Smuzhiyun 	{ .fw_name = "slv_sclk6", },
242*4882a593Smuzhiyun 	{ .fw_name = "slv_sclk7", },
243*4882a593Smuzhiyun 	{ .fw_name = "slv_sclk8", },
244*4882a593Smuzhiyun 	{ .fw_name = "slv_sclk9", },
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun /* TDM sample clock sources */
248*4882a593Smuzhiyun static const struct clk_parent_data tdm_lrclk_parent_data[] = {
249*4882a593Smuzhiyun 	{ .name = "aud_mst_a_lrclk", .index = -1, },
250*4882a593Smuzhiyun 	{ .name = "aud_mst_b_lrclk", .index = -1, },
251*4882a593Smuzhiyun 	{ .name = "aud_mst_c_lrclk", .index = -1, },
252*4882a593Smuzhiyun 	{ .name = "aud_mst_d_lrclk", .index = -1, },
253*4882a593Smuzhiyun 	{ .name = "aud_mst_e_lrclk", .index = -1, },
254*4882a593Smuzhiyun 	{ .name = "aud_mst_f_lrclk", .index = -1, },
255*4882a593Smuzhiyun 	{ .fw_name = "slv_lrclk0", },
256*4882a593Smuzhiyun 	{ .fw_name = "slv_lrclk1", },
257*4882a593Smuzhiyun 	{ .fw_name = "slv_lrclk2", },
258*4882a593Smuzhiyun 	{ .fw_name = "slv_lrclk3", },
259*4882a593Smuzhiyun 	{ .fw_name = "slv_lrclk4", },
260*4882a593Smuzhiyun 	{ .fw_name = "slv_lrclk5", },
261*4882a593Smuzhiyun 	{ .fw_name = "slv_lrclk6", },
262*4882a593Smuzhiyun 	{ .fw_name = "slv_lrclk7", },
263*4882a593Smuzhiyun 	{ .fw_name = "slv_lrclk8", },
264*4882a593Smuzhiyun 	{ .fw_name = "slv_lrclk9", },
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun #define AUD_TDM_SCLK_MUX(_name, _reg)					\
268*4882a593Smuzhiyun 	AUD_MUX(tdm##_name##_sclk_sel, _reg, 0xf, 24,			\
269*4882a593Smuzhiyun 		CLK_MUX_ROUND_CLOSEST, tdm_sclk_parent_data, 0)
270*4882a593Smuzhiyun #define AUD_TDM_SCLK_PRE_EN(_name, _reg)				\
271*4882a593Smuzhiyun 	AUD_GATE(tdm##_name##_sclk_pre_en, _reg, 31,			\
272*4882a593Smuzhiyun 		 aud_tdm##_name##_sclk_sel, CLK_SET_RATE_PARENT)
273*4882a593Smuzhiyun #define AUD_TDM_SCLK_POST_EN(_name, _reg)				\
274*4882a593Smuzhiyun 	AUD_GATE(tdm##_name##_sclk_post_en, _reg, 30,			\
275*4882a593Smuzhiyun 		 aud_tdm##_name##_sclk_pre_en, CLK_SET_RATE_PARENT)
276*4882a593Smuzhiyun #define AUD_TDM_SCLK(_name, _reg)					\
277*4882a593Smuzhiyun 	AUD_PHASE(tdm##_name##_sclk, _reg, 1, 29,			\
278*4882a593Smuzhiyun 		  aud_tdm##_name##_sclk_post_en,			\
279*4882a593Smuzhiyun 		  CLK_DUTY_CYCLE_PARENT | CLK_SET_RATE_PARENT)
280*4882a593Smuzhiyun #define AUD_TDM_SCLK_WS(_name, _reg)					\
281*4882a593Smuzhiyun 	AUD_SCLK_WS(tdm##_name##_sclk, _reg, 1, 29, 28,			\
282*4882a593Smuzhiyun 		    aud_tdm##_name##_sclk_post_en,			\
283*4882a593Smuzhiyun 		    CLK_DUTY_CYCLE_PARENT | CLK_SET_RATE_PARENT)
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun #define AUD_TDM_LRLCK(_name, _reg)					\
286*4882a593Smuzhiyun 	AUD_MUX(tdm##_name##_lrclk, _reg, 0xf, 20,			\
287*4882a593Smuzhiyun 		CLK_MUX_ROUND_CLOSEST, tdm_lrclk_parent_data, 0)
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun /* Pad master clock sources */
290*4882a593Smuzhiyun static const struct clk_parent_data mclk_pad_ctrl_parent_data[] = {
291*4882a593Smuzhiyun 	{ .name = "aud_mst_a_mclk", .index = -1,  },
292*4882a593Smuzhiyun 	{ .name = "aud_mst_b_mclk", .index = -1,  },
293*4882a593Smuzhiyun 	{ .name = "aud_mst_c_mclk", .index = -1,  },
294*4882a593Smuzhiyun 	{ .name = "aud_mst_d_mclk", .index = -1,  },
295*4882a593Smuzhiyun 	{ .name = "aud_mst_e_mclk", .index = -1,  },
296*4882a593Smuzhiyun 	{ .name = "aud_mst_f_mclk", .index = -1,  },
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun /* Pad bit clock sources */
300*4882a593Smuzhiyun static const struct clk_parent_data sclk_pad_ctrl_parent_data[] = {
301*4882a593Smuzhiyun 	{ .name = "aud_mst_a_sclk", .index = -1, },
302*4882a593Smuzhiyun 	{ .name = "aud_mst_b_sclk", .index = -1, },
303*4882a593Smuzhiyun 	{ .name = "aud_mst_c_sclk", .index = -1, },
304*4882a593Smuzhiyun 	{ .name = "aud_mst_d_sclk", .index = -1, },
305*4882a593Smuzhiyun 	{ .name = "aud_mst_e_sclk", .index = -1, },
306*4882a593Smuzhiyun 	{ .name = "aud_mst_f_sclk", .index = -1, },
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun /* Pad sample clock sources */
310*4882a593Smuzhiyun static const struct clk_parent_data lrclk_pad_ctrl_parent_data[] = {
311*4882a593Smuzhiyun 	{ .name = "aud_mst_a_lrclk", .index = -1, },
312*4882a593Smuzhiyun 	{ .name = "aud_mst_b_lrclk", .index = -1, },
313*4882a593Smuzhiyun 	{ .name = "aud_mst_c_lrclk", .index = -1, },
314*4882a593Smuzhiyun 	{ .name = "aud_mst_d_lrclk", .index = -1, },
315*4882a593Smuzhiyun 	{ .name = "aud_mst_e_lrclk", .index = -1, },
316*4882a593Smuzhiyun 	{ .name = "aud_mst_f_lrclk", .index = -1, },
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun #define AUD_TDM_PAD_CTRL(_name, _reg, _shift, _parents)		\
320*4882a593Smuzhiyun 	AUD_MUX(_name, _reg, 0x7, _shift, 0, _parents,		\
321*4882a593Smuzhiyun 		CLK_SET_RATE_NO_REPARENT)
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun /* Common Clocks */
324*4882a593Smuzhiyun static struct clk_regmap ddr_arb =
325*4882a593Smuzhiyun 	AUD_PCLK_GATE(ddr_arb, AUDIO_CLK_GATE_EN, 0);
326*4882a593Smuzhiyun static struct clk_regmap pdm =
327*4882a593Smuzhiyun 	AUD_PCLK_GATE(pdm, AUDIO_CLK_GATE_EN, 1);
328*4882a593Smuzhiyun static struct clk_regmap tdmin_a =
329*4882a593Smuzhiyun 	AUD_PCLK_GATE(tdmin_a, AUDIO_CLK_GATE_EN, 2);
330*4882a593Smuzhiyun static struct clk_regmap tdmin_b =
331*4882a593Smuzhiyun 	AUD_PCLK_GATE(tdmin_b, AUDIO_CLK_GATE_EN, 3);
332*4882a593Smuzhiyun static struct clk_regmap tdmin_c =
333*4882a593Smuzhiyun 	AUD_PCLK_GATE(tdmin_c, AUDIO_CLK_GATE_EN, 4);
334*4882a593Smuzhiyun static struct clk_regmap tdmin_lb =
335*4882a593Smuzhiyun 	AUD_PCLK_GATE(tdmin_lb, AUDIO_CLK_GATE_EN, 5);
336*4882a593Smuzhiyun static struct clk_regmap tdmout_a =
337*4882a593Smuzhiyun 	AUD_PCLK_GATE(tdmout_a, AUDIO_CLK_GATE_EN, 6);
338*4882a593Smuzhiyun static struct clk_regmap tdmout_b =
339*4882a593Smuzhiyun 	AUD_PCLK_GATE(tdmout_b, AUDIO_CLK_GATE_EN, 7);
340*4882a593Smuzhiyun static struct clk_regmap tdmout_c =
341*4882a593Smuzhiyun 	AUD_PCLK_GATE(tdmout_c, AUDIO_CLK_GATE_EN, 8);
342*4882a593Smuzhiyun static struct clk_regmap frddr_a =
343*4882a593Smuzhiyun 	AUD_PCLK_GATE(frddr_a, AUDIO_CLK_GATE_EN, 9);
344*4882a593Smuzhiyun static struct clk_regmap frddr_b =
345*4882a593Smuzhiyun 	AUD_PCLK_GATE(frddr_b, AUDIO_CLK_GATE_EN, 10);
346*4882a593Smuzhiyun static struct clk_regmap frddr_c =
347*4882a593Smuzhiyun 	AUD_PCLK_GATE(frddr_c, AUDIO_CLK_GATE_EN, 11);
348*4882a593Smuzhiyun static struct clk_regmap toddr_a =
349*4882a593Smuzhiyun 	AUD_PCLK_GATE(toddr_a, AUDIO_CLK_GATE_EN, 12);
350*4882a593Smuzhiyun static struct clk_regmap toddr_b =
351*4882a593Smuzhiyun 	AUD_PCLK_GATE(toddr_b, AUDIO_CLK_GATE_EN, 13);
352*4882a593Smuzhiyun static struct clk_regmap toddr_c =
353*4882a593Smuzhiyun 	AUD_PCLK_GATE(toddr_c, AUDIO_CLK_GATE_EN, 14);
354*4882a593Smuzhiyun static struct clk_regmap loopback =
355*4882a593Smuzhiyun 	AUD_PCLK_GATE(loopback, AUDIO_CLK_GATE_EN, 15);
356*4882a593Smuzhiyun static struct clk_regmap spdifin =
357*4882a593Smuzhiyun 	AUD_PCLK_GATE(spdifin, AUDIO_CLK_GATE_EN, 16);
358*4882a593Smuzhiyun static struct clk_regmap spdifout =
359*4882a593Smuzhiyun 	AUD_PCLK_GATE(spdifout, AUDIO_CLK_GATE_EN, 17);
360*4882a593Smuzhiyun static struct clk_regmap resample =
361*4882a593Smuzhiyun 	AUD_PCLK_GATE(resample, AUDIO_CLK_GATE_EN, 18);
362*4882a593Smuzhiyun static struct clk_regmap power_detect =
363*4882a593Smuzhiyun 	AUD_PCLK_GATE(power_detect, AUDIO_CLK_GATE_EN, 19);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun static struct clk_regmap spdifout_clk_sel =
366*4882a593Smuzhiyun 	AUD_MST_MCLK_MUX(spdifout_clk, AUDIO_CLK_SPDIFOUT_CTRL);
367*4882a593Smuzhiyun static struct clk_regmap pdm_dclk_sel =
368*4882a593Smuzhiyun 	AUD_MST_MCLK_MUX(pdm_dclk, AUDIO_CLK_PDMIN_CTRL0);
369*4882a593Smuzhiyun static struct clk_regmap spdifin_clk_sel =
370*4882a593Smuzhiyun 	AUD_MST_SYS_MUX(spdifin_clk, AUDIO_CLK_SPDIFIN_CTRL);
371*4882a593Smuzhiyun static struct clk_regmap pdm_sysclk_sel =
372*4882a593Smuzhiyun 	AUD_MST_SYS_MUX(pdm_sysclk, AUDIO_CLK_PDMIN_CTRL1);
373*4882a593Smuzhiyun static struct clk_regmap spdifout_b_clk_sel =
374*4882a593Smuzhiyun 	AUD_MST_MCLK_MUX(spdifout_b_clk, AUDIO_CLK_SPDIFOUT_B_CTRL);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun static struct clk_regmap spdifout_clk_div =
377*4882a593Smuzhiyun 	AUD_MST_MCLK_DIV(spdifout_clk, AUDIO_CLK_SPDIFOUT_CTRL);
378*4882a593Smuzhiyun static struct clk_regmap pdm_dclk_div =
379*4882a593Smuzhiyun 	AUD_MST_MCLK_DIV(pdm_dclk, AUDIO_CLK_PDMIN_CTRL0);
380*4882a593Smuzhiyun static struct clk_regmap spdifin_clk_div =
381*4882a593Smuzhiyun 	AUD_MST_SYS_DIV(spdifin_clk, AUDIO_CLK_SPDIFIN_CTRL);
382*4882a593Smuzhiyun static struct clk_regmap pdm_sysclk_div =
383*4882a593Smuzhiyun 	AUD_MST_SYS_DIV(pdm_sysclk, AUDIO_CLK_PDMIN_CTRL1);
384*4882a593Smuzhiyun static struct clk_regmap spdifout_b_clk_div =
385*4882a593Smuzhiyun 	AUD_MST_MCLK_DIV(spdifout_b_clk, AUDIO_CLK_SPDIFOUT_B_CTRL);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun static struct clk_regmap spdifout_clk =
388*4882a593Smuzhiyun 	AUD_MST_MCLK_GATE(spdifout_clk, AUDIO_CLK_SPDIFOUT_CTRL);
389*4882a593Smuzhiyun static struct clk_regmap spdifin_clk =
390*4882a593Smuzhiyun 	AUD_MST_MCLK_GATE(spdifin_clk, AUDIO_CLK_SPDIFIN_CTRL);
391*4882a593Smuzhiyun static struct clk_regmap pdm_dclk =
392*4882a593Smuzhiyun 	AUD_MST_MCLK_GATE(pdm_dclk, AUDIO_CLK_PDMIN_CTRL0);
393*4882a593Smuzhiyun static struct clk_regmap pdm_sysclk =
394*4882a593Smuzhiyun 	AUD_MST_MCLK_GATE(pdm_sysclk, AUDIO_CLK_PDMIN_CTRL1);
395*4882a593Smuzhiyun static struct clk_regmap spdifout_b_clk =
396*4882a593Smuzhiyun 	AUD_MST_MCLK_GATE(spdifout_b_clk, AUDIO_CLK_SPDIFOUT_B_CTRL);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun static struct clk_regmap mst_a_sclk_pre_en =
399*4882a593Smuzhiyun 	AUD_MST_SCLK_PRE_EN(a, AUDIO_MST_A_SCLK_CTRL0);
400*4882a593Smuzhiyun static struct clk_regmap mst_b_sclk_pre_en =
401*4882a593Smuzhiyun 	AUD_MST_SCLK_PRE_EN(b, AUDIO_MST_B_SCLK_CTRL0);
402*4882a593Smuzhiyun static struct clk_regmap mst_c_sclk_pre_en =
403*4882a593Smuzhiyun 	AUD_MST_SCLK_PRE_EN(c, AUDIO_MST_C_SCLK_CTRL0);
404*4882a593Smuzhiyun static struct clk_regmap mst_d_sclk_pre_en =
405*4882a593Smuzhiyun 	AUD_MST_SCLK_PRE_EN(d, AUDIO_MST_D_SCLK_CTRL0);
406*4882a593Smuzhiyun static struct clk_regmap mst_e_sclk_pre_en =
407*4882a593Smuzhiyun 	AUD_MST_SCLK_PRE_EN(e, AUDIO_MST_E_SCLK_CTRL0);
408*4882a593Smuzhiyun static struct clk_regmap mst_f_sclk_pre_en =
409*4882a593Smuzhiyun 	AUD_MST_SCLK_PRE_EN(f, AUDIO_MST_F_SCLK_CTRL0);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun static struct clk_regmap mst_a_sclk_div =
412*4882a593Smuzhiyun 	AUD_MST_SCLK_DIV(a, AUDIO_MST_A_SCLK_CTRL0);
413*4882a593Smuzhiyun static struct clk_regmap mst_b_sclk_div =
414*4882a593Smuzhiyun 	AUD_MST_SCLK_DIV(b, AUDIO_MST_B_SCLK_CTRL0);
415*4882a593Smuzhiyun static struct clk_regmap mst_c_sclk_div =
416*4882a593Smuzhiyun 	AUD_MST_SCLK_DIV(c, AUDIO_MST_C_SCLK_CTRL0);
417*4882a593Smuzhiyun static struct clk_regmap mst_d_sclk_div =
418*4882a593Smuzhiyun 	AUD_MST_SCLK_DIV(d, AUDIO_MST_D_SCLK_CTRL0);
419*4882a593Smuzhiyun static struct clk_regmap mst_e_sclk_div =
420*4882a593Smuzhiyun 	AUD_MST_SCLK_DIV(e, AUDIO_MST_E_SCLK_CTRL0);
421*4882a593Smuzhiyun static struct clk_regmap mst_f_sclk_div =
422*4882a593Smuzhiyun 	AUD_MST_SCLK_DIV(f, AUDIO_MST_F_SCLK_CTRL0);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun static struct clk_regmap mst_a_sclk_post_en =
425*4882a593Smuzhiyun 	AUD_MST_SCLK_POST_EN(a, AUDIO_MST_A_SCLK_CTRL0);
426*4882a593Smuzhiyun static struct clk_regmap mst_b_sclk_post_en =
427*4882a593Smuzhiyun 	AUD_MST_SCLK_POST_EN(b, AUDIO_MST_B_SCLK_CTRL0);
428*4882a593Smuzhiyun static struct clk_regmap mst_c_sclk_post_en =
429*4882a593Smuzhiyun 	AUD_MST_SCLK_POST_EN(c, AUDIO_MST_C_SCLK_CTRL0);
430*4882a593Smuzhiyun static struct clk_regmap mst_d_sclk_post_en =
431*4882a593Smuzhiyun 	AUD_MST_SCLK_POST_EN(d, AUDIO_MST_D_SCLK_CTRL0);
432*4882a593Smuzhiyun static struct clk_regmap mst_e_sclk_post_en =
433*4882a593Smuzhiyun 	AUD_MST_SCLK_POST_EN(e, AUDIO_MST_E_SCLK_CTRL0);
434*4882a593Smuzhiyun static struct clk_regmap mst_f_sclk_post_en =
435*4882a593Smuzhiyun 	AUD_MST_SCLK_POST_EN(f, AUDIO_MST_F_SCLK_CTRL0);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun static struct clk_regmap mst_a_sclk =
438*4882a593Smuzhiyun 	AUD_MST_SCLK(a, AUDIO_MST_A_SCLK_CTRL1);
439*4882a593Smuzhiyun static struct clk_regmap mst_b_sclk =
440*4882a593Smuzhiyun 	AUD_MST_SCLK(b, AUDIO_MST_B_SCLK_CTRL1);
441*4882a593Smuzhiyun static struct clk_regmap mst_c_sclk =
442*4882a593Smuzhiyun 	AUD_MST_SCLK(c, AUDIO_MST_C_SCLK_CTRL1);
443*4882a593Smuzhiyun static struct clk_regmap mst_d_sclk =
444*4882a593Smuzhiyun 	AUD_MST_SCLK(d, AUDIO_MST_D_SCLK_CTRL1);
445*4882a593Smuzhiyun static struct clk_regmap mst_e_sclk =
446*4882a593Smuzhiyun 	AUD_MST_SCLK(e, AUDIO_MST_E_SCLK_CTRL1);
447*4882a593Smuzhiyun static struct clk_regmap mst_f_sclk =
448*4882a593Smuzhiyun 	AUD_MST_SCLK(f, AUDIO_MST_F_SCLK_CTRL1);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun static struct clk_regmap mst_a_lrclk_div =
451*4882a593Smuzhiyun 	AUD_MST_LRCLK_DIV(a, AUDIO_MST_A_SCLK_CTRL0);
452*4882a593Smuzhiyun static struct clk_regmap mst_b_lrclk_div =
453*4882a593Smuzhiyun 	AUD_MST_LRCLK_DIV(b, AUDIO_MST_B_SCLK_CTRL0);
454*4882a593Smuzhiyun static struct clk_regmap mst_c_lrclk_div =
455*4882a593Smuzhiyun 	AUD_MST_LRCLK_DIV(c, AUDIO_MST_C_SCLK_CTRL0);
456*4882a593Smuzhiyun static struct clk_regmap mst_d_lrclk_div =
457*4882a593Smuzhiyun 	AUD_MST_LRCLK_DIV(d, AUDIO_MST_D_SCLK_CTRL0);
458*4882a593Smuzhiyun static struct clk_regmap mst_e_lrclk_div =
459*4882a593Smuzhiyun 	AUD_MST_LRCLK_DIV(e, AUDIO_MST_E_SCLK_CTRL0);
460*4882a593Smuzhiyun static struct clk_regmap mst_f_lrclk_div =
461*4882a593Smuzhiyun 	AUD_MST_LRCLK_DIV(f, AUDIO_MST_F_SCLK_CTRL0);
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun static struct clk_regmap mst_a_lrclk =
464*4882a593Smuzhiyun 	AUD_MST_LRCLK(a, AUDIO_MST_A_SCLK_CTRL1);
465*4882a593Smuzhiyun static struct clk_regmap mst_b_lrclk =
466*4882a593Smuzhiyun 	AUD_MST_LRCLK(b, AUDIO_MST_B_SCLK_CTRL1);
467*4882a593Smuzhiyun static struct clk_regmap mst_c_lrclk =
468*4882a593Smuzhiyun 	AUD_MST_LRCLK(c, AUDIO_MST_C_SCLK_CTRL1);
469*4882a593Smuzhiyun static struct clk_regmap mst_d_lrclk =
470*4882a593Smuzhiyun 	AUD_MST_LRCLK(d, AUDIO_MST_D_SCLK_CTRL1);
471*4882a593Smuzhiyun static struct clk_regmap mst_e_lrclk =
472*4882a593Smuzhiyun 	AUD_MST_LRCLK(e, AUDIO_MST_E_SCLK_CTRL1);
473*4882a593Smuzhiyun static struct clk_regmap mst_f_lrclk =
474*4882a593Smuzhiyun 	AUD_MST_LRCLK(f, AUDIO_MST_F_SCLK_CTRL1);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun static struct clk_regmap tdmin_a_sclk_sel =
477*4882a593Smuzhiyun 	AUD_TDM_SCLK_MUX(in_a, AUDIO_CLK_TDMIN_A_CTRL);
478*4882a593Smuzhiyun static struct clk_regmap tdmin_b_sclk_sel =
479*4882a593Smuzhiyun 	AUD_TDM_SCLK_MUX(in_b, AUDIO_CLK_TDMIN_B_CTRL);
480*4882a593Smuzhiyun static struct clk_regmap tdmin_c_sclk_sel =
481*4882a593Smuzhiyun 	AUD_TDM_SCLK_MUX(in_c, AUDIO_CLK_TDMIN_C_CTRL);
482*4882a593Smuzhiyun static struct clk_regmap tdmin_lb_sclk_sel =
483*4882a593Smuzhiyun 	AUD_TDM_SCLK_MUX(in_lb, AUDIO_CLK_TDMIN_LB_CTRL);
484*4882a593Smuzhiyun static struct clk_regmap tdmout_a_sclk_sel =
485*4882a593Smuzhiyun 	AUD_TDM_SCLK_MUX(out_a, AUDIO_CLK_TDMOUT_A_CTRL);
486*4882a593Smuzhiyun static struct clk_regmap tdmout_b_sclk_sel =
487*4882a593Smuzhiyun 	AUD_TDM_SCLK_MUX(out_b, AUDIO_CLK_TDMOUT_B_CTRL);
488*4882a593Smuzhiyun static struct clk_regmap tdmout_c_sclk_sel =
489*4882a593Smuzhiyun 	AUD_TDM_SCLK_MUX(out_c, AUDIO_CLK_TDMOUT_C_CTRL);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun static struct clk_regmap tdmin_a_sclk_pre_en =
492*4882a593Smuzhiyun 	AUD_TDM_SCLK_PRE_EN(in_a, AUDIO_CLK_TDMIN_A_CTRL);
493*4882a593Smuzhiyun static struct clk_regmap tdmin_b_sclk_pre_en =
494*4882a593Smuzhiyun 	AUD_TDM_SCLK_PRE_EN(in_b, AUDIO_CLK_TDMIN_B_CTRL);
495*4882a593Smuzhiyun static struct clk_regmap tdmin_c_sclk_pre_en =
496*4882a593Smuzhiyun 	AUD_TDM_SCLK_PRE_EN(in_c, AUDIO_CLK_TDMIN_C_CTRL);
497*4882a593Smuzhiyun static struct clk_regmap tdmin_lb_sclk_pre_en =
498*4882a593Smuzhiyun 	AUD_TDM_SCLK_PRE_EN(in_lb, AUDIO_CLK_TDMIN_LB_CTRL);
499*4882a593Smuzhiyun static struct clk_regmap tdmout_a_sclk_pre_en =
500*4882a593Smuzhiyun 	AUD_TDM_SCLK_PRE_EN(out_a, AUDIO_CLK_TDMOUT_A_CTRL);
501*4882a593Smuzhiyun static struct clk_regmap tdmout_b_sclk_pre_en =
502*4882a593Smuzhiyun 	AUD_TDM_SCLK_PRE_EN(out_b, AUDIO_CLK_TDMOUT_B_CTRL);
503*4882a593Smuzhiyun static struct clk_regmap tdmout_c_sclk_pre_en =
504*4882a593Smuzhiyun 	AUD_TDM_SCLK_PRE_EN(out_c, AUDIO_CLK_TDMOUT_C_CTRL);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun static struct clk_regmap tdmin_a_sclk_post_en =
507*4882a593Smuzhiyun 	AUD_TDM_SCLK_POST_EN(in_a, AUDIO_CLK_TDMIN_A_CTRL);
508*4882a593Smuzhiyun static struct clk_regmap tdmin_b_sclk_post_en =
509*4882a593Smuzhiyun 	AUD_TDM_SCLK_POST_EN(in_b, AUDIO_CLK_TDMIN_B_CTRL);
510*4882a593Smuzhiyun static struct clk_regmap tdmin_c_sclk_post_en =
511*4882a593Smuzhiyun 	AUD_TDM_SCLK_POST_EN(in_c, AUDIO_CLK_TDMIN_C_CTRL);
512*4882a593Smuzhiyun static struct clk_regmap tdmin_lb_sclk_post_en =
513*4882a593Smuzhiyun 	AUD_TDM_SCLK_POST_EN(in_lb, AUDIO_CLK_TDMIN_LB_CTRL);
514*4882a593Smuzhiyun static struct clk_regmap tdmout_a_sclk_post_en =
515*4882a593Smuzhiyun 	AUD_TDM_SCLK_POST_EN(out_a, AUDIO_CLK_TDMOUT_A_CTRL);
516*4882a593Smuzhiyun static struct clk_regmap tdmout_b_sclk_post_en =
517*4882a593Smuzhiyun 	AUD_TDM_SCLK_POST_EN(out_b, AUDIO_CLK_TDMOUT_B_CTRL);
518*4882a593Smuzhiyun static struct clk_regmap tdmout_c_sclk_post_en =
519*4882a593Smuzhiyun 	AUD_TDM_SCLK_POST_EN(out_c, AUDIO_CLK_TDMOUT_C_CTRL);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun static struct clk_regmap tdmin_a_sclk =
522*4882a593Smuzhiyun 	AUD_TDM_SCLK(in_a, AUDIO_CLK_TDMIN_A_CTRL);
523*4882a593Smuzhiyun static struct clk_regmap tdmin_b_sclk =
524*4882a593Smuzhiyun 	AUD_TDM_SCLK(in_b, AUDIO_CLK_TDMIN_B_CTRL);
525*4882a593Smuzhiyun static struct clk_regmap tdmin_c_sclk =
526*4882a593Smuzhiyun 	AUD_TDM_SCLK(in_c, AUDIO_CLK_TDMIN_C_CTRL);
527*4882a593Smuzhiyun static struct clk_regmap tdmin_lb_sclk =
528*4882a593Smuzhiyun 	AUD_TDM_SCLK(in_lb, AUDIO_CLK_TDMIN_LB_CTRL);
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun static struct clk_regmap tdmin_a_lrclk =
531*4882a593Smuzhiyun 	AUD_TDM_LRLCK(in_a, AUDIO_CLK_TDMIN_A_CTRL);
532*4882a593Smuzhiyun static struct clk_regmap tdmin_b_lrclk =
533*4882a593Smuzhiyun 	AUD_TDM_LRLCK(in_b, AUDIO_CLK_TDMIN_B_CTRL);
534*4882a593Smuzhiyun static struct clk_regmap tdmin_c_lrclk =
535*4882a593Smuzhiyun 	AUD_TDM_LRLCK(in_c, AUDIO_CLK_TDMIN_C_CTRL);
536*4882a593Smuzhiyun static struct clk_regmap tdmin_lb_lrclk =
537*4882a593Smuzhiyun 	AUD_TDM_LRLCK(in_lb, AUDIO_CLK_TDMIN_LB_CTRL);
538*4882a593Smuzhiyun static struct clk_regmap tdmout_a_lrclk =
539*4882a593Smuzhiyun 	AUD_TDM_LRLCK(out_a, AUDIO_CLK_TDMOUT_A_CTRL);
540*4882a593Smuzhiyun static struct clk_regmap tdmout_b_lrclk =
541*4882a593Smuzhiyun 	AUD_TDM_LRLCK(out_b, AUDIO_CLK_TDMOUT_B_CTRL);
542*4882a593Smuzhiyun static struct clk_regmap tdmout_c_lrclk =
543*4882a593Smuzhiyun 	AUD_TDM_LRLCK(out_c, AUDIO_CLK_TDMOUT_C_CTRL);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun /* AXG Clocks */
546*4882a593Smuzhiyun static struct clk_regmap axg_tdmout_a_sclk =
547*4882a593Smuzhiyun 	AUD_TDM_SCLK(out_a, AUDIO_CLK_TDMOUT_A_CTRL);
548*4882a593Smuzhiyun static struct clk_regmap axg_tdmout_b_sclk =
549*4882a593Smuzhiyun 	AUD_TDM_SCLK(out_b, AUDIO_CLK_TDMOUT_B_CTRL);
550*4882a593Smuzhiyun static struct clk_regmap axg_tdmout_c_sclk =
551*4882a593Smuzhiyun 	AUD_TDM_SCLK(out_c, AUDIO_CLK_TDMOUT_C_CTRL);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun /* AXG/G12A Clocks */
554*4882a593Smuzhiyun static struct clk_hw axg_aud_top = {
555*4882a593Smuzhiyun 	.init = &(struct clk_init_data) {
556*4882a593Smuzhiyun 		/* Provide aud_top signal name on axg and g12a */
557*4882a593Smuzhiyun 		.name = "aud_top",
558*4882a593Smuzhiyun 		.ops = &(const struct clk_ops) {},
559*4882a593Smuzhiyun 		.parent_data = &(const struct clk_parent_data) {
560*4882a593Smuzhiyun 			.fw_name = "pclk",
561*4882a593Smuzhiyun 		},
562*4882a593Smuzhiyun 		.num_parents = 1,
563*4882a593Smuzhiyun 	},
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun static struct clk_regmap mst_a_mclk_sel =
567*4882a593Smuzhiyun 	AUD_MST_MCLK_MUX(mst_a_mclk, AUDIO_MCLK_A_CTRL);
568*4882a593Smuzhiyun static struct clk_regmap mst_b_mclk_sel =
569*4882a593Smuzhiyun 	AUD_MST_MCLK_MUX(mst_b_mclk, AUDIO_MCLK_B_CTRL);
570*4882a593Smuzhiyun static struct clk_regmap mst_c_mclk_sel =
571*4882a593Smuzhiyun 	AUD_MST_MCLK_MUX(mst_c_mclk, AUDIO_MCLK_C_CTRL);
572*4882a593Smuzhiyun static struct clk_regmap mst_d_mclk_sel =
573*4882a593Smuzhiyun 	AUD_MST_MCLK_MUX(mst_d_mclk, AUDIO_MCLK_D_CTRL);
574*4882a593Smuzhiyun static struct clk_regmap mst_e_mclk_sel =
575*4882a593Smuzhiyun 	AUD_MST_MCLK_MUX(mst_e_mclk, AUDIO_MCLK_E_CTRL);
576*4882a593Smuzhiyun static struct clk_regmap mst_f_mclk_sel =
577*4882a593Smuzhiyun 	AUD_MST_MCLK_MUX(mst_f_mclk, AUDIO_MCLK_F_CTRL);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun static struct clk_regmap mst_a_mclk_div =
580*4882a593Smuzhiyun 	AUD_MST_MCLK_DIV(mst_a_mclk, AUDIO_MCLK_A_CTRL);
581*4882a593Smuzhiyun static struct clk_regmap mst_b_mclk_div =
582*4882a593Smuzhiyun 	AUD_MST_MCLK_DIV(mst_b_mclk, AUDIO_MCLK_B_CTRL);
583*4882a593Smuzhiyun static struct clk_regmap mst_c_mclk_div =
584*4882a593Smuzhiyun 	AUD_MST_MCLK_DIV(mst_c_mclk, AUDIO_MCLK_C_CTRL);
585*4882a593Smuzhiyun static struct clk_regmap mst_d_mclk_div =
586*4882a593Smuzhiyun 	AUD_MST_MCLK_DIV(mst_d_mclk, AUDIO_MCLK_D_CTRL);
587*4882a593Smuzhiyun static struct clk_regmap mst_e_mclk_div =
588*4882a593Smuzhiyun 	AUD_MST_MCLK_DIV(mst_e_mclk, AUDIO_MCLK_E_CTRL);
589*4882a593Smuzhiyun static struct clk_regmap mst_f_mclk_div =
590*4882a593Smuzhiyun 	AUD_MST_MCLK_DIV(mst_f_mclk, AUDIO_MCLK_F_CTRL);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun static struct clk_regmap mst_a_mclk =
593*4882a593Smuzhiyun 	AUD_MST_MCLK_GATE(mst_a_mclk, AUDIO_MCLK_A_CTRL);
594*4882a593Smuzhiyun static struct clk_regmap mst_b_mclk =
595*4882a593Smuzhiyun 	AUD_MST_MCLK_GATE(mst_b_mclk, AUDIO_MCLK_B_CTRL);
596*4882a593Smuzhiyun static struct clk_regmap mst_c_mclk =
597*4882a593Smuzhiyun 	AUD_MST_MCLK_GATE(mst_c_mclk, AUDIO_MCLK_C_CTRL);
598*4882a593Smuzhiyun static struct clk_regmap mst_d_mclk =
599*4882a593Smuzhiyun 	AUD_MST_MCLK_GATE(mst_d_mclk, AUDIO_MCLK_D_CTRL);
600*4882a593Smuzhiyun static struct clk_regmap mst_e_mclk =
601*4882a593Smuzhiyun 	AUD_MST_MCLK_GATE(mst_e_mclk, AUDIO_MCLK_E_CTRL);
602*4882a593Smuzhiyun static struct clk_regmap mst_f_mclk =
603*4882a593Smuzhiyun 	AUD_MST_MCLK_GATE(mst_f_mclk, AUDIO_MCLK_F_CTRL);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun /* G12a clocks */
606*4882a593Smuzhiyun static struct clk_regmap g12a_tdm_mclk_pad_0 = AUD_TDM_PAD_CTRL(
607*4882a593Smuzhiyun 	mclk_pad_0, AUDIO_MST_PAD_CTRL0, 0, mclk_pad_ctrl_parent_data);
608*4882a593Smuzhiyun static struct clk_regmap g12a_tdm_mclk_pad_1 = AUD_TDM_PAD_CTRL(
609*4882a593Smuzhiyun 	mclk_pad_1, AUDIO_MST_PAD_CTRL0, 4, mclk_pad_ctrl_parent_data);
610*4882a593Smuzhiyun static struct clk_regmap g12a_tdm_lrclk_pad_0 = AUD_TDM_PAD_CTRL(
611*4882a593Smuzhiyun 	lrclk_pad_0, AUDIO_MST_PAD_CTRL1, 16, lrclk_pad_ctrl_parent_data);
612*4882a593Smuzhiyun static struct clk_regmap g12a_tdm_lrclk_pad_1 = AUD_TDM_PAD_CTRL(
613*4882a593Smuzhiyun 	lrclk_pad_1, AUDIO_MST_PAD_CTRL1, 20, lrclk_pad_ctrl_parent_data);
614*4882a593Smuzhiyun static struct clk_regmap g12a_tdm_lrclk_pad_2 = AUD_TDM_PAD_CTRL(
615*4882a593Smuzhiyun 	lrclk_pad_2, AUDIO_MST_PAD_CTRL1, 24, lrclk_pad_ctrl_parent_data);
616*4882a593Smuzhiyun static struct clk_regmap g12a_tdm_sclk_pad_0 = AUD_TDM_PAD_CTRL(
617*4882a593Smuzhiyun 	sclk_pad_0, AUDIO_MST_PAD_CTRL1, 0, sclk_pad_ctrl_parent_data);
618*4882a593Smuzhiyun static struct clk_regmap g12a_tdm_sclk_pad_1 = AUD_TDM_PAD_CTRL(
619*4882a593Smuzhiyun 	sclk_pad_1, AUDIO_MST_PAD_CTRL1, 4, sclk_pad_ctrl_parent_data);
620*4882a593Smuzhiyun static struct clk_regmap g12a_tdm_sclk_pad_2 = AUD_TDM_PAD_CTRL(
621*4882a593Smuzhiyun 	sclk_pad_2, AUDIO_MST_PAD_CTRL1, 8, sclk_pad_ctrl_parent_data);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun static struct clk_regmap g12a_tdmout_a_sclk =
624*4882a593Smuzhiyun 	AUD_TDM_SCLK_WS(out_a, AUDIO_CLK_TDMOUT_A_CTRL);
625*4882a593Smuzhiyun static struct clk_regmap g12a_tdmout_b_sclk =
626*4882a593Smuzhiyun 	AUD_TDM_SCLK_WS(out_b, AUDIO_CLK_TDMOUT_B_CTRL);
627*4882a593Smuzhiyun static struct clk_regmap g12a_tdmout_c_sclk =
628*4882a593Smuzhiyun 	AUD_TDM_SCLK_WS(out_c, AUDIO_CLK_TDMOUT_C_CTRL);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun static struct clk_regmap toram =
631*4882a593Smuzhiyun 	AUD_PCLK_GATE(toram, AUDIO_CLK_GATE_EN, 20);
632*4882a593Smuzhiyun static struct clk_regmap spdifout_b =
633*4882a593Smuzhiyun 	AUD_PCLK_GATE(spdifout_b, AUDIO_CLK_GATE_EN, 21);
634*4882a593Smuzhiyun static struct clk_regmap eqdrc =
635*4882a593Smuzhiyun 	AUD_PCLK_GATE(eqdrc, AUDIO_CLK_GATE_EN, 22);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun /* SM1 Clocks */
638*4882a593Smuzhiyun static struct clk_regmap sm1_clk81_en = {
639*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
640*4882a593Smuzhiyun 		.offset = AUDIO_CLK81_EN,
641*4882a593Smuzhiyun 		.bit_idx = 31,
642*4882a593Smuzhiyun 	},
643*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data) {
644*4882a593Smuzhiyun 		.name = "aud_clk81_en",
645*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
646*4882a593Smuzhiyun 		.parent_data = &(const struct clk_parent_data) {
647*4882a593Smuzhiyun 			.fw_name = "pclk",
648*4882a593Smuzhiyun 		},
649*4882a593Smuzhiyun 		.num_parents = 1,
650*4882a593Smuzhiyun 	},
651*4882a593Smuzhiyun };
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun static struct clk_regmap sm1_sysclk_a_div = {
654*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
655*4882a593Smuzhiyun 		.offset = AUDIO_CLK81_CTRL,
656*4882a593Smuzhiyun 		.shift = 0,
657*4882a593Smuzhiyun 		.width = 8,
658*4882a593Smuzhiyun 	},
659*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data) {
660*4882a593Smuzhiyun 		.name = "aud_sysclk_a_div",
661*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ops,
662*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
663*4882a593Smuzhiyun 			&sm1_clk81_en.hw,
664*4882a593Smuzhiyun 		},
665*4882a593Smuzhiyun 		.num_parents = 1,
666*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
667*4882a593Smuzhiyun 	},
668*4882a593Smuzhiyun };
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun static struct clk_regmap sm1_sysclk_a_en = {
671*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
672*4882a593Smuzhiyun 		.offset = AUDIO_CLK81_CTRL,
673*4882a593Smuzhiyun 		.bit_idx = 8,
674*4882a593Smuzhiyun 	},
675*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data) {
676*4882a593Smuzhiyun 		.name = "aud_sysclk_a_en",
677*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
678*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
679*4882a593Smuzhiyun 			&sm1_sysclk_a_div.hw,
680*4882a593Smuzhiyun 		},
681*4882a593Smuzhiyun 		.num_parents = 1,
682*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
683*4882a593Smuzhiyun 	},
684*4882a593Smuzhiyun };
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun static struct clk_regmap sm1_sysclk_b_div = {
687*4882a593Smuzhiyun 	.data = &(struct clk_regmap_div_data){
688*4882a593Smuzhiyun 		.offset = AUDIO_CLK81_CTRL,
689*4882a593Smuzhiyun 		.shift = 16,
690*4882a593Smuzhiyun 		.width = 8,
691*4882a593Smuzhiyun 	},
692*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data) {
693*4882a593Smuzhiyun 		.name = "aud_sysclk_b_div",
694*4882a593Smuzhiyun 		.ops = &clk_regmap_divider_ops,
695*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
696*4882a593Smuzhiyun 			&sm1_clk81_en.hw,
697*4882a593Smuzhiyun 		},
698*4882a593Smuzhiyun 		.num_parents = 1,
699*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
700*4882a593Smuzhiyun 	},
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun static struct clk_regmap sm1_sysclk_b_en = {
704*4882a593Smuzhiyun 	.data = &(struct clk_regmap_gate_data){
705*4882a593Smuzhiyun 		.offset = AUDIO_CLK81_CTRL,
706*4882a593Smuzhiyun 		.bit_idx = 24,
707*4882a593Smuzhiyun 	},
708*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data) {
709*4882a593Smuzhiyun 		.name = "aud_sysclk_b_en",
710*4882a593Smuzhiyun 		.ops = &clk_regmap_gate_ops,
711*4882a593Smuzhiyun 		.parent_hws = (const struct clk_hw *[]) {
712*4882a593Smuzhiyun 			&sm1_sysclk_b_div.hw,
713*4882a593Smuzhiyun 		},
714*4882a593Smuzhiyun 		.num_parents = 1,
715*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_PARENT,
716*4882a593Smuzhiyun 	},
717*4882a593Smuzhiyun };
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun static const struct clk_hw *sm1_aud_top_parents[] = {
720*4882a593Smuzhiyun 	&sm1_sysclk_a_en.hw,
721*4882a593Smuzhiyun 	&sm1_sysclk_b_en.hw,
722*4882a593Smuzhiyun };
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun static struct clk_regmap sm1_aud_top = {
725*4882a593Smuzhiyun 	.data = &(struct clk_regmap_mux_data){
726*4882a593Smuzhiyun 		.offset = AUDIO_CLK81_CTRL,
727*4882a593Smuzhiyun 		.mask = 0x1,
728*4882a593Smuzhiyun 		.shift = 31,
729*4882a593Smuzhiyun 	},
730*4882a593Smuzhiyun 	.hw.init = &(struct clk_init_data){
731*4882a593Smuzhiyun 		.name = "aud_top",
732*4882a593Smuzhiyun 		.ops = &clk_regmap_mux_ops,
733*4882a593Smuzhiyun 		.parent_hws = sm1_aud_top_parents,
734*4882a593Smuzhiyun 		.num_parents = ARRAY_SIZE(sm1_aud_top_parents),
735*4882a593Smuzhiyun 		.flags = CLK_SET_RATE_NO_REPARENT,
736*4882a593Smuzhiyun 	},
737*4882a593Smuzhiyun };
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun static struct clk_regmap resample_b =
740*4882a593Smuzhiyun 	AUD_PCLK_GATE(resample_b, AUDIO_CLK_GATE_EN, 26);
741*4882a593Smuzhiyun static struct clk_regmap tovad =
742*4882a593Smuzhiyun 	AUD_PCLK_GATE(tovad, AUDIO_CLK_GATE_EN, 27);
743*4882a593Smuzhiyun static struct clk_regmap locker =
744*4882a593Smuzhiyun 	AUD_PCLK_GATE(locker, AUDIO_CLK_GATE_EN, 28);
745*4882a593Smuzhiyun static struct clk_regmap spdifin_lb =
746*4882a593Smuzhiyun 	AUD_PCLK_GATE(spdifin_lb, AUDIO_CLK_GATE_EN, 29);
747*4882a593Smuzhiyun static struct clk_regmap frddr_d =
748*4882a593Smuzhiyun 	AUD_PCLK_GATE(frddr_d, AUDIO_CLK_GATE_EN1, 0);
749*4882a593Smuzhiyun static struct clk_regmap toddr_d =
750*4882a593Smuzhiyun 	AUD_PCLK_GATE(toddr_d, AUDIO_CLK_GATE_EN1, 1);
751*4882a593Smuzhiyun static struct clk_regmap loopback_b =
752*4882a593Smuzhiyun 	AUD_PCLK_GATE(loopback_b, AUDIO_CLK_GATE_EN1, 2);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun static struct clk_regmap sm1_mst_a_mclk_sel =
755*4882a593Smuzhiyun 	AUD_MST_MCLK_MUX(mst_a_mclk, AUDIO_SM1_MCLK_A_CTRL);
756*4882a593Smuzhiyun static struct clk_regmap sm1_mst_b_mclk_sel =
757*4882a593Smuzhiyun 	AUD_MST_MCLK_MUX(mst_b_mclk, AUDIO_SM1_MCLK_B_CTRL);
758*4882a593Smuzhiyun static struct clk_regmap sm1_mst_c_mclk_sel =
759*4882a593Smuzhiyun 	AUD_MST_MCLK_MUX(mst_c_mclk, AUDIO_SM1_MCLK_C_CTRL);
760*4882a593Smuzhiyun static struct clk_regmap sm1_mst_d_mclk_sel =
761*4882a593Smuzhiyun 	AUD_MST_MCLK_MUX(mst_d_mclk, AUDIO_SM1_MCLK_D_CTRL);
762*4882a593Smuzhiyun static struct clk_regmap sm1_mst_e_mclk_sel =
763*4882a593Smuzhiyun 	AUD_MST_MCLK_MUX(mst_e_mclk, AUDIO_SM1_MCLK_E_CTRL);
764*4882a593Smuzhiyun static struct clk_regmap sm1_mst_f_mclk_sel =
765*4882a593Smuzhiyun 	AUD_MST_MCLK_MUX(mst_f_mclk, AUDIO_SM1_MCLK_F_CTRL);
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun static struct clk_regmap sm1_mst_a_mclk_div =
768*4882a593Smuzhiyun 	AUD_MST_MCLK_DIV(mst_a_mclk, AUDIO_SM1_MCLK_A_CTRL);
769*4882a593Smuzhiyun static struct clk_regmap sm1_mst_b_mclk_div =
770*4882a593Smuzhiyun 	AUD_MST_MCLK_DIV(mst_b_mclk, AUDIO_SM1_MCLK_B_CTRL);
771*4882a593Smuzhiyun static struct clk_regmap sm1_mst_c_mclk_div =
772*4882a593Smuzhiyun 	AUD_MST_MCLK_DIV(mst_c_mclk, AUDIO_SM1_MCLK_C_CTRL);
773*4882a593Smuzhiyun static struct clk_regmap sm1_mst_d_mclk_div =
774*4882a593Smuzhiyun 	AUD_MST_MCLK_DIV(mst_d_mclk, AUDIO_SM1_MCLK_D_CTRL);
775*4882a593Smuzhiyun static struct clk_regmap sm1_mst_e_mclk_div =
776*4882a593Smuzhiyun 	AUD_MST_MCLK_DIV(mst_e_mclk, AUDIO_SM1_MCLK_E_CTRL);
777*4882a593Smuzhiyun static struct clk_regmap sm1_mst_f_mclk_div =
778*4882a593Smuzhiyun 	AUD_MST_MCLK_DIV(mst_f_mclk, AUDIO_SM1_MCLK_F_CTRL);
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun static struct clk_regmap sm1_mst_a_mclk =
781*4882a593Smuzhiyun 	AUD_MST_MCLK_GATE(mst_a_mclk, AUDIO_SM1_MCLK_A_CTRL);
782*4882a593Smuzhiyun static struct clk_regmap sm1_mst_b_mclk =
783*4882a593Smuzhiyun 	AUD_MST_MCLK_GATE(mst_b_mclk, AUDIO_SM1_MCLK_B_CTRL);
784*4882a593Smuzhiyun static struct clk_regmap sm1_mst_c_mclk =
785*4882a593Smuzhiyun 	AUD_MST_MCLK_GATE(mst_c_mclk, AUDIO_SM1_MCLK_C_CTRL);
786*4882a593Smuzhiyun static struct clk_regmap sm1_mst_d_mclk =
787*4882a593Smuzhiyun 	AUD_MST_MCLK_GATE(mst_d_mclk, AUDIO_SM1_MCLK_D_CTRL);
788*4882a593Smuzhiyun static struct clk_regmap sm1_mst_e_mclk =
789*4882a593Smuzhiyun 	AUD_MST_MCLK_GATE(mst_e_mclk, AUDIO_SM1_MCLK_E_CTRL);
790*4882a593Smuzhiyun static struct clk_regmap sm1_mst_f_mclk =
791*4882a593Smuzhiyun 	AUD_MST_MCLK_GATE(mst_f_mclk, AUDIO_SM1_MCLK_F_CTRL);
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun static struct clk_regmap sm1_tdm_mclk_pad_0 = AUD_TDM_PAD_CTRL(
794*4882a593Smuzhiyun 	tdm_mclk_pad_0, AUDIO_SM1_MST_PAD_CTRL0, 0, mclk_pad_ctrl_parent_data);
795*4882a593Smuzhiyun static struct clk_regmap sm1_tdm_mclk_pad_1 = AUD_TDM_PAD_CTRL(
796*4882a593Smuzhiyun 	tdm_mclk_pad_1, AUDIO_SM1_MST_PAD_CTRL0, 4, mclk_pad_ctrl_parent_data);
797*4882a593Smuzhiyun static struct clk_regmap sm1_tdm_lrclk_pad_0 = AUD_TDM_PAD_CTRL(
798*4882a593Smuzhiyun 	tdm_lrclk_pad_0, AUDIO_SM1_MST_PAD_CTRL1, 16, lrclk_pad_ctrl_parent_data);
799*4882a593Smuzhiyun static struct clk_regmap sm1_tdm_lrclk_pad_1 = AUD_TDM_PAD_CTRL(
800*4882a593Smuzhiyun 	tdm_lrclk_pad_1, AUDIO_SM1_MST_PAD_CTRL1, 20, lrclk_pad_ctrl_parent_data);
801*4882a593Smuzhiyun static struct clk_regmap sm1_tdm_lrclk_pad_2 = AUD_TDM_PAD_CTRL(
802*4882a593Smuzhiyun 	tdm_lrclk_pad_2, AUDIO_SM1_MST_PAD_CTRL1, 24, lrclk_pad_ctrl_parent_data);
803*4882a593Smuzhiyun static struct clk_regmap sm1_tdm_sclk_pad_0 = AUD_TDM_PAD_CTRL(
804*4882a593Smuzhiyun 	tdm_sclk_pad_0, AUDIO_SM1_MST_PAD_CTRL1, 0, sclk_pad_ctrl_parent_data);
805*4882a593Smuzhiyun static struct clk_regmap sm1_tdm_sclk_pad_1 = AUD_TDM_PAD_CTRL(
806*4882a593Smuzhiyun 	tdm_sclk_pad_1, AUDIO_SM1_MST_PAD_CTRL1, 4, sclk_pad_ctrl_parent_data);
807*4882a593Smuzhiyun static struct clk_regmap sm1_tdm_sclk_pad_2 = AUD_TDM_PAD_CTRL(
808*4882a593Smuzhiyun 	tdm_sclk_pad_2, AUDIO_SM1_MST_PAD_CTRL1, 8, sclk_pad_ctrl_parent_data);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun /*
811*4882a593Smuzhiyun  * Array of all clocks provided by this provider
812*4882a593Smuzhiyun  * The input clocks of the controller will be populated at runtime
813*4882a593Smuzhiyun  */
814*4882a593Smuzhiyun static struct clk_hw_onecell_data axg_audio_hw_onecell_data = {
815*4882a593Smuzhiyun 	.hws = {
816*4882a593Smuzhiyun 		[AUD_CLKID_DDR_ARB]		= &ddr_arb.hw,
817*4882a593Smuzhiyun 		[AUD_CLKID_PDM]			= &pdm.hw,
818*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_A]		= &tdmin_a.hw,
819*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_B]		= &tdmin_b.hw,
820*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_C]		= &tdmin_c.hw,
821*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_LB]		= &tdmin_lb.hw,
822*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_A]		= &tdmout_a.hw,
823*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_B]		= &tdmout_b.hw,
824*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_C]		= &tdmout_c.hw,
825*4882a593Smuzhiyun 		[AUD_CLKID_FRDDR_A]		= &frddr_a.hw,
826*4882a593Smuzhiyun 		[AUD_CLKID_FRDDR_B]		= &frddr_b.hw,
827*4882a593Smuzhiyun 		[AUD_CLKID_FRDDR_C]		= &frddr_c.hw,
828*4882a593Smuzhiyun 		[AUD_CLKID_TODDR_A]		= &toddr_a.hw,
829*4882a593Smuzhiyun 		[AUD_CLKID_TODDR_B]		= &toddr_b.hw,
830*4882a593Smuzhiyun 		[AUD_CLKID_TODDR_C]		= &toddr_c.hw,
831*4882a593Smuzhiyun 		[AUD_CLKID_LOOPBACK]		= &loopback.hw,
832*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFIN]		= &spdifin.hw,
833*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFOUT]		= &spdifout.hw,
834*4882a593Smuzhiyun 		[AUD_CLKID_RESAMPLE]		= &resample.hw,
835*4882a593Smuzhiyun 		[AUD_CLKID_POWER_DETECT]	= &power_detect.hw,
836*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_MCLK_SEL]	= &mst_a_mclk_sel.hw,
837*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_MCLK_SEL]	= &mst_b_mclk_sel.hw,
838*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_MCLK_SEL]	= &mst_c_mclk_sel.hw,
839*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_MCLK_SEL]	= &mst_d_mclk_sel.hw,
840*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_MCLK_SEL]	= &mst_e_mclk_sel.hw,
841*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_MCLK_SEL]	= &mst_f_mclk_sel.hw,
842*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_MCLK_DIV]	= &mst_a_mclk_div.hw,
843*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_MCLK_DIV]	= &mst_b_mclk_div.hw,
844*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_MCLK_DIV]	= &mst_c_mclk_div.hw,
845*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_MCLK_DIV]	= &mst_d_mclk_div.hw,
846*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_MCLK_DIV]	= &mst_e_mclk_div.hw,
847*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_MCLK_DIV]	= &mst_f_mclk_div.hw,
848*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_MCLK]		= &mst_a_mclk.hw,
849*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_MCLK]		= &mst_b_mclk.hw,
850*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_MCLK]		= &mst_c_mclk.hw,
851*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_MCLK]		= &mst_d_mclk.hw,
852*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_MCLK]		= &mst_e_mclk.hw,
853*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_MCLK]		= &mst_f_mclk.hw,
854*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFOUT_CLK_SEL]	= &spdifout_clk_sel.hw,
855*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFOUT_CLK_DIV]	= &spdifout_clk_div.hw,
856*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFOUT_CLK]	= &spdifout_clk.hw,
857*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFIN_CLK_SEL]	= &spdifin_clk_sel.hw,
858*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFIN_CLK_DIV]	= &spdifin_clk_div.hw,
859*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFIN_CLK]		= &spdifin_clk.hw,
860*4882a593Smuzhiyun 		[AUD_CLKID_PDM_DCLK_SEL]	= &pdm_dclk_sel.hw,
861*4882a593Smuzhiyun 		[AUD_CLKID_PDM_DCLK_DIV]	= &pdm_dclk_div.hw,
862*4882a593Smuzhiyun 		[AUD_CLKID_PDM_DCLK]		= &pdm_dclk.hw,
863*4882a593Smuzhiyun 		[AUD_CLKID_PDM_SYSCLK_SEL]	= &pdm_sysclk_sel.hw,
864*4882a593Smuzhiyun 		[AUD_CLKID_PDM_SYSCLK_DIV]	= &pdm_sysclk_div.hw,
865*4882a593Smuzhiyun 		[AUD_CLKID_PDM_SYSCLK]		= &pdm_sysclk.hw,
866*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_SCLK_PRE_EN]	= &mst_a_sclk_pre_en.hw,
867*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_SCLK_PRE_EN]	= &mst_b_sclk_pre_en.hw,
868*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_SCLK_PRE_EN]	= &mst_c_sclk_pre_en.hw,
869*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_SCLK_PRE_EN]	= &mst_d_sclk_pre_en.hw,
870*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_SCLK_PRE_EN]	= &mst_e_sclk_pre_en.hw,
871*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_SCLK_PRE_EN]	= &mst_f_sclk_pre_en.hw,
872*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_SCLK_DIV]	= &mst_a_sclk_div.hw,
873*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_SCLK_DIV]	= &mst_b_sclk_div.hw,
874*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_SCLK_DIV]	= &mst_c_sclk_div.hw,
875*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_SCLK_DIV]	= &mst_d_sclk_div.hw,
876*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_SCLK_DIV]	= &mst_e_sclk_div.hw,
877*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_SCLK_DIV]	= &mst_f_sclk_div.hw,
878*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_SCLK_POST_EN]	= &mst_a_sclk_post_en.hw,
879*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_SCLK_POST_EN]	= &mst_b_sclk_post_en.hw,
880*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_SCLK_POST_EN]	= &mst_c_sclk_post_en.hw,
881*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_SCLK_POST_EN]	= &mst_d_sclk_post_en.hw,
882*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_SCLK_POST_EN]	= &mst_e_sclk_post_en.hw,
883*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_SCLK_POST_EN]	= &mst_f_sclk_post_en.hw,
884*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_SCLK]		= &mst_a_sclk.hw,
885*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_SCLK]		= &mst_b_sclk.hw,
886*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_SCLK]		= &mst_c_sclk.hw,
887*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_SCLK]		= &mst_d_sclk.hw,
888*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_SCLK]		= &mst_e_sclk.hw,
889*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_SCLK]		= &mst_f_sclk.hw,
890*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_LRCLK_DIV]	= &mst_a_lrclk_div.hw,
891*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_LRCLK_DIV]	= &mst_b_lrclk_div.hw,
892*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_LRCLK_DIV]	= &mst_c_lrclk_div.hw,
893*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_LRCLK_DIV]	= &mst_d_lrclk_div.hw,
894*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_LRCLK_DIV]	= &mst_e_lrclk_div.hw,
895*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_LRCLK_DIV]	= &mst_f_lrclk_div.hw,
896*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_LRCLK]		= &mst_a_lrclk.hw,
897*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_LRCLK]		= &mst_b_lrclk.hw,
898*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_LRCLK]		= &mst_c_lrclk.hw,
899*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_LRCLK]		= &mst_d_lrclk.hw,
900*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_LRCLK]		= &mst_e_lrclk.hw,
901*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_LRCLK]		= &mst_f_lrclk.hw,
902*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_A_SCLK_SEL]	= &tdmin_a_sclk_sel.hw,
903*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_B_SCLK_SEL]	= &tdmin_b_sclk_sel.hw,
904*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_C_SCLK_SEL]	= &tdmin_c_sclk_sel.hw,
905*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_LB_SCLK_SEL]	= &tdmin_lb_sclk_sel.hw,
906*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_A_SCLK_SEL]	= &tdmout_a_sclk_sel.hw,
907*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_B_SCLK_SEL]	= &tdmout_b_sclk_sel.hw,
908*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_C_SCLK_SEL]	= &tdmout_c_sclk_sel.hw,
909*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_A_SCLK_PRE_EN]	= &tdmin_a_sclk_pre_en.hw,
910*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_B_SCLK_PRE_EN]	= &tdmin_b_sclk_pre_en.hw,
911*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_C_SCLK_PRE_EN]	= &tdmin_c_sclk_pre_en.hw,
912*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_LB_SCLK_PRE_EN] = &tdmin_lb_sclk_pre_en.hw,
913*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_A_SCLK_PRE_EN] = &tdmout_a_sclk_pre_en.hw,
914*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_B_SCLK_PRE_EN] = &tdmout_b_sclk_pre_en.hw,
915*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_C_SCLK_PRE_EN] = &tdmout_c_sclk_pre_en.hw,
916*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_A_SCLK_POST_EN] = &tdmin_a_sclk_post_en.hw,
917*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_B_SCLK_POST_EN] = &tdmin_b_sclk_post_en.hw,
918*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_C_SCLK_POST_EN] = &tdmin_c_sclk_post_en.hw,
919*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_LB_SCLK_POST_EN] = &tdmin_lb_sclk_post_en.hw,
920*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_A_SCLK_POST_EN] = &tdmout_a_sclk_post_en.hw,
921*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_B_SCLK_POST_EN] = &tdmout_b_sclk_post_en.hw,
922*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_C_SCLK_POST_EN] = &tdmout_c_sclk_post_en.hw,
923*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_A_SCLK]	= &tdmin_a_sclk.hw,
924*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_B_SCLK]	= &tdmin_b_sclk.hw,
925*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_C_SCLK]	= &tdmin_c_sclk.hw,
926*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_LB_SCLK]	= &tdmin_lb_sclk.hw,
927*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_A_SCLK]	= &axg_tdmout_a_sclk.hw,
928*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_B_SCLK]	= &axg_tdmout_b_sclk.hw,
929*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_C_SCLK]	= &axg_tdmout_c_sclk.hw,
930*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_A_LRCLK]	= &tdmin_a_lrclk.hw,
931*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_B_LRCLK]	= &tdmin_b_lrclk.hw,
932*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_C_LRCLK]	= &tdmin_c_lrclk.hw,
933*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_LB_LRCLK]	= &tdmin_lb_lrclk.hw,
934*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_A_LRCLK]	= &tdmout_a_lrclk.hw,
935*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_B_LRCLK]	= &tdmout_b_lrclk.hw,
936*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_C_LRCLK]	= &tdmout_c_lrclk.hw,
937*4882a593Smuzhiyun 		[AUD_CLKID_TOP]			= &axg_aud_top,
938*4882a593Smuzhiyun 		[NR_CLKS] = NULL,
939*4882a593Smuzhiyun 	},
940*4882a593Smuzhiyun 	.num = NR_CLKS,
941*4882a593Smuzhiyun };
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun /*
944*4882a593Smuzhiyun  * Array of all G12A clocks provided by this provider
945*4882a593Smuzhiyun  * The input clocks of the controller will be populated at runtime
946*4882a593Smuzhiyun  */
947*4882a593Smuzhiyun static struct clk_hw_onecell_data g12a_audio_hw_onecell_data = {
948*4882a593Smuzhiyun 	.hws = {
949*4882a593Smuzhiyun 		[AUD_CLKID_DDR_ARB]		= &ddr_arb.hw,
950*4882a593Smuzhiyun 		[AUD_CLKID_PDM]			= &pdm.hw,
951*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_A]		= &tdmin_a.hw,
952*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_B]		= &tdmin_b.hw,
953*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_C]		= &tdmin_c.hw,
954*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_LB]		= &tdmin_lb.hw,
955*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_A]		= &tdmout_a.hw,
956*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_B]		= &tdmout_b.hw,
957*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_C]		= &tdmout_c.hw,
958*4882a593Smuzhiyun 		[AUD_CLKID_FRDDR_A]		= &frddr_a.hw,
959*4882a593Smuzhiyun 		[AUD_CLKID_FRDDR_B]		= &frddr_b.hw,
960*4882a593Smuzhiyun 		[AUD_CLKID_FRDDR_C]		= &frddr_c.hw,
961*4882a593Smuzhiyun 		[AUD_CLKID_TODDR_A]		= &toddr_a.hw,
962*4882a593Smuzhiyun 		[AUD_CLKID_TODDR_B]		= &toddr_b.hw,
963*4882a593Smuzhiyun 		[AUD_CLKID_TODDR_C]		= &toddr_c.hw,
964*4882a593Smuzhiyun 		[AUD_CLKID_LOOPBACK]		= &loopback.hw,
965*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFIN]		= &spdifin.hw,
966*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFOUT]		= &spdifout.hw,
967*4882a593Smuzhiyun 		[AUD_CLKID_RESAMPLE]		= &resample.hw,
968*4882a593Smuzhiyun 		[AUD_CLKID_POWER_DETECT]	= &power_detect.hw,
969*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFOUT_B]		= &spdifout_b.hw,
970*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_MCLK_SEL]	= &mst_a_mclk_sel.hw,
971*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_MCLK_SEL]	= &mst_b_mclk_sel.hw,
972*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_MCLK_SEL]	= &mst_c_mclk_sel.hw,
973*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_MCLK_SEL]	= &mst_d_mclk_sel.hw,
974*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_MCLK_SEL]	= &mst_e_mclk_sel.hw,
975*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_MCLK_SEL]	= &mst_f_mclk_sel.hw,
976*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_MCLK_DIV]	= &mst_a_mclk_div.hw,
977*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_MCLK_DIV]	= &mst_b_mclk_div.hw,
978*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_MCLK_DIV]	= &mst_c_mclk_div.hw,
979*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_MCLK_DIV]	= &mst_d_mclk_div.hw,
980*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_MCLK_DIV]	= &mst_e_mclk_div.hw,
981*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_MCLK_DIV]	= &mst_f_mclk_div.hw,
982*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_MCLK]		= &mst_a_mclk.hw,
983*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_MCLK]		= &mst_b_mclk.hw,
984*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_MCLK]		= &mst_c_mclk.hw,
985*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_MCLK]		= &mst_d_mclk.hw,
986*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_MCLK]		= &mst_e_mclk.hw,
987*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_MCLK]		= &mst_f_mclk.hw,
988*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFOUT_CLK_SEL]	= &spdifout_clk_sel.hw,
989*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFOUT_CLK_DIV]	= &spdifout_clk_div.hw,
990*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFOUT_CLK]	= &spdifout_clk.hw,
991*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFOUT_B_CLK_SEL]	= &spdifout_b_clk_sel.hw,
992*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFOUT_B_CLK_DIV]	= &spdifout_b_clk_div.hw,
993*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFOUT_B_CLK]	= &spdifout_b_clk.hw,
994*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFIN_CLK_SEL]	= &spdifin_clk_sel.hw,
995*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFIN_CLK_DIV]	= &spdifin_clk_div.hw,
996*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFIN_CLK]		= &spdifin_clk.hw,
997*4882a593Smuzhiyun 		[AUD_CLKID_PDM_DCLK_SEL]	= &pdm_dclk_sel.hw,
998*4882a593Smuzhiyun 		[AUD_CLKID_PDM_DCLK_DIV]	= &pdm_dclk_div.hw,
999*4882a593Smuzhiyun 		[AUD_CLKID_PDM_DCLK]		= &pdm_dclk.hw,
1000*4882a593Smuzhiyun 		[AUD_CLKID_PDM_SYSCLK_SEL]	= &pdm_sysclk_sel.hw,
1001*4882a593Smuzhiyun 		[AUD_CLKID_PDM_SYSCLK_DIV]	= &pdm_sysclk_div.hw,
1002*4882a593Smuzhiyun 		[AUD_CLKID_PDM_SYSCLK]		= &pdm_sysclk.hw,
1003*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_SCLK_PRE_EN]	= &mst_a_sclk_pre_en.hw,
1004*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_SCLK_PRE_EN]	= &mst_b_sclk_pre_en.hw,
1005*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_SCLK_PRE_EN]	= &mst_c_sclk_pre_en.hw,
1006*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_SCLK_PRE_EN]	= &mst_d_sclk_pre_en.hw,
1007*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_SCLK_PRE_EN]	= &mst_e_sclk_pre_en.hw,
1008*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_SCLK_PRE_EN]	= &mst_f_sclk_pre_en.hw,
1009*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_SCLK_DIV]	= &mst_a_sclk_div.hw,
1010*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_SCLK_DIV]	= &mst_b_sclk_div.hw,
1011*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_SCLK_DIV]	= &mst_c_sclk_div.hw,
1012*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_SCLK_DIV]	= &mst_d_sclk_div.hw,
1013*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_SCLK_DIV]	= &mst_e_sclk_div.hw,
1014*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_SCLK_DIV]	= &mst_f_sclk_div.hw,
1015*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_SCLK_POST_EN]	= &mst_a_sclk_post_en.hw,
1016*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_SCLK_POST_EN]	= &mst_b_sclk_post_en.hw,
1017*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_SCLK_POST_EN]	= &mst_c_sclk_post_en.hw,
1018*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_SCLK_POST_EN]	= &mst_d_sclk_post_en.hw,
1019*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_SCLK_POST_EN]	= &mst_e_sclk_post_en.hw,
1020*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_SCLK_POST_EN]	= &mst_f_sclk_post_en.hw,
1021*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_SCLK]		= &mst_a_sclk.hw,
1022*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_SCLK]		= &mst_b_sclk.hw,
1023*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_SCLK]		= &mst_c_sclk.hw,
1024*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_SCLK]		= &mst_d_sclk.hw,
1025*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_SCLK]		= &mst_e_sclk.hw,
1026*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_SCLK]		= &mst_f_sclk.hw,
1027*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_LRCLK_DIV]	= &mst_a_lrclk_div.hw,
1028*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_LRCLK_DIV]	= &mst_b_lrclk_div.hw,
1029*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_LRCLK_DIV]	= &mst_c_lrclk_div.hw,
1030*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_LRCLK_DIV]	= &mst_d_lrclk_div.hw,
1031*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_LRCLK_DIV]	= &mst_e_lrclk_div.hw,
1032*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_LRCLK_DIV]	= &mst_f_lrclk_div.hw,
1033*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_LRCLK]		= &mst_a_lrclk.hw,
1034*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_LRCLK]		= &mst_b_lrclk.hw,
1035*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_LRCLK]		= &mst_c_lrclk.hw,
1036*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_LRCLK]		= &mst_d_lrclk.hw,
1037*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_LRCLK]		= &mst_e_lrclk.hw,
1038*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_LRCLK]		= &mst_f_lrclk.hw,
1039*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_A_SCLK_SEL]	= &tdmin_a_sclk_sel.hw,
1040*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_B_SCLK_SEL]	= &tdmin_b_sclk_sel.hw,
1041*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_C_SCLK_SEL]	= &tdmin_c_sclk_sel.hw,
1042*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_LB_SCLK_SEL]	= &tdmin_lb_sclk_sel.hw,
1043*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_A_SCLK_SEL]	= &tdmout_a_sclk_sel.hw,
1044*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_B_SCLK_SEL]	= &tdmout_b_sclk_sel.hw,
1045*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_C_SCLK_SEL]	= &tdmout_c_sclk_sel.hw,
1046*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_A_SCLK_PRE_EN]	= &tdmin_a_sclk_pre_en.hw,
1047*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_B_SCLK_PRE_EN]	= &tdmin_b_sclk_pre_en.hw,
1048*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_C_SCLK_PRE_EN]	= &tdmin_c_sclk_pre_en.hw,
1049*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_LB_SCLK_PRE_EN] = &tdmin_lb_sclk_pre_en.hw,
1050*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_A_SCLK_PRE_EN] = &tdmout_a_sclk_pre_en.hw,
1051*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_B_SCLK_PRE_EN] = &tdmout_b_sclk_pre_en.hw,
1052*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_C_SCLK_PRE_EN] = &tdmout_c_sclk_pre_en.hw,
1053*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_A_SCLK_POST_EN] = &tdmin_a_sclk_post_en.hw,
1054*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_B_SCLK_POST_EN] = &tdmin_b_sclk_post_en.hw,
1055*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_C_SCLK_POST_EN] = &tdmin_c_sclk_post_en.hw,
1056*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_LB_SCLK_POST_EN] = &tdmin_lb_sclk_post_en.hw,
1057*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_A_SCLK_POST_EN] = &tdmout_a_sclk_post_en.hw,
1058*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_B_SCLK_POST_EN] = &tdmout_b_sclk_post_en.hw,
1059*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_C_SCLK_POST_EN] = &tdmout_c_sclk_post_en.hw,
1060*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_A_SCLK]	= &tdmin_a_sclk.hw,
1061*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_B_SCLK]	= &tdmin_b_sclk.hw,
1062*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_C_SCLK]	= &tdmin_c_sclk.hw,
1063*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_LB_SCLK]	= &tdmin_lb_sclk.hw,
1064*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_A_SCLK]	= &g12a_tdmout_a_sclk.hw,
1065*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_B_SCLK]	= &g12a_tdmout_b_sclk.hw,
1066*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_C_SCLK]	= &g12a_tdmout_c_sclk.hw,
1067*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_A_LRCLK]	= &tdmin_a_lrclk.hw,
1068*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_B_LRCLK]	= &tdmin_b_lrclk.hw,
1069*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_C_LRCLK]	= &tdmin_c_lrclk.hw,
1070*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_LB_LRCLK]	= &tdmin_lb_lrclk.hw,
1071*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_A_LRCLK]	= &tdmout_a_lrclk.hw,
1072*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_B_LRCLK]	= &tdmout_b_lrclk.hw,
1073*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_C_LRCLK]	= &tdmout_c_lrclk.hw,
1074*4882a593Smuzhiyun 		[AUD_CLKID_TDM_MCLK_PAD0]	= &g12a_tdm_mclk_pad_0.hw,
1075*4882a593Smuzhiyun 		[AUD_CLKID_TDM_MCLK_PAD1]	= &g12a_tdm_mclk_pad_1.hw,
1076*4882a593Smuzhiyun 		[AUD_CLKID_TDM_LRCLK_PAD0]	= &g12a_tdm_lrclk_pad_0.hw,
1077*4882a593Smuzhiyun 		[AUD_CLKID_TDM_LRCLK_PAD1]	= &g12a_tdm_lrclk_pad_1.hw,
1078*4882a593Smuzhiyun 		[AUD_CLKID_TDM_LRCLK_PAD2]	= &g12a_tdm_lrclk_pad_2.hw,
1079*4882a593Smuzhiyun 		[AUD_CLKID_TDM_SCLK_PAD0]	= &g12a_tdm_sclk_pad_0.hw,
1080*4882a593Smuzhiyun 		[AUD_CLKID_TDM_SCLK_PAD1]	= &g12a_tdm_sclk_pad_1.hw,
1081*4882a593Smuzhiyun 		[AUD_CLKID_TDM_SCLK_PAD2]	= &g12a_tdm_sclk_pad_2.hw,
1082*4882a593Smuzhiyun 		[AUD_CLKID_TOP]			= &axg_aud_top,
1083*4882a593Smuzhiyun 		[NR_CLKS] = NULL,
1084*4882a593Smuzhiyun 	},
1085*4882a593Smuzhiyun 	.num = NR_CLKS,
1086*4882a593Smuzhiyun };
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun /*
1089*4882a593Smuzhiyun  * Array of all SM1 clocks provided by this provider
1090*4882a593Smuzhiyun  * The input clocks of the controller will be populated at runtime
1091*4882a593Smuzhiyun  */
1092*4882a593Smuzhiyun static struct clk_hw_onecell_data sm1_audio_hw_onecell_data = {
1093*4882a593Smuzhiyun 	.hws = {
1094*4882a593Smuzhiyun 		[AUD_CLKID_DDR_ARB]		= &ddr_arb.hw,
1095*4882a593Smuzhiyun 		[AUD_CLKID_PDM]			= &pdm.hw,
1096*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_A]		= &tdmin_a.hw,
1097*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_B]		= &tdmin_b.hw,
1098*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_C]		= &tdmin_c.hw,
1099*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_LB]		= &tdmin_lb.hw,
1100*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_A]		= &tdmout_a.hw,
1101*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_B]		= &tdmout_b.hw,
1102*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_C]		= &tdmout_c.hw,
1103*4882a593Smuzhiyun 		[AUD_CLKID_FRDDR_A]		= &frddr_a.hw,
1104*4882a593Smuzhiyun 		[AUD_CLKID_FRDDR_B]		= &frddr_b.hw,
1105*4882a593Smuzhiyun 		[AUD_CLKID_FRDDR_C]		= &frddr_c.hw,
1106*4882a593Smuzhiyun 		[AUD_CLKID_TODDR_A]		= &toddr_a.hw,
1107*4882a593Smuzhiyun 		[AUD_CLKID_TODDR_B]		= &toddr_b.hw,
1108*4882a593Smuzhiyun 		[AUD_CLKID_TODDR_C]		= &toddr_c.hw,
1109*4882a593Smuzhiyun 		[AUD_CLKID_LOOPBACK]		= &loopback.hw,
1110*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFIN]		= &spdifin.hw,
1111*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFOUT]		= &spdifout.hw,
1112*4882a593Smuzhiyun 		[AUD_CLKID_RESAMPLE]		= &resample.hw,
1113*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFOUT_B]		= &spdifout_b.hw,
1114*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_MCLK_SEL]	= &sm1_mst_a_mclk_sel.hw,
1115*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_MCLK_SEL]	= &sm1_mst_b_mclk_sel.hw,
1116*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_MCLK_SEL]	= &sm1_mst_c_mclk_sel.hw,
1117*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_MCLK_SEL]	= &sm1_mst_d_mclk_sel.hw,
1118*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_MCLK_SEL]	= &sm1_mst_e_mclk_sel.hw,
1119*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_MCLK_SEL]	= &sm1_mst_f_mclk_sel.hw,
1120*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_MCLK_DIV]	= &sm1_mst_a_mclk_div.hw,
1121*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_MCLK_DIV]	= &sm1_mst_b_mclk_div.hw,
1122*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_MCLK_DIV]	= &sm1_mst_c_mclk_div.hw,
1123*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_MCLK_DIV]	= &sm1_mst_d_mclk_div.hw,
1124*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_MCLK_DIV]	= &sm1_mst_e_mclk_div.hw,
1125*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_MCLK_DIV]	= &sm1_mst_f_mclk_div.hw,
1126*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_MCLK]		= &sm1_mst_a_mclk.hw,
1127*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_MCLK]		= &sm1_mst_b_mclk.hw,
1128*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_MCLK]		= &sm1_mst_c_mclk.hw,
1129*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_MCLK]		= &sm1_mst_d_mclk.hw,
1130*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_MCLK]		= &sm1_mst_e_mclk.hw,
1131*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_MCLK]		= &sm1_mst_f_mclk.hw,
1132*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFOUT_CLK_SEL]	= &spdifout_clk_sel.hw,
1133*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFOUT_CLK_DIV]	= &spdifout_clk_div.hw,
1134*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFOUT_CLK]	= &spdifout_clk.hw,
1135*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFOUT_B_CLK_SEL]	= &spdifout_b_clk_sel.hw,
1136*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFOUT_B_CLK_DIV]	= &spdifout_b_clk_div.hw,
1137*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFOUT_B_CLK]	= &spdifout_b_clk.hw,
1138*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFIN_CLK_SEL]	= &spdifin_clk_sel.hw,
1139*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFIN_CLK_DIV]	= &spdifin_clk_div.hw,
1140*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFIN_CLK]		= &spdifin_clk.hw,
1141*4882a593Smuzhiyun 		[AUD_CLKID_PDM_DCLK_SEL]	= &pdm_dclk_sel.hw,
1142*4882a593Smuzhiyun 		[AUD_CLKID_PDM_DCLK_DIV]	= &pdm_dclk_div.hw,
1143*4882a593Smuzhiyun 		[AUD_CLKID_PDM_DCLK]		= &pdm_dclk.hw,
1144*4882a593Smuzhiyun 		[AUD_CLKID_PDM_SYSCLK_SEL]	= &pdm_sysclk_sel.hw,
1145*4882a593Smuzhiyun 		[AUD_CLKID_PDM_SYSCLK_DIV]	= &pdm_sysclk_div.hw,
1146*4882a593Smuzhiyun 		[AUD_CLKID_PDM_SYSCLK]		= &pdm_sysclk.hw,
1147*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_SCLK_PRE_EN]	= &mst_a_sclk_pre_en.hw,
1148*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_SCLK_PRE_EN]	= &mst_b_sclk_pre_en.hw,
1149*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_SCLK_PRE_EN]	= &mst_c_sclk_pre_en.hw,
1150*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_SCLK_PRE_EN]	= &mst_d_sclk_pre_en.hw,
1151*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_SCLK_PRE_EN]	= &mst_e_sclk_pre_en.hw,
1152*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_SCLK_PRE_EN]	= &mst_f_sclk_pre_en.hw,
1153*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_SCLK_DIV]	= &mst_a_sclk_div.hw,
1154*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_SCLK_DIV]	= &mst_b_sclk_div.hw,
1155*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_SCLK_DIV]	= &mst_c_sclk_div.hw,
1156*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_SCLK_DIV]	= &mst_d_sclk_div.hw,
1157*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_SCLK_DIV]	= &mst_e_sclk_div.hw,
1158*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_SCLK_DIV]	= &mst_f_sclk_div.hw,
1159*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_SCLK_POST_EN]	= &mst_a_sclk_post_en.hw,
1160*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_SCLK_POST_EN]	= &mst_b_sclk_post_en.hw,
1161*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_SCLK_POST_EN]	= &mst_c_sclk_post_en.hw,
1162*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_SCLK_POST_EN]	= &mst_d_sclk_post_en.hw,
1163*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_SCLK_POST_EN]	= &mst_e_sclk_post_en.hw,
1164*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_SCLK_POST_EN]	= &mst_f_sclk_post_en.hw,
1165*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_SCLK]		= &mst_a_sclk.hw,
1166*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_SCLK]		= &mst_b_sclk.hw,
1167*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_SCLK]		= &mst_c_sclk.hw,
1168*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_SCLK]		= &mst_d_sclk.hw,
1169*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_SCLK]		= &mst_e_sclk.hw,
1170*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_SCLK]		= &mst_f_sclk.hw,
1171*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_LRCLK_DIV]	= &mst_a_lrclk_div.hw,
1172*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_LRCLK_DIV]	= &mst_b_lrclk_div.hw,
1173*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_LRCLK_DIV]	= &mst_c_lrclk_div.hw,
1174*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_LRCLK_DIV]	= &mst_d_lrclk_div.hw,
1175*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_LRCLK_DIV]	= &mst_e_lrclk_div.hw,
1176*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_LRCLK_DIV]	= &mst_f_lrclk_div.hw,
1177*4882a593Smuzhiyun 		[AUD_CLKID_MST_A_LRCLK]		= &mst_a_lrclk.hw,
1178*4882a593Smuzhiyun 		[AUD_CLKID_MST_B_LRCLK]		= &mst_b_lrclk.hw,
1179*4882a593Smuzhiyun 		[AUD_CLKID_MST_C_LRCLK]		= &mst_c_lrclk.hw,
1180*4882a593Smuzhiyun 		[AUD_CLKID_MST_D_LRCLK]		= &mst_d_lrclk.hw,
1181*4882a593Smuzhiyun 		[AUD_CLKID_MST_E_LRCLK]		= &mst_e_lrclk.hw,
1182*4882a593Smuzhiyun 		[AUD_CLKID_MST_F_LRCLK]		= &mst_f_lrclk.hw,
1183*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_A_SCLK_SEL]	= &tdmin_a_sclk_sel.hw,
1184*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_B_SCLK_SEL]	= &tdmin_b_sclk_sel.hw,
1185*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_C_SCLK_SEL]	= &tdmin_c_sclk_sel.hw,
1186*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_LB_SCLK_SEL]	= &tdmin_lb_sclk_sel.hw,
1187*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_A_SCLK_SEL]	= &tdmout_a_sclk_sel.hw,
1188*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_B_SCLK_SEL]	= &tdmout_b_sclk_sel.hw,
1189*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_C_SCLK_SEL]	= &tdmout_c_sclk_sel.hw,
1190*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_A_SCLK_PRE_EN]	= &tdmin_a_sclk_pre_en.hw,
1191*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_B_SCLK_PRE_EN]	= &tdmin_b_sclk_pre_en.hw,
1192*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_C_SCLK_PRE_EN]	= &tdmin_c_sclk_pre_en.hw,
1193*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_LB_SCLK_PRE_EN] = &tdmin_lb_sclk_pre_en.hw,
1194*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_A_SCLK_PRE_EN] = &tdmout_a_sclk_pre_en.hw,
1195*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_B_SCLK_PRE_EN] = &tdmout_b_sclk_pre_en.hw,
1196*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_C_SCLK_PRE_EN] = &tdmout_c_sclk_pre_en.hw,
1197*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_A_SCLK_POST_EN] = &tdmin_a_sclk_post_en.hw,
1198*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_B_SCLK_POST_EN] = &tdmin_b_sclk_post_en.hw,
1199*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_C_SCLK_POST_EN] = &tdmin_c_sclk_post_en.hw,
1200*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_LB_SCLK_POST_EN] = &tdmin_lb_sclk_post_en.hw,
1201*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_A_SCLK_POST_EN] = &tdmout_a_sclk_post_en.hw,
1202*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_B_SCLK_POST_EN] = &tdmout_b_sclk_post_en.hw,
1203*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_C_SCLK_POST_EN] = &tdmout_c_sclk_post_en.hw,
1204*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_A_SCLK]	= &tdmin_a_sclk.hw,
1205*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_B_SCLK]	= &tdmin_b_sclk.hw,
1206*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_C_SCLK]	= &tdmin_c_sclk.hw,
1207*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_LB_SCLK]	= &tdmin_lb_sclk.hw,
1208*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_A_SCLK]	= &g12a_tdmout_a_sclk.hw,
1209*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_B_SCLK]	= &g12a_tdmout_b_sclk.hw,
1210*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_C_SCLK]	= &g12a_tdmout_c_sclk.hw,
1211*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_A_LRCLK]	= &tdmin_a_lrclk.hw,
1212*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_B_LRCLK]	= &tdmin_b_lrclk.hw,
1213*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_C_LRCLK]	= &tdmin_c_lrclk.hw,
1214*4882a593Smuzhiyun 		[AUD_CLKID_TDMIN_LB_LRCLK]	= &tdmin_lb_lrclk.hw,
1215*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_A_LRCLK]	= &tdmout_a_lrclk.hw,
1216*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_B_LRCLK]	= &tdmout_b_lrclk.hw,
1217*4882a593Smuzhiyun 		[AUD_CLKID_TDMOUT_C_LRCLK]	= &tdmout_c_lrclk.hw,
1218*4882a593Smuzhiyun 		[AUD_CLKID_TDM_MCLK_PAD0]	= &sm1_tdm_mclk_pad_0.hw,
1219*4882a593Smuzhiyun 		[AUD_CLKID_TDM_MCLK_PAD1]	= &sm1_tdm_mclk_pad_1.hw,
1220*4882a593Smuzhiyun 		[AUD_CLKID_TDM_LRCLK_PAD0]	= &sm1_tdm_lrclk_pad_0.hw,
1221*4882a593Smuzhiyun 		[AUD_CLKID_TDM_LRCLK_PAD1]	= &sm1_tdm_lrclk_pad_1.hw,
1222*4882a593Smuzhiyun 		[AUD_CLKID_TDM_LRCLK_PAD2]	= &sm1_tdm_lrclk_pad_2.hw,
1223*4882a593Smuzhiyun 		[AUD_CLKID_TDM_SCLK_PAD0]	= &sm1_tdm_sclk_pad_0.hw,
1224*4882a593Smuzhiyun 		[AUD_CLKID_TDM_SCLK_PAD1]	= &sm1_tdm_sclk_pad_1.hw,
1225*4882a593Smuzhiyun 		[AUD_CLKID_TDM_SCLK_PAD2]	= &sm1_tdm_sclk_pad_2.hw,
1226*4882a593Smuzhiyun 		[AUD_CLKID_TOP]			= &sm1_aud_top.hw,
1227*4882a593Smuzhiyun 		[AUD_CLKID_TORAM]		= &toram.hw,
1228*4882a593Smuzhiyun 		[AUD_CLKID_EQDRC]		= &eqdrc.hw,
1229*4882a593Smuzhiyun 		[AUD_CLKID_RESAMPLE_B]		= &resample_b.hw,
1230*4882a593Smuzhiyun 		[AUD_CLKID_TOVAD]		= &tovad.hw,
1231*4882a593Smuzhiyun 		[AUD_CLKID_LOCKER]		= &locker.hw,
1232*4882a593Smuzhiyun 		[AUD_CLKID_SPDIFIN_LB]		= &spdifin_lb.hw,
1233*4882a593Smuzhiyun 		[AUD_CLKID_FRDDR_D]		= &frddr_d.hw,
1234*4882a593Smuzhiyun 		[AUD_CLKID_TODDR_D]		= &toddr_d.hw,
1235*4882a593Smuzhiyun 		[AUD_CLKID_LOOPBACK_B]		= &loopback_b.hw,
1236*4882a593Smuzhiyun 		[AUD_CLKID_CLK81_EN]		= &sm1_clk81_en.hw,
1237*4882a593Smuzhiyun 		[AUD_CLKID_SYSCLK_A_DIV]	= &sm1_sysclk_a_div.hw,
1238*4882a593Smuzhiyun 		[AUD_CLKID_SYSCLK_A_EN]		= &sm1_sysclk_a_en.hw,
1239*4882a593Smuzhiyun 		[AUD_CLKID_SYSCLK_B_DIV]	= &sm1_sysclk_b_div.hw,
1240*4882a593Smuzhiyun 		[AUD_CLKID_SYSCLK_B_EN]		= &sm1_sysclk_b_en.hw,
1241*4882a593Smuzhiyun 		[NR_CLKS] = NULL,
1242*4882a593Smuzhiyun 	},
1243*4882a593Smuzhiyun 	.num = NR_CLKS,
1244*4882a593Smuzhiyun };
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun /* Convenience table to populate regmap in .probe(). */
1248*4882a593Smuzhiyun static struct clk_regmap *const axg_clk_regmaps[] = {
1249*4882a593Smuzhiyun 	&ddr_arb,
1250*4882a593Smuzhiyun 	&pdm,
1251*4882a593Smuzhiyun 	&tdmin_a,
1252*4882a593Smuzhiyun 	&tdmin_b,
1253*4882a593Smuzhiyun 	&tdmin_c,
1254*4882a593Smuzhiyun 	&tdmin_lb,
1255*4882a593Smuzhiyun 	&tdmout_a,
1256*4882a593Smuzhiyun 	&tdmout_b,
1257*4882a593Smuzhiyun 	&tdmout_c,
1258*4882a593Smuzhiyun 	&frddr_a,
1259*4882a593Smuzhiyun 	&frddr_b,
1260*4882a593Smuzhiyun 	&frddr_c,
1261*4882a593Smuzhiyun 	&toddr_a,
1262*4882a593Smuzhiyun 	&toddr_b,
1263*4882a593Smuzhiyun 	&toddr_c,
1264*4882a593Smuzhiyun 	&loopback,
1265*4882a593Smuzhiyun 	&spdifin,
1266*4882a593Smuzhiyun 	&spdifout,
1267*4882a593Smuzhiyun 	&resample,
1268*4882a593Smuzhiyun 	&power_detect,
1269*4882a593Smuzhiyun 	&mst_a_mclk_sel,
1270*4882a593Smuzhiyun 	&mst_b_mclk_sel,
1271*4882a593Smuzhiyun 	&mst_c_mclk_sel,
1272*4882a593Smuzhiyun 	&mst_d_mclk_sel,
1273*4882a593Smuzhiyun 	&mst_e_mclk_sel,
1274*4882a593Smuzhiyun 	&mst_f_mclk_sel,
1275*4882a593Smuzhiyun 	&mst_a_mclk_div,
1276*4882a593Smuzhiyun 	&mst_b_mclk_div,
1277*4882a593Smuzhiyun 	&mst_c_mclk_div,
1278*4882a593Smuzhiyun 	&mst_d_mclk_div,
1279*4882a593Smuzhiyun 	&mst_e_mclk_div,
1280*4882a593Smuzhiyun 	&mst_f_mclk_div,
1281*4882a593Smuzhiyun 	&mst_a_mclk,
1282*4882a593Smuzhiyun 	&mst_b_mclk,
1283*4882a593Smuzhiyun 	&mst_c_mclk,
1284*4882a593Smuzhiyun 	&mst_d_mclk,
1285*4882a593Smuzhiyun 	&mst_e_mclk,
1286*4882a593Smuzhiyun 	&mst_f_mclk,
1287*4882a593Smuzhiyun 	&spdifout_clk_sel,
1288*4882a593Smuzhiyun 	&spdifout_clk_div,
1289*4882a593Smuzhiyun 	&spdifout_clk,
1290*4882a593Smuzhiyun 	&spdifin_clk_sel,
1291*4882a593Smuzhiyun 	&spdifin_clk_div,
1292*4882a593Smuzhiyun 	&spdifin_clk,
1293*4882a593Smuzhiyun 	&pdm_dclk_sel,
1294*4882a593Smuzhiyun 	&pdm_dclk_div,
1295*4882a593Smuzhiyun 	&pdm_dclk,
1296*4882a593Smuzhiyun 	&pdm_sysclk_sel,
1297*4882a593Smuzhiyun 	&pdm_sysclk_div,
1298*4882a593Smuzhiyun 	&pdm_sysclk,
1299*4882a593Smuzhiyun 	&mst_a_sclk_pre_en,
1300*4882a593Smuzhiyun 	&mst_b_sclk_pre_en,
1301*4882a593Smuzhiyun 	&mst_c_sclk_pre_en,
1302*4882a593Smuzhiyun 	&mst_d_sclk_pre_en,
1303*4882a593Smuzhiyun 	&mst_e_sclk_pre_en,
1304*4882a593Smuzhiyun 	&mst_f_sclk_pre_en,
1305*4882a593Smuzhiyun 	&mst_a_sclk_div,
1306*4882a593Smuzhiyun 	&mst_b_sclk_div,
1307*4882a593Smuzhiyun 	&mst_c_sclk_div,
1308*4882a593Smuzhiyun 	&mst_d_sclk_div,
1309*4882a593Smuzhiyun 	&mst_e_sclk_div,
1310*4882a593Smuzhiyun 	&mst_f_sclk_div,
1311*4882a593Smuzhiyun 	&mst_a_sclk_post_en,
1312*4882a593Smuzhiyun 	&mst_b_sclk_post_en,
1313*4882a593Smuzhiyun 	&mst_c_sclk_post_en,
1314*4882a593Smuzhiyun 	&mst_d_sclk_post_en,
1315*4882a593Smuzhiyun 	&mst_e_sclk_post_en,
1316*4882a593Smuzhiyun 	&mst_f_sclk_post_en,
1317*4882a593Smuzhiyun 	&mst_a_sclk,
1318*4882a593Smuzhiyun 	&mst_b_sclk,
1319*4882a593Smuzhiyun 	&mst_c_sclk,
1320*4882a593Smuzhiyun 	&mst_d_sclk,
1321*4882a593Smuzhiyun 	&mst_e_sclk,
1322*4882a593Smuzhiyun 	&mst_f_sclk,
1323*4882a593Smuzhiyun 	&mst_a_lrclk_div,
1324*4882a593Smuzhiyun 	&mst_b_lrclk_div,
1325*4882a593Smuzhiyun 	&mst_c_lrclk_div,
1326*4882a593Smuzhiyun 	&mst_d_lrclk_div,
1327*4882a593Smuzhiyun 	&mst_e_lrclk_div,
1328*4882a593Smuzhiyun 	&mst_f_lrclk_div,
1329*4882a593Smuzhiyun 	&mst_a_lrclk,
1330*4882a593Smuzhiyun 	&mst_b_lrclk,
1331*4882a593Smuzhiyun 	&mst_c_lrclk,
1332*4882a593Smuzhiyun 	&mst_d_lrclk,
1333*4882a593Smuzhiyun 	&mst_e_lrclk,
1334*4882a593Smuzhiyun 	&mst_f_lrclk,
1335*4882a593Smuzhiyun 	&tdmin_a_sclk_sel,
1336*4882a593Smuzhiyun 	&tdmin_b_sclk_sel,
1337*4882a593Smuzhiyun 	&tdmin_c_sclk_sel,
1338*4882a593Smuzhiyun 	&tdmin_lb_sclk_sel,
1339*4882a593Smuzhiyun 	&tdmout_a_sclk_sel,
1340*4882a593Smuzhiyun 	&tdmout_b_sclk_sel,
1341*4882a593Smuzhiyun 	&tdmout_c_sclk_sel,
1342*4882a593Smuzhiyun 	&tdmin_a_sclk_pre_en,
1343*4882a593Smuzhiyun 	&tdmin_b_sclk_pre_en,
1344*4882a593Smuzhiyun 	&tdmin_c_sclk_pre_en,
1345*4882a593Smuzhiyun 	&tdmin_lb_sclk_pre_en,
1346*4882a593Smuzhiyun 	&tdmout_a_sclk_pre_en,
1347*4882a593Smuzhiyun 	&tdmout_b_sclk_pre_en,
1348*4882a593Smuzhiyun 	&tdmout_c_sclk_pre_en,
1349*4882a593Smuzhiyun 	&tdmin_a_sclk_post_en,
1350*4882a593Smuzhiyun 	&tdmin_b_sclk_post_en,
1351*4882a593Smuzhiyun 	&tdmin_c_sclk_post_en,
1352*4882a593Smuzhiyun 	&tdmin_lb_sclk_post_en,
1353*4882a593Smuzhiyun 	&tdmout_a_sclk_post_en,
1354*4882a593Smuzhiyun 	&tdmout_b_sclk_post_en,
1355*4882a593Smuzhiyun 	&tdmout_c_sclk_post_en,
1356*4882a593Smuzhiyun 	&tdmin_a_sclk,
1357*4882a593Smuzhiyun 	&tdmin_b_sclk,
1358*4882a593Smuzhiyun 	&tdmin_c_sclk,
1359*4882a593Smuzhiyun 	&tdmin_lb_sclk,
1360*4882a593Smuzhiyun 	&axg_tdmout_a_sclk,
1361*4882a593Smuzhiyun 	&axg_tdmout_b_sclk,
1362*4882a593Smuzhiyun 	&axg_tdmout_c_sclk,
1363*4882a593Smuzhiyun 	&tdmin_a_lrclk,
1364*4882a593Smuzhiyun 	&tdmin_b_lrclk,
1365*4882a593Smuzhiyun 	&tdmin_c_lrclk,
1366*4882a593Smuzhiyun 	&tdmin_lb_lrclk,
1367*4882a593Smuzhiyun 	&tdmout_a_lrclk,
1368*4882a593Smuzhiyun 	&tdmout_b_lrclk,
1369*4882a593Smuzhiyun 	&tdmout_c_lrclk,
1370*4882a593Smuzhiyun };
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun static struct clk_regmap *const g12a_clk_regmaps[] = {
1373*4882a593Smuzhiyun 	&ddr_arb,
1374*4882a593Smuzhiyun 	&pdm,
1375*4882a593Smuzhiyun 	&tdmin_a,
1376*4882a593Smuzhiyun 	&tdmin_b,
1377*4882a593Smuzhiyun 	&tdmin_c,
1378*4882a593Smuzhiyun 	&tdmin_lb,
1379*4882a593Smuzhiyun 	&tdmout_a,
1380*4882a593Smuzhiyun 	&tdmout_b,
1381*4882a593Smuzhiyun 	&tdmout_c,
1382*4882a593Smuzhiyun 	&frddr_a,
1383*4882a593Smuzhiyun 	&frddr_b,
1384*4882a593Smuzhiyun 	&frddr_c,
1385*4882a593Smuzhiyun 	&toddr_a,
1386*4882a593Smuzhiyun 	&toddr_b,
1387*4882a593Smuzhiyun 	&toddr_c,
1388*4882a593Smuzhiyun 	&loopback,
1389*4882a593Smuzhiyun 	&spdifin,
1390*4882a593Smuzhiyun 	&spdifout,
1391*4882a593Smuzhiyun 	&resample,
1392*4882a593Smuzhiyun 	&power_detect,
1393*4882a593Smuzhiyun 	&spdifout_b,
1394*4882a593Smuzhiyun 	&mst_a_mclk_sel,
1395*4882a593Smuzhiyun 	&mst_b_mclk_sel,
1396*4882a593Smuzhiyun 	&mst_c_mclk_sel,
1397*4882a593Smuzhiyun 	&mst_d_mclk_sel,
1398*4882a593Smuzhiyun 	&mst_e_mclk_sel,
1399*4882a593Smuzhiyun 	&mst_f_mclk_sel,
1400*4882a593Smuzhiyun 	&mst_a_mclk_div,
1401*4882a593Smuzhiyun 	&mst_b_mclk_div,
1402*4882a593Smuzhiyun 	&mst_c_mclk_div,
1403*4882a593Smuzhiyun 	&mst_d_mclk_div,
1404*4882a593Smuzhiyun 	&mst_e_mclk_div,
1405*4882a593Smuzhiyun 	&mst_f_mclk_div,
1406*4882a593Smuzhiyun 	&mst_a_mclk,
1407*4882a593Smuzhiyun 	&mst_b_mclk,
1408*4882a593Smuzhiyun 	&mst_c_mclk,
1409*4882a593Smuzhiyun 	&mst_d_mclk,
1410*4882a593Smuzhiyun 	&mst_e_mclk,
1411*4882a593Smuzhiyun 	&mst_f_mclk,
1412*4882a593Smuzhiyun 	&spdifout_clk_sel,
1413*4882a593Smuzhiyun 	&spdifout_clk_div,
1414*4882a593Smuzhiyun 	&spdifout_clk,
1415*4882a593Smuzhiyun 	&spdifin_clk_sel,
1416*4882a593Smuzhiyun 	&spdifin_clk_div,
1417*4882a593Smuzhiyun 	&spdifin_clk,
1418*4882a593Smuzhiyun 	&pdm_dclk_sel,
1419*4882a593Smuzhiyun 	&pdm_dclk_div,
1420*4882a593Smuzhiyun 	&pdm_dclk,
1421*4882a593Smuzhiyun 	&pdm_sysclk_sel,
1422*4882a593Smuzhiyun 	&pdm_sysclk_div,
1423*4882a593Smuzhiyun 	&pdm_sysclk,
1424*4882a593Smuzhiyun 	&mst_a_sclk_pre_en,
1425*4882a593Smuzhiyun 	&mst_b_sclk_pre_en,
1426*4882a593Smuzhiyun 	&mst_c_sclk_pre_en,
1427*4882a593Smuzhiyun 	&mst_d_sclk_pre_en,
1428*4882a593Smuzhiyun 	&mst_e_sclk_pre_en,
1429*4882a593Smuzhiyun 	&mst_f_sclk_pre_en,
1430*4882a593Smuzhiyun 	&mst_a_sclk_div,
1431*4882a593Smuzhiyun 	&mst_b_sclk_div,
1432*4882a593Smuzhiyun 	&mst_c_sclk_div,
1433*4882a593Smuzhiyun 	&mst_d_sclk_div,
1434*4882a593Smuzhiyun 	&mst_e_sclk_div,
1435*4882a593Smuzhiyun 	&mst_f_sclk_div,
1436*4882a593Smuzhiyun 	&mst_a_sclk_post_en,
1437*4882a593Smuzhiyun 	&mst_b_sclk_post_en,
1438*4882a593Smuzhiyun 	&mst_c_sclk_post_en,
1439*4882a593Smuzhiyun 	&mst_d_sclk_post_en,
1440*4882a593Smuzhiyun 	&mst_e_sclk_post_en,
1441*4882a593Smuzhiyun 	&mst_f_sclk_post_en,
1442*4882a593Smuzhiyun 	&mst_a_sclk,
1443*4882a593Smuzhiyun 	&mst_b_sclk,
1444*4882a593Smuzhiyun 	&mst_c_sclk,
1445*4882a593Smuzhiyun 	&mst_d_sclk,
1446*4882a593Smuzhiyun 	&mst_e_sclk,
1447*4882a593Smuzhiyun 	&mst_f_sclk,
1448*4882a593Smuzhiyun 	&mst_a_lrclk_div,
1449*4882a593Smuzhiyun 	&mst_b_lrclk_div,
1450*4882a593Smuzhiyun 	&mst_c_lrclk_div,
1451*4882a593Smuzhiyun 	&mst_d_lrclk_div,
1452*4882a593Smuzhiyun 	&mst_e_lrclk_div,
1453*4882a593Smuzhiyun 	&mst_f_lrclk_div,
1454*4882a593Smuzhiyun 	&mst_a_lrclk,
1455*4882a593Smuzhiyun 	&mst_b_lrclk,
1456*4882a593Smuzhiyun 	&mst_c_lrclk,
1457*4882a593Smuzhiyun 	&mst_d_lrclk,
1458*4882a593Smuzhiyun 	&mst_e_lrclk,
1459*4882a593Smuzhiyun 	&mst_f_lrclk,
1460*4882a593Smuzhiyun 	&tdmin_a_sclk_sel,
1461*4882a593Smuzhiyun 	&tdmin_b_sclk_sel,
1462*4882a593Smuzhiyun 	&tdmin_c_sclk_sel,
1463*4882a593Smuzhiyun 	&tdmin_lb_sclk_sel,
1464*4882a593Smuzhiyun 	&tdmout_a_sclk_sel,
1465*4882a593Smuzhiyun 	&tdmout_b_sclk_sel,
1466*4882a593Smuzhiyun 	&tdmout_c_sclk_sel,
1467*4882a593Smuzhiyun 	&tdmin_a_sclk_pre_en,
1468*4882a593Smuzhiyun 	&tdmin_b_sclk_pre_en,
1469*4882a593Smuzhiyun 	&tdmin_c_sclk_pre_en,
1470*4882a593Smuzhiyun 	&tdmin_lb_sclk_pre_en,
1471*4882a593Smuzhiyun 	&tdmout_a_sclk_pre_en,
1472*4882a593Smuzhiyun 	&tdmout_b_sclk_pre_en,
1473*4882a593Smuzhiyun 	&tdmout_c_sclk_pre_en,
1474*4882a593Smuzhiyun 	&tdmin_a_sclk_post_en,
1475*4882a593Smuzhiyun 	&tdmin_b_sclk_post_en,
1476*4882a593Smuzhiyun 	&tdmin_c_sclk_post_en,
1477*4882a593Smuzhiyun 	&tdmin_lb_sclk_post_en,
1478*4882a593Smuzhiyun 	&tdmout_a_sclk_post_en,
1479*4882a593Smuzhiyun 	&tdmout_b_sclk_post_en,
1480*4882a593Smuzhiyun 	&tdmout_c_sclk_post_en,
1481*4882a593Smuzhiyun 	&tdmin_a_sclk,
1482*4882a593Smuzhiyun 	&tdmin_b_sclk,
1483*4882a593Smuzhiyun 	&tdmin_c_sclk,
1484*4882a593Smuzhiyun 	&tdmin_lb_sclk,
1485*4882a593Smuzhiyun 	&g12a_tdmout_a_sclk,
1486*4882a593Smuzhiyun 	&g12a_tdmout_b_sclk,
1487*4882a593Smuzhiyun 	&g12a_tdmout_c_sclk,
1488*4882a593Smuzhiyun 	&tdmin_a_lrclk,
1489*4882a593Smuzhiyun 	&tdmin_b_lrclk,
1490*4882a593Smuzhiyun 	&tdmin_c_lrclk,
1491*4882a593Smuzhiyun 	&tdmin_lb_lrclk,
1492*4882a593Smuzhiyun 	&tdmout_a_lrclk,
1493*4882a593Smuzhiyun 	&tdmout_b_lrclk,
1494*4882a593Smuzhiyun 	&tdmout_c_lrclk,
1495*4882a593Smuzhiyun 	&spdifout_b_clk_sel,
1496*4882a593Smuzhiyun 	&spdifout_b_clk_div,
1497*4882a593Smuzhiyun 	&spdifout_b_clk,
1498*4882a593Smuzhiyun 	&g12a_tdm_mclk_pad_0,
1499*4882a593Smuzhiyun 	&g12a_tdm_mclk_pad_1,
1500*4882a593Smuzhiyun 	&g12a_tdm_lrclk_pad_0,
1501*4882a593Smuzhiyun 	&g12a_tdm_lrclk_pad_1,
1502*4882a593Smuzhiyun 	&g12a_tdm_lrclk_pad_2,
1503*4882a593Smuzhiyun 	&g12a_tdm_sclk_pad_0,
1504*4882a593Smuzhiyun 	&g12a_tdm_sclk_pad_1,
1505*4882a593Smuzhiyun 	&g12a_tdm_sclk_pad_2,
1506*4882a593Smuzhiyun 	&toram,
1507*4882a593Smuzhiyun 	&eqdrc,
1508*4882a593Smuzhiyun };
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun static struct clk_regmap *const sm1_clk_regmaps[] = {
1511*4882a593Smuzhiyun 	&ddr_arb,
1512*4882a593Smuzhiyun 	&pdm,
1513*4882a593Smuzhiyun 	&tdmin_a,
1514*4882a593Smuzhiyun 	&tdmin_b,
1515*4882a593Smuzhiyun 	&tdmin_c,
1516*4882a593Smuzhiyun 	&tdmin_lb,
1517*4882a593Smuzhiyun 	&tdmout_a,
1518*4882a593Smuzhiyun 	&tdmout_b,
1519*4882a593Smuzhiyun 	&tdmout_c,
1520*4882a593Smuzhiyun 	&frddr_a,
1521*4882a593Smuzhiyun 	&frddr_b,
1522*4882a593Smuzhiyun 	&frddr_c,
1523*4882a593Smuzhiyun 	&toddr_a,
1524*4882a593Smuzhiyun 	&toddr_b,
1525*4882a593Smuzhiyun 	&toddr_c,
1526*4882a593Smuzhiyun 	&loopback,
1527*4882a593Smuzhiyun 	&spdifin,
1528*4882a593Smuzhiyun 	&spdifout,
1529*4882a593Smuzhiyun 	&resample,
1530*4882a593Smuzhiyun 	&spdifout_b,
1531*4882a593Smuzhiyun 	&sm1_mst_a_mclk_sel,
1532*4882a593Smuzhiyun 	&sm1_mst_b_mclk_sel,
1533*4882a593Smuzhiyun 	&sm1_mst_c_mclk_sel,
1534*4882a593Smuzhiyun 	&sm1_mst_d_mclk_sel,
1535*4882a593Smuzhiyun 	&sm1_mst_e_mclk_sel,
1536*4882a593Smuzhiyun 	&sm1_mst_f_mclk_sel,
1537*4882a593Smuzhiyun 	&sm1_mst_a_mclk_div,
1538*4882a593Smuzhiyun 	&sm1_mst_b_mclk_div,
1539*4882a593Smuzhiyun 	&sm1_mst_c_mclk_div,
1540*4882a593Smuzhiyun 	&sm1_mst_d_mclk_div,
1541*4882a593Smuzhiyun 	&sm1_mst_e_mclk_div,
1542*4882a593Smuzhiyun 	&sm1_mst_f_mclk_div,
1543*4882a593Smuzhiyun 	&sm1_mst_a_mclk,
1544*4882a593Smuzhiyun 	&sm1_mst_b_mclk,
1545*4882a593Smuzhiyun 	&sm1_mst_c_mclk,
1546*4882a593Smuzhiyun 	&sm1_mst_d_mclk,
1547*4882a593Smuzhiyun 	&sm1_mst_e_mclk,
1548*4882a593Smuzhiyun 	&sm1_mst_f_mclk,
1549*4882a593Smuzhiyun 	&spdifout_clk_sel,
1550*4882a593Smuzhiyun 	&spdifout_clk_div,
1551*4882a593Smuzhiyun 	&spdifout_clk,
1552*4882a593Smuzhiyun 	&spdifin_clk_sel,
1553*4882a593Smuzhiyun 	&spdifin_clk_div,
1554*4882a593Smuzhiyun 	&spdifin_clk,
1555*4882a593Smuzhiyun 	&pdm_dclk_sel,
1556*4882a593Smuzhiyun 	&pdm_dclk_div,
1557*4882a593Smuzhiyun 	&pdm_dclk,
1558*4882a593Smuzhiyun 	&pdm_sysclk_sel,
1559*4882a593Smuzhiyun 	&pdm_sysclk_div,
1560*4882a593Smuzhiyun 	&pdm_sysclk,
1561*4882a593Smuzhiyun 	&mst_a_sclk_pre_en,
1562*4882a593Smuzhiyun 	&mst_b_sclk_pre_en,
1563*4882a593Smuzhiyun 	&mst_c_sclk_pre_en,
1564*4882a593Smuzhiyun 	&mst_d_sclk_pre_en,
1565*4882a593Smuzhiyun 	&mst_e_sclk_pre_en,
1566*4882a593Smuzhiyun 	&mst_f_sclk_pre_en,
1567*4882a593Smuzhiyun 	&mst_a_sclk_div,
1568*4882a593Smuzhiyun 	&mst_b_sclk_div,
1569*4882a593Smuzhiyun 	&mst_c_sclk_div,
1570*4882a593Smuzhiyun 	&mst_d_sclk_div,
1571*4882a593Smuzhiyun 	&mst_e_sclk_div,
1572*4882a593Smuzhiyun 	&mst_f_sclk_div,
1573*4882a593Smuzhiyun 	&mst_a_sclk_post_en,
1574*4882a593Smuzhiyun 	&mst_b_sclk_post_en,
1575*4882a593Smuzhiyun 	&mst_c_sclk_post_en,
1576*4882a593Smuzhiyun 	&mst_d_sclk_post_en,
1577*4882a593Smuzhiyun 	&mst_e_sclk_post_en,
1578*4882a593Smuzhiyun 	&mst_f_sclk_post_en,
1579*4882a593Smuzhiyun 	&mst_a_sclk,
1580*4882a593Smuzhiyun 	&mst_b_sclk,
1581*4882a593Smuzhiyun 	&mst_c_sclk,
1582*4882a593Smuzhiyun 	&mst_d_sclk,
1583*4882a593Smuzhiyun 	&mst_e_sclk,
1584*4882a593Smuzhiyun 	&mst_f_sclk,
1585*4882a593Smuzhiyun 	&mst_a_lrclk_div,
1586*4882a593Smuzhiyun 	&mst_b_lrclk_div,
1587*4882a593Smuzhiyun 	&mst_c_lrclk_div,
1588*4882a593Smuzhiyun 	&mst_d_lrclk_div,
1589*4882a593Smuzhiyun 	&mst_e_lrclk_div,
1590*4882a593Smuzhiyun 	&mst_f_lrclk_div,
1591*4882a593Smuzhiyun 	&mst_a_lrclk,
1592*4882a593Smuzhiyun 	&mst_b_lrclk,
1593*4882a593Smuzhiyun 	&mst_c_lrclk,
1594*4882a593Smuzhiyun 	&mst_d_lrclk,
1595*4882a593Smuzhiyun 	&mst_e_lrclk,
1596*4882a593Smuzhiyun 	&mst_f_lrclk,
1597*4882a593Smuzhiyun 	&tdmin_a_sclk_sel,
1598*4882a593Smuzhiyun 	&tdmin_b_sclk_sel,
1599*4882a593Smuzhiyun 	&tdmin_c_sclk_sel,
1600*4882a593Smuzhiyun 	&tdmin_lb_sclk_sel,
1601*4882a593Smuzhiyun 	&tdmout_a_sclk_sel,
1602*4882a593Smuzhiyun 	&tdmout_b_sclk_sel,
1603*4882a593Smuzhiyun 	&tdmout_c_sclk_sel,
1604*4882a593Smuzhiyun 	&tdmin_a_sclk_pre_en,
1605*4882a593Smuzhiyun 	&tdmin_b_sclk_pre_en,
1606*4882a593Smuzhiyun 	&tdmin_c_sclk_pre_en,
1607*4882a593Smuzhiyun 	&tdmin_lb_sclk_pre_en,
1608*4882a593Smuzhiyun 	&tdmout_a_sclk_pre_en,
1609*4882a593Smuzhiyun 	&tdmout_b_sclk_pre_en,
1610*4882a593Smuzhiyun 	&tdmout_c_sclk_pre_en,
1611*4882a593Smuzhiyun 	&tdmin_a_sclk_post_en,
1612*4882a593Smuzhiyun 	&tdmin_b_sclk_post_en,
1613*4882a593Smuzhiyun 	&tdmin_c_sclk_post_en,
1614*4882a593Smuzhiyun 	&tdmin_lb_sclk_post_en,
1615*4882a593Smuzhiyun 	&tdmout_a_sclk_post_en,
1616*4882a593Smuzhiyun 	&tdmout_b_sclk_post_en,
1617*4882a593Smuzhiyun 	&tdmout_c_sclk_post_en,
1618*4882a593Smuzhiyun 	&tdmin_a_sclk,
1619*4882a593Smuzhiyun 	&tdmin_b_sclk,
1620*4882a593Smuzhiyun 	&tdmin_c_sclk,
1621*4882a593Smuzhiyun 	&tdmin_lb_sclk,
1622*4882a593Smuzhiyun 	&g12a_tdmout_a_sclk,
1623*4882a593Smuzhiyun 	&g12a_tdmout_b_sclk,
1624*4882a593Smuzhiyun 	&g12a_tdmout_c_sclk,
1625*4882a593Smuzhiyun 	&tdmin_a_lrclk,
1626*4882a593Smuzhiyun 	&tdmin_b_lrclk,
1627*4882a593Smuzhiyun 	&tdmin_c_lrclk,
1628*4882a593Smuzhiyun 	&tdmin_lb_lrclk,
1629*4882a593Smuzhiyun 	&tdmout_a_lrclk,
1630*4882a593Smuzhiyun 	&tdmout_b_lrclk,
1631*4882a593Smuzhiyun 	&tdmout_c_lrclk,
1632*4882a593Smuzhiyun 	&spdifout_b_clk_sel,
1633*4882a593Smuzhiyun 	&spdifout_b_clk_div,
1634*4882a593Smuzhiyun 	&spdifout_b_clk,
1635*4882a593Smuzhiyun 	&sm1_tdm_mclk_pad_0,
1636*4882a593Smuzhiyun 	&sm1_tdm_mclk_pad_1,
1637*4882a593Smuzhiyun 	&sm1_tdm_lrclk_pad_0,
1638*4882a593Smuzhiyun 	&sm1_tdm_lrclk_pad_1,
1639*4882a593Smuzhiyun 	&sm1_tdm_lrclk_pad_2,
1640*4882a593Smuzhiyun 	&sm1_tdm_sclk_pad_0,
1641*4882a593Smuzhiyun 	&sm1_tdm_sclk_pad_1,
1642*4882a593Smuzhiyun 	&sm1_tdm_sclk_pad_2,
1643*4882a593Smuzhiyun 	&sm1_aud_top,
1644*4882a593Smuzhiyun 	&toram,
1645*4882a593Smuzhiyun 	&eqdrc,
1646*4882a593Smuzhiyun 	&resample_b,
1647*4882a593Smuzhiyun 	&tovad,
1648*4882a593Smuzhiyun 	&locker,
1649*4882a593Smuzhiyun 	&spdifin_lb,
1650*4882a593Smuzhiyun 	&frddr_d,
1651*4882a593Smuzhiyun 	&toddr_d,
1652*4882a593Smuzhiyun 	&loopback_b,
1653*4882a593Smuzhiyun 	&sm1_clk81_en,
1654*4882a593Smuzhiyun 	&sm1_sysclk_a_div,
1655*4882a593Smuzhiyun 	&sm1_sysclk_a_en,
1656*4882a593Smuzhiyun 	&sm1_sysclk_b_div,
1657*4882a593Smuzhiyun 	&sm1_sysclk_b_en,
1658*4882a593Smuzhiyun };
1659*4882a593Smuzhiyun 
devm_clk_get_enable(struct device * dev,char * id)1660*4882a593Smuzhiyun static int devm_clk_get_enable(struct device *dev, char *id)
1661*4882a593Smuzhiyun {
1662*4882a593Smuzhiyun 	struct clk *clk;
1663*4882a593Smuzhiyun 	int ret;
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 	clk = devm_clk_get(dev, id);
1666*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
1667*4882a593Smuzhiyun 		ret = PTR_ERR(clk);
1668*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
1669*4882a593Smuzhiyun 			dev_err(dev, "failed to get %s", id);
1670*4882a593Smuzhiyun 		return ret;
1671*4882a593Smuzhiyun 	}
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	ret = clk_prepare_enable(clk);
1674*4882a593Smuzhiyun 	if (ret) {
1675*4882a593Smuzhiyun 		dev_err(dev, "failed to enable %s", id);
1676*4882a593Smuzhiyun 		return ret;
1677*4882a593Smuzhiyun 	}
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	ret = devm_add_action_or_reset(dev,
1680*4882a593Smuzhiyun 				       (void(*)(void *))clk_disable_unprepare,
1681*4882a593Smuzhiyun 				       clk);
1682*4882a593Smuzhiyun 	if (ret) {
1683*4882a593Smuzhiyun 		dev_err(dev, "failed to add reset action on %s", id);
1684*4882a593Smuzhiyun 		return ret;
1685*4882a593Smuzhiyun 	}
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun 	return 0;
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun struct axg_audio_reset_data {
1691*4882a593Smuzhiyun 	struct reset_controller_dev rstc;
1692*4882a593Smuzhiyun 	struct regmap *map;
1693*4882a593Smuzhiyun 	unsigned int offset;
1694*4882a593Smuzhiyun };
1695*4882a593Smuzhiyun 
axg_audio_reset_reg_and_bit(struct axg_audio_reset_data * rst,unsigned long id,unsigned int * reg,unsigned int * bit)1696*4882a593Smuzhiyun static void axg_audio_reset_reg_and_bit(struct axg_audio_reset_data *rst,
1697*4882a593Smuzhiyun 					unsigned long id,
1698*4882a593Smuzhiyun 					unsigned int *reg,
1699*4882a593Smuzhiyun 					unsigned int *bit)
1700*4882a593Smuzhiyun {
1701*4882a593Smuzhiyun 	unsigned int stride = regmap_get_reg_stride(rst->map);
1702*4882a593Smuzhiyun 
1703*4882a593Smuzhiyun 	*reg = (id / (stride * BITS_PER_BYTE)) * stride;
1704*4882a593Smuzhiyun 	*reg += rst->offset;
1705*4882a593Smuzhiyun 	*bit = id % (stride * BITS_PER_BYTE);
1706*4882a593Smuzhiyun }
1707*4882a593Smuzhiyun 
axg_audio_reset_update(struct reset_controller_dev * rcdev,unsigned long id,bool assert)1708*4882a593Smuzhiyun static int axg_audio_reset_update(struct reset_controller_dev *rcdev,
1709*4882a593Smuzhiyun 				unsigned long id, bool assert)
1710*4882a593Smuzhiyun {
1711*4882a593Smuzhiyun 	struct axg_audio_reset_data *rst =
1712*4882a593Smuzhiyun 		container_of(rcdev, struct axg_audio_reset_data, rstc);
1713*4882a593Smuzhiyun 	unsigned int offset, bit;
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	axg_audio_reset_reg_and_bit(rst, id, &offset, &bit);
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun 	regmap_update_bits(rst->map, offset, BIT(bit),
1718*4882a593Smuzhiyun 			assert ? BIT(bit) : 0);
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	return 0;
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun 
axg_audio_reset_status(struct reset_controller_dev * rcdev,unsigned long id)1723*4882a593Smuzhiyun static int axg_audio_reset_status(struct reset_controller_dev *rcdev,
1724*4882a593Smuzhiyun 				unsigned long id)
1725*4882a593Smuzhiyun {
1726*4882a593Smuzhiyun 	struct axg_audio_reset_data *rst =
1727*4882a593Smuzhiyun 		container_of(rcdev, struct axg_audio_reset_data, rstc);
1728*4882a593Smuzhiyun 	unsigned int val, offset, bit;
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 	axg_audio_reset_reg_and_bit(rst, id, &offset, &bit);
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun 	regmap_read(rst->map, offset, &val);
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	return !!(val & BIT(bit));
1735*4882a593Smuzhiyun }
1736*4882a593Smuzhiyun 
axg_audio_reset_assert(struct reset_controller_dev * rcdev,unsigned long id)1737*4882a593Smuzhiyun static int axg_audio_reset_assert(struct reset_controller_dev *rcdev,
1738*4882a593Smuzhiyun 				unsigned long id)
1739*4882a593Smuzhiyun {
1740*4882a593Smuzhiyun 	return axg_audio_reset_update(rcdev, id, true);
1741*4882a593Smuzhiyun }
1742*4882a593Smuzhiyun 
axg_audio_reset_deassert(struct reset_controller_dev * rcdev,unsigned long id)1743*4882a593Smuzhiyun static int axg_audio_reset_deassert(struct reset_controller_dev *rcdev,
1744*4882a593Smuzhiyun 				unsigned long id)
1745*4882a593Smuzhiyun {
1746*4882a593Smuzhiyun 	return axg_audio_reset_update(rcdev, id, false);
1747*4882a593Smuzhiyun }
1748*4882a593Smuzhiyun 
axg_audio_reset_toggle(struct reset_controller_dev * rcdev,unsigned long id)1749*4882a593Smuzhiyun static int axg_audio_reset_toggle(struct reset_controller_dev *rcdev,
1750*4882a593Smuzhiyun 				unsigned long id)
1751*4882a593Smuzhiyun {
1752*4882a593Smuzhiyun 	int ret;
1753*4882a593Smuzhiyun 
1754*4882a593Smuzhiyun 	ret = axg_audio_reset_assert(rcdev, id);
1755*4882a593Smuzhiyun 	if (ret)
1756*4882a593Smuzhiyun 		return ret;
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun 	return axg_audio_reset_deassert(rcdev, id);
1759*4882a593Smuzhiyun }
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun static const struct reset_control_ops axg_audio_rstc_ops = {
1762*4882a593Smuzhiyun 	.assert = axg_audio_reset_assert,
1763*4882a593Smuzhiyun 	.deassert = axg_audio_reset_deassert,
1764*4882a593Smuzhiyun 	.reset = axg_audio_reset_toggle,
1765*4882a593Smuzhiyun 	.status = axg_audio_reset_status,
1766*4882a593Smuzhiyun };
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun static const struct regmap_config axg_audio_regmap_cfg = {
1769*4882a593Smuzhiyun 	.reg_bits	= 32,
1770*4882a593Smuzhiyun 	.val_bits	= 32,
1771*4882a593Smuzhiyun 	.reg_stride	= 4,
1772*4882a593Smuzhiyun 	.max_register	= AUDIO_CLK_SPDIFOUT_B_CTRL,
1773*4882a593Smuzhiyun };
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun struct audioclk_data {
1776*4882a593Smuzhiyun 	struct clk_regmap *const *regmap_clks;
1777*4882a593Smuzhiyun 	unsigned int regmap_clk_num;
1778*4882a593Smuzhiyun 	struct clk_hw_onecell_data *hw_onecell_data;
1779*4882a593Smuzhiyun 	unsigned int reset_offset;
1780*4882a593Smuzhiyun 	unsigned int reset_num;
1781*4882a593Smuzhiyun };
1782*4882a593Smuzhiyun 
axg_audio_clkc_probe(struct platform_device * pdev)1783*4882a593Smuzhiyun static int axg_audio_clkc_probe(struct platform_device *pdev)
1784*4882a593Smuzhiyun {
1785*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1786*4882a593Smuzhiyun 	const struct audioclk_data *data;
1787*4882a593Smuzhiyun 	struct axg_audio_reset_data *rst;
1788*4882a593Smuzhiyun 	struct regmap *map;
1789*4882a593Smuzhiyun 	void __iomem *regs;
1790*4882a593Smuzhiyun 	struct clk_hw *hw;
1791*4882a593Smuzhiyun 	int ret, i;
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	data = of_device_get_match_data(dev);
1794*4882a593Smuzhiyun 	if (!data)
1795*4882a593Smuzhiyun 		return -EINVAL;
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun 	regs = devm_platform_ioremap_resource(pdev, 0);
1798*4882a593Smuzhiyun 	if (IS_ERR(regs))
1799*4882a593Smuzhiyun 		return PTR_ERR(regs);
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 	map = devm_regmap_init_mmio(dev, regs, &axg_audio_regmap_cfg);
1802*4882a593Smuzhiyun 	if (IS_ERR(map)) {
1803*4882a593Smuzhiyun 		dev_err(dev, "failed to init regmap: %ld\n", PTR_ERR(map));
1804*4882a593Smuzhiyun 		return PTR_ERR(map);
1805*4882a593Smuzhiyun 	}
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 	/* Get the mandatory peripheral clock */
1808*4882a593Smuzhiyun 	ret = devm_clk_get_enable(dev, "pclk");
1809*4882a593Smuzhiyun 	if (ret)
1810*4882a593Smuzhiyun 		return ret;
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun 	ret = device_reset(dev);
1813*4882a593Smuzhiyun 	if (ret) {
1814*4882a593Smuzhiyun 		dev_err(dev, "failed to reset device\n");
1815*4882a593Smuzhiyun 		return ret;
1816*4882a593Smuzhiyun 	}
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun 	/* Populate regmap for the regmap backed clocks */
1819*4882a593Smuzhiyun 	for (i = 0; i < data->regmap_clk_num; i++)
1820*4882a593Smuzhiyun 		data->regmap_clks[i]->map = map;
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun 	/* Take care to skip the registered input clocks */
1823*4882a593Smuzhiyun 	for (i = AUD_CLKID_DDR_ARB; i < data->hw_onecell_data->num; i++) {
1824*4882a593Smuzhiyun 		const char *name;
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 		hw = data->hw_onecell_data->hws[i];
1827*4882a593Smuzhiyun 		/* array might be sparse */
1828*4882a593Smuzhiyun 		if (!hw)
1829*4882a593Smuzhiyun 			continue;
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 		name = hw->init->name;
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun 		ret = devm_clk_hw_register(dev, hw);
1834*4882a593Smuzhiyun 		if (ret) {
1835*4882a593Smuzhiyun 			dev_err(dev, "failed to register clock %s\n", name);
1836*4882a593Smuzhiyun 			return ret;
1837*4882a593Smuzhiyun 		}
1838*4882a593Smuzhiyun 	}
1839*4882a593Smuzhiyun 
1840*4882a593Smuzhiyun 	ret = devm_of_clk_add_hw_provider(dev, of_clk_hw_onecell_get,
1841*4882a593Smuzhiyun 					data->hw_onecell_data);
1842*4882a593Smuzhiyun 	if (ret)
1843*4882a593Smuzhiyun 		return ret;
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun 	/* Stop here if there is no reset */
1846*4882a593Smuzhiyun 	if (!data->reset_num)
1847*4882a593Smuzhiyun 		return 0;
1848*4882a593Smuzhiyun 
1849*4882a593Smuzhiyun 	rst = devm_kzalloc(dev, sizeof(*rst), GFP_KERNEL);
1850*4882a593Smuzhiyun 	if (!rst)
1851*4882a593Smuzhiyun 		return -ENOMEM;
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 	rst->map = map;
1854*4882a593Smuzhiyun 	rst->offset = data->reset_offset;
1855*4882a593Smuzhiyun 	rst->rstc.nr_resets = data->reset_num;
1856*4882a593Smuzhiyun 	rst->rstc.ops = &axg_audio_rstc_ops;
1857*4882a593Smuzhiyun 	rst->rstc.of_node = dev->of_node;
1858*4882a593Smuzhiyun 	rst->rstc.owner = THIS_MODULE;
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun 	return devm_reset_controller_register(dev, &rst->rstc);
1861*4882a593Smuzhiyun }
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun static const struct audioclk_data axg_audioclk_data = {
1864*4882a593Smuzhiyun 	.regmap_clks = axg_clk_regmaps,
1865*4882a593Smuzhiyun 	.regmap_clk_num = ARRAY_SIZE(axg_clk_regmaps),
1866*4882a593Smuzhiyun 	.hw_onecell_data = &axg_audio_hw_onecell_data,
1867*4882a593Smuzhiyun };
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun static const struct audioclk_data g12a_audioclk_data = {
1870*4882a593Smuzhiyun 	.regmap_clks = g12a_clk_regmaps,
1871*4882a593Smuzhiyun 	.regmap_clk_num = ARRAY_SIZE(g12a_clk_regmaps),
1872*4882a593Smuzhiyun 	.hw_onecell_data = &g12a_audio_hw_onecell_data,
1873*4882a593Smuzhiyun 	.reset_offset = AUDIO_SW_RESET,
1874*4882a593Smuzhiyun 	.reset_num = 26,
1875*4882a593Smuzhiyun };
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun static const struct audioclk_data sm1_audioclk_data = {
1878*4882a593Smuzhiyun 	.regmap_clks = sm1_clk_regmaps,
1879*4882a593Smuzhiyun 	.regmap_clk_num = ARRAY_SIZE(sm1_clk_regmaps),
1880*4882a593Smuzhiyun 	.hw_onecell_data = &sm1_audio_hw_onecell_data,
1881*4882a593Smuzhiyun 	.reset_offset = AUDIO_SM1_SW_RESET0,
1882*4882a593Smuzhiyun 	.reset_num = 39,
1883*4882a593Smuzhiyun };
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun static const struct of_device_id clkc_match_table[] = {
1886*4882a593Smuzhiyun 	{
1887*4882a593Smuzhiyun 		.compatible = "amlogic,axg-audio-clkc",
1888*4882a593Smuzhiyun 		.data = &axg_audioclk_data
1889*4882a593Smuzhiyun 	}, {
1890*4882a593Smuzhiyun 		.compatible = "amlogic,g12a-audio-clkc",
1891*4882a593Smuzhiyun 		.data = &g12a_audioclk_data
1892*4882a593Smuzhiyun 	}, {
1893*4882a593Smuzhiyun 		.compatible = "amlogic,sm1-audio-clkc",
1894*4882a593Smuzhiyun 		.data = &sm1_audioclk_data
1895*4882a593Smuzhiyun 	}, {}
1896*4882a593Smuzhiyun };
1897*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, clkc_match_table);
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun static struct platform_driver axg_audio_driver = {
1900*4882a593Smuzhiyun 	.probe		= axg_audio_clkc_probe,
1901*4882a593Smuzhiyun 	.driver		= {
1902*4882a593Smuzhiyun 		.name	= "axg-audio-clkc",
1903*4882a593Smuzhiyun 		.of_match_table = clkc_match_table,
1904*4882a593Smuzhiyun 	},
1905*4882a593Smuzhiyun };
1906*4882a593Smuzhiyun module_platform_driver(axg_audio_driver);
1907*4882a593Smuzhiyun 
1908*4882a593Smuzhiyun MODULE_DESCRIPTION("Amlogic AXG/G12A/SM1 Audio Clock driver");
1909*4882a593Smuzhiyun MODULE_AUTHOR("Jerome Brunet <jbrunet@baylibre.com>");
1910*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1911