1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014 MediaTek Inc.
4*4882a593Smuzhiyun * Author: James Liao <jamesjj.liao@mediatek.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/of.h>
8*4882a593Smuzhiyun #include <linux/of_address.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/slab.h>
11*4882a593Smuzhiyun #include <linux/clkdev.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "clk-mtk.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define REG_CON0 0
17*4882a593Smuzhiyun #define REG_CON1 4
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define CON0_BASE_EN BIT(0)
20*4882a593Smuzhiyun #define CON0_PWR_ON BIT(0)
21*4882a593Smuzhiyun #define CON0_ISO_EN BIT(1)
22*4882a593Smuzhiyun #define PCW_CHG_MASK BIT(31)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define AUDPLL_TUNER_EN BIT(31)
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define POSTDIV_MASK 0x7
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* default 7 bits integer, can be overridden with pcwibits. */
29*4882a593Smuzhiyun #define INTEGER_BITS 7
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /*
32*4882a593Smuzhiyun * MediaTek PLLs are configured through their pcw value. The pcw value describes
33*4882a593Smuzhiyun * a divider in the PLL feedback loop which consists of 7 bits for the integer
34*4882a593Smuzhiyun * part and the remaining bits (if present) for the fractional part. Also they
35*4882a593Smuzhiyun * have a 3 bit power-of-two post divider.
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun struct mtk_clk_pll {
39*4882a593Smuzhiyun struct clk_hw hw;
40*4882a593Smuzhiyun void __iomem *base_addr;
41*4882a593Smuzhiyun void __iomem *pd_addr;
42*4882a593Smuzhiyun void __iomem *pwr_addr;
43*4882a593Smuzhiyun void __iomem *tuner_addr;
44*4882a593Smuzhiyun void __iomem *tuner_en_addr;
45*4882a593Smuzhiyun void __iomem *pcw_addr;
46*4882a593Smuzhiyun void __iomem *pcw_chg_addr;
47*4882a593Smuzhiyun const struct mtk_pll_data *data;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
to_mtk_clk_pll(struct clk_hw * hw)50*4882a593Smuzhiyun static inline struct mtk_clk_pll *to_mtk_clk_pll(struct clk_hw *hw)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun return container_of(hw, struct mtk_clk_pll, hw);
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
mtk_pll_is_prepared(struct clk_hw * hw)55*4882a593Smuzhiyun static int mtk_pll_is_prepared(struct clk_hw *hw)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun struct mtk_clk_pll *pll = to_mtk_clk_pll(hw);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun return (readl(pll->base_addr + REG_CON0) & CON0_BASE_EN) != 0;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
__mtk_pll_recalc_rate(struct mtk_clk_pll * pll,u32 fin,u32 pcw,int postdiv)62*4882a593Smuzhiyun static unsigned long __mtk_pll_recalc_rate(struct mtk_clk_pll *pll, u32 fin,
63*4882a593Smuzhiyun u32 pcw, int postdiv)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun int pcwbits = pll->data->pcwbits;
66*4882a593Smuzhiyun int pcwfbits = 0;
67*4882a593Smuzhiyun int ibits;
68*4882a593Smuzhiyun u64 vco;
69*4882a593Smuzhiyun u8 c = 0;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* The fractional part of the PLL divider. */
72*4882a593Smuzhiyun ibits = pll->data->pcwibits ? pll->data->pcwibits : INTEGER_BITS;
73*4882a593Smuzhiyun if (pcwbits > ibits)
74*4882a593Smuzhiyun pcwfbits = pcwbits - ibits;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun vco = (u64)fin * pcw;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun if (pcwfbits && (vco & GENMASK(pcwfbits - 1, 0)))
79*4882a593Smuzhiyun c = 1;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun vco >>= pcwfbits;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun if (c)
84*4882a593Smuzhiyun vco++;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun return ((unsigned long)vco + postdiv - 1) / postdiv;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
__mtk_pll_tuner_enable(struct mtk_clk_pll * pll)89*4882a593Smuzhiyun static void __mtk_pll_tuner_enable(struct mtk_clk_pll *pll)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun u32 r;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun if (pll->tuner_en_addr) {
94*4882a593Smuzhiyun r = readl(pll->tuner_en_addr) | BIT(pll->data->tuner_en_bit);
95*4882a593Smuzhiyun writel(r, pll->tuner_en_addr);
96*4882a593Smuzhiyun } else if (pll->tuner_addr) {
97*4882a593Smuzhiyun r = readl(pll->tuner_addr) | AUDPLL_TUNER_EN;
98*4882a593Smuzhiyun writel(r, pll->tuner_addr);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
__mtk_pll_tuner_disable(struct mtk_clk_pll * pll)102*4882a593Smuzhiyun static void __mtk_pll_tuner_disable(struct mtk_clk_pll *pll)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun u32 r;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun if (pll->tuner_en_addr) {
107*4882a593Smuzhiyun r = readl(pll->tuner_en_addr) & ~BIT(pll->data->tuner_en_bit);
108*4882a593Smuzhiyun writel(r, pll->tuner_en_addr);
109*4882a593Smuzhiyun } else if (pll->tuner_addr) {
110*4882a593Smuzhiyun r = readl(pll->tuner_addr) & ~AUDPLL_TUNER_EN;
111*4882a593Smuzhiyun writel(r, pll->tuner_addr);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
mtk_pll_set_rate_regs(struct mtk_clk_pll * pll,u32 pcw,int postdiv)115*4882a593Smuzhiyun static void mtk_pll_set_rate_regs(struct mtk_clk_pll *pll, u32 pcw,
116*4882a593Smuzhiyun int postdiv)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun u32 chg, val;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* disable tuner */
121*4882a593Smuzhiyun __mtk_pll_tuner_disable(pll);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* set postdiv */
124*4882a593Smuzhiyun val = readl(pll->pd_addr);
125*4882a593Smuzhiyun val &= ~(POSTDIV_MASK << pll->data->pd_shift);
126*4882a593Smuzhiyun val |= (ffs(postdiv) - 1) << pll->data->pd_shift;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* postdiv and pcw need to set at the same time if on same register */
129*4882a593Smuzhiyun if (pll->pd_addr != pll->pcw_addr) {
130*4882a593Smuzhiyun writel(val, pll->pd_addr);
131*4882a593Smuzhiyun val = readl(pll->pcw_addr);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* set pcw */
135*4882a593Smuzhiyun val &= ~GENMASK(pll->data->pcw_shift + pll->data->pcwbits - 1,
136*4882a593Smuzhiyun pll->data->pcw_shift);
137*4882a593Smuzhiyun val |= pcw << pll->data->pcw_shift;
138*4882a593Smuzhiyun writel(val, pll->pcw_addr);
139*4882a593Smuzhiyun chg = readl(pll->pcw_chg_addr) | PCW_CHG_MASK;
140*4882a593Smuzhiyun writel(chg, pll->pcw_chg_addr);
141*4882a593Smuzhiyun if (pll->tuner_addr)
142*4882a593Smuzhiyun writel(val + 1, pll->tuner_addr);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* restore tuner_en */
145*4882a593Smuzhiyun __mtk_pll_tuner_enable(pll);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun udelay(20);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /*
151*4882a593Smuzhiyun * mtk_pll_calc_values - calculate good values for a given input frequency.
152*4882a593Smuzhiyun * @pll: The pll
153*4882a593Smuzhiyun * @pcw: The pcw value (output)
154*4882a593Smuzhiyun * @postdiv: The post divider (output)
155*4882a593Smuzhiyun * @freq: The desired target frequency
156*4882a593Smuzhiyun * @fin: The input frequency
157*4882a593Smuzhiyun *
158*4882a593Smuzhiyun */
mtk_pll_calc_values(struct mtk_clk_pll * pll,u32 * pcw,u32 * postdiv,u32 freq,u32 fin)159*4882a593Smuzhiyun static void mtk_pll_calc_values(struct mtk_clk_pll *pll, u32 *pcw, u32 *postdiv,
160*4882a593Smuzhiyun u32 freq, u32 fin)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun unsigned long fmin = pll->data->fmin ? pll->data->fmin : (1000 * MHZ);
163*4882a593Smuzhiyun const struct mtk_pll_div_table *div_table = pll->data->div_table;
164*4882a593Smuzhiyun u64 _pcw;
165*4882a593Smuzhiyun int ibits;
166*4882a593Smuzhiyun u32 val;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun if (freq > pll->data->fmax)
169*4882a593Smuzhiyun freq = pll->data->fmax;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if (div_table) {
172*4882a593Smuzhiyun if (freq > div_table[0].freq)
173*4882a593Smuzhiyun freq = div_table[0].freq;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun for (val = 0; div_table[val + 1].freq != 0; val++) {
176*4882a593Smuzhiyun if (freq > div_table[val + 1].freq)
177*4882a593Smuzhiyun break;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun *postdiv = 1 << val;
180*4882a593Smuzhiyun } else {
181*4882a593Smuzhiyun for (val = 0; val < 5; val++) {
182*4882a593Smuzhiyun *postdiv = 1 << val;
183*4882a593Smuzhiyun if ((u64)freq * *postdiv >= fmin)
184*4882a593Smuzhiyun break;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* _pcw = freq * postdiv / fin * 2^pcwfbits */
189*4882a593Smuzhiyun ibits = pll->data->pcwibits ? pll->data->pcwibits : INTEGER_BITS;
190*4882a593Smuzhiyun _pcw = ((u64)freq << val) << (pll->data->pcwbits - ibits);
191*4882a593Smuzhiyun do_div(_pcw, fin);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun *pcw = (u32)_pcw;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
mtk_pll_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)196*4882a593Smuzhiyun static int mtk_pll_set_rate(struct clk_hw *hw, unsigned long rate,
197*4882a593Smuzhiyun unsigned long parent_rate)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun struct mtk_clk_pll *pll = to_mtk_clk_pll(hw);
200*4882a593Smuzhiyun u32 pcw = 0;
201*4882a593Smuzhiyun u32 postdiv;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun mtk_pll_calc_values(pll, &pcw, &postdiv, rate, parent_rate);
204*4882a593Smuzhiyun mtk_pll_set_rate_regs(pll, pcw, postdiv);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun return 0;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
mtk_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)209*4882a593Smuzhiyun static unsigned long mtk_pll_recalc_rate(struct clk_hw *hw,
210*4882a593Smuzhiyun unsigned long parent_rate)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun struct mtk_clk_pll *pll = to_mtk_clk_pll(hw);
213*4882a593Smuzhiyun u32 postdiv;
214*4882a593Smuzhiyun u32 pcw;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun postdiv = (readl(pll->pd_addr) >> pll->data->pd_shift) & POSTDIV_MASK;
217*4882a593Smuzhiyun postdiv = 1 << postdiv;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun pcw = readl(pll->pcw_addr) >> pll->data->pcw_shift;
220*4882a593Smuzhiyun pcw &= GENMASK(pll->data->pcwbits - 1, 0);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun return __mtk_pll_recalc_rate(pll, parent_rate, pcw, postdiv);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
mtk_pll_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * prate)225*4882a593Smuzhiyun static long mtk_pll_round_rate(struct clk_hw *hw, unsigned long rate,
226*4882a593Smuzhiyun unsigned long *prate)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun struct mtk_clk_pll *pll = to_mtk_clk_pll(hw);
229*4882a593Smuzhiyun u32 pcw = 0;
230*4882a593Smuzhiyun int postdiv;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun mtk_pll_calc_values(pll, &pcw, &postdiv, rate, *prate);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun return __mtk_pll_recalc_rate(pll, *prate, pcw, postdiv);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
mtk_pll_prepare(struct clk_hw * hw)237*4882a593Smuzhiyun static int mtk_pll_prepare(struct clk_hw *hw)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun struct mtk_clk_pll *pll = to_mtk_clk_pll(hw);
240*4882a593Smuzhiyun u32 r;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun r = readl(pll->pwr_addr) | CON0_PWR_ON;
243*4882a593Smuzhiyun writel(r, pll->pwr_addr);
244*4882a593Smuzhiyun udelay(1);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun r = readl(pll->pwr_addr) & ~CON0_ISO_EN;
247*4882a593Smuzhiyun writel(r, pll->pwr_addr);
248*4882a593Smuzhiyun udelay(1);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun r = readl(pll->base_addr + REG_CON0);
251*4882a593Smuzhiyun r |= pll->data->en_mask;
252*4882a593Smuzhiyun writel(r, pll->base_addr + REG_CON0);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun __mtk_pll_tuner_enable(pll);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun udelay(20);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun if (pll->data->flags & HAVE_RST_BAR) {
259*4882a593Smuzhiyun r = readl(pll->base_addr + REG_CON0);
260*4882a593Smuzhiyun r |= pll->data->rst_bar_mask;
261*4882a593Smuzhiyun writel(r, pll->base_addr + REG_CON0);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun return 0;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
mtk_pll_unprepare(struct clk_hw * hw)267*4882a593Smuzhiyun static void mtk_pll_unprepare(struct clk_hw *hw)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun struct mtk_clk_pll *pll = to_mtk_clk_pll(hw);
270*4882a593Smuzhiyun u32 r;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if (pll->data->flags & HAVE_RST_BAR) {
273*4882a593Smuzhiyun r = readl(pll->base_addr + REG_CON0);
274*4882a593Smuzhiyun r &= ~pll->data->rst_bar_mask;
275*4882a593Smuzhiyun writel(r, pll->base_addr + REG_CON0);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun __mtk_pll_tuner_disable(pll);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun r = readl(pll->base_addr + REG_CON0);
281*4882a593Smuzhiyun r &= ~CON0_BASE_EN;
282*4882a593Smuzhiyun writel(r, pll->base_addr + REG_CON0);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun r = readl(pll->pwr_addr) | CON0_ISO_EN;
285*4882a593Smuzhiyun writel(r, pll->pwr_addr);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun r = readl(pll->pwr_addr) & ~CON0_PWR_ON;
288*4882a593Smuzhiyun writel(r, pll->pwr_addr);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun static const struct clk_ops mtk_pll_ops = {
292*4882a593Smuzhiyun .is_prepared = mtk_pll_is_prepared,
293*4882a593Smuzhiyun .prepare = mtk_pll_prepare,
294*4882a593Smuzhiyun .unprepare = mtk_pll_unprepare,
295*4882a593Smuzhiyun .recalc_rate = mtk_pll_recalc_rate,
296*4882a593Smuzhiyun .round_rate = mtk_pll_round_rate,
297*4882a593Smuzhiyun .set_rate = mtk_pll_set_rate,
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun
mtk_clk_register_pll(const struct mtk_pll_data * data,void __iomem * base)300*4882a593Smuzhiyun static struct clk *mtk_clk_register_pll(const struct mtk_pll_data *data,
301*4882a593Smuzhiyun void __iomem *base)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun struct mtk_clk_pll *pll;
304*4882a593Smuzhiyun struct clk_init_data init = {};
305*4882a593Smuzhiyun struct clk *clk;
306*4882a593Smuzhiyun const char *parent_name = "clk26m";
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun pll = kzalloc(sizeof(*pll), GFP_KERNEL);
309*4882a593Smuzhiyun if (!pll)
310*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun pll->base_addr = base + data->reg;
313*4882a593Smuzhiyun pll->pwr_addr = base + data->pwr_reg;
314*4882a593Smuzhiyun pll->pd_addr = base + data->pd_reg;
315*4882a593Smuzhiyun pll->pcw_addr = base + data->pcw_reg;
316*4882a593Smuzhiyun if (data->pcw_chg_reg)
317*4882a593Smuzhiyun pll->pcw_chg_addr = base + data->pcw_chg_reg;
318*4882a593Smuzhiyun else
319*4882a593Smuzhiyun pll->pcw_chg_addr = pll->base_addr + REG_CON1;
320*4882a593Smuzhiyun if (data->tuner_reg)
321*4882a593Smuzhiyun pll->tuner_addr = base + data->tuner_reg;
322*4882a593Smuzhiyun if (data->tuner_en_reg)
323*4882a593Smuzhiyun pll->tuner_en_addr = base + data->tuner_en_reg;
324*4882a593Smuzhiyun pll->hw.init = &init;
325*4882a593Smuzhiyun pll->data = data;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun init.name = data->name;
328*4882a593Smuzhiyun init.flags = (data->flags & PLL_AO) ? CLK_IS_CRITICAL : 0;
329*4882a593Smuzhiyun init.ops = &mtk_pll_ops;
330*4882a593Smuzhiyun if (data->parent_name)
331*4882a593Smuzhiyun init.parent_names = &data->parent_name;
332*4882a593Smuzhiyun else
333*4882a593Smuzhiyun init.parent_names = &parent_name;
334*4882a593Smuzhiyun init.num_parents = 1;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun clk = clk_register(NULL, &pll->hw);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun if (IS_ERR(clk))
339*4882a593Smuzhiyun kfree(pll);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun return clk;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
mtk_clk_register_plls(struct device_node * node,const struct mtk_pll_data * plls,int num_plls,struct clk_onecell_data * clk_data)344*4882a593Smuzhiyun void mtk_clk_register_plls(struct device_node *node,
345*4882a593Smuzhiyun const struct mtk_pll_data *plls, int num_plls, struct clk_onecell_data *clk_data)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun void __iomem *base;
348*4882a593Smuzhiyun int i;
349*4882a593Smuzhiyun struct clk *clk;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun base = of_iomap(node, 0);
352*4882a593Smuzhiyun if (!base) {
353*4882a593Smuzhiyun pr_err("%s(): ioremap failed\n", __func__);
354*4882a593Smuzhiyun return;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun for (i = 0; i < num_plls; i++) {
358*4882a593Smuzhiyun const struct mtk_pll_data *pll = &plls[i];
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun clk = mtk_clk_register_pll(pll, base);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (IS_ERR(clk)) {
363*4882a593Smuzhiyun pr_err("Failed to register clk %s: %ld\n",
364*4882a593Smuzhiyun pll->name, PTR_ERR(clk));
365*4882a593Smuzhiyun continue;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun clk_data->clks[pll->id] = clk;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun }
371