xref: /OK3568_Linux_fs/kernel/drivers/clk/mediatek/clk-mt8516.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2019 MediaTek Inc.
4*4882a593Smuzhiyun  * Author: James Liao <jamesjj.liao@mediatek.com>
5*4882a593Smuzhiyun  *         Fabien Parent <fparent@baylibre.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/of_address.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "clk-mtk.h"
15*4882a593Smuzhiyun #include "clk-gate.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <dt-bindings/clock/mt8516-clk.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun static DEFINE_SPINLOCK(mt8516_clk_lock);
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun static const struct mtk_fixed_clk fixed_clks[] __initconst = {
22*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_CLK_NULL, "clk_null", NULL, 0),
23*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_I2S_INFRA_BCK, "i2s_infra_bck", "clk_null", 26000000),
24*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_MEMPLL, "mempll", "clk26m", 800000000),
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun static const struct mtk_fixed_factor top_divs[] __initconst = {
28*4882a593Smuzhiyun 	FACTOR(CLK_TOP_DMPLL, "dmpll_ck", "mempll", 1, 1),
29*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MAINPLL_D2, "mainpll_d2", "mainpll", 1, 2),
30*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MAINPLL_D4, "mainpll_d4", "mainpll", 1, 4),
31*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MAINPLL_D8, "mainpll_d8", "mainpll", 1, 8),
32*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MAINPLL_D16, "mainpll_d16", "mainpll", 1, 16),
33*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MAINPLL_D11, "mainpll_d11", "mainpll", 1, 11),
34*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MAINPLL_D22, "mainpll_d22", "mainpll", 1, 22),
35*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MAINPLL_D3, "mainpll_d3", "mainpll", 1, 3),
36*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MAINPLL_D6, "mainpll_d6", "mainpll", 1, 6),
37*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MAINPLL_D12, "mainpll_d12", "mainpll", 1, 12),
38*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MAINPLL_D5, "mainpll_d5", "mainpll", 1, 5),
39*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MAINPLL_D10, "mainpll_d10", "mainpll", 1, 10),
40*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MAINPLL_D20, "mainpll_d20", "mainpll", 1, 20),
41*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MAINPLL_D40, "mainpll_d40", "mainpll", 1, 40),
42*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MAINPLL_D7, "mainpll_d7", "mainpll", 1, 7),
43*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MAINPLL_D14, "mainpll_d14", "mainpll", 1, 14),
44*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll", 1, 2),
45*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D4, "univpll_d4", "univpll", 1, 4),
46*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D8, "univpll_d8", "univpll", 1, 8),
47*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D16, "univpll_d16", "univpll", 1, 16),
48*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1, 3),
49*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D6, "univpll_d6", "univpll", 1, 6),
50*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D12, "univpll_d12", "univpll", 1, 12),
51*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D24, "univpll_d24", "univpll", 1, 24),
52*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5),
53*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D20, "univpll_d20", "univpll", 1, 20),
54*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL380M, "mmpll380m", "mmpll", 1, 1),
55*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll", 1, 2),
56*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL_200M, "mmpll_200m", "mmpll", 1, 3),
57*4882a593Smuzhiyun 	FACTOR(CLK_TOP_USB_PHY48M, "usb_phy48m_ck", "univpll", 1, 26),
58*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL1, "apll1_ck", "apll1", 1, 1),
59*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL1_D2, "apll1_d2", "apll1_ck", 1, 2),
60*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL1_D4, "apll1_d4", "rg_apll1_d2_en", 1, 2),
61*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL1_D8, "apll1_d8", "rg_apll1_d4_en", 1, 2),
62*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL2, "apll2_ck", "apll2", 1, 1),
63*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL2_D2, "apll2_d2", "apll2_ck", 1, 2),
64*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL2_D4, "apll2_d4", "rg_apll2_d2_en", 1, 2),
65*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL2_D8, "apll2_d8", "rg_apll2_d4_en", 1, 2),
66*4882a593Smuzhiyun 	FACTOR(CLK_TOP_CLK26M, "clk26m_ck", "clk26m", 1, 1),
67*4882a593Smuzhiyun 	FACTOR(CLK_TOP_CLK26M_D2, "clk26m_d2", "clk26m", 1, 2),
68*4882a593Smuzhiyun 	FACTOR(CLK_TOP_AHB_INFRA_D2, "ahb_infra_d2", "ahb_infra_sel", 1, 2),
69*4882a593Smuzhiyun 	FACTOR(CLK_TOP_NFI1X, "nfi1x_ck", "nfi2x_pad_sel", 1, 2),
70*4882a593Smuzhiyun 	FACTOR(CLK_TOP_ETH_D2, "eth_d2_ck", "eth_sel", 1, 2),
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun static const char * const uart0_parents[] __initconst = {
74*4882a593Smuzhiyun 	"clk26m_ck",
75*4882a593Smuzhiyun 	"univpll_d24"
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun static const char * const ahb_infra_parents[] __initconst = {
79*4882a593Smuzhiyun 	"clk_null",
80*4882a593Smuzhiyun 	"clk26m_ck",
81*4882a593Smuzhiyun 	"mainpll_d11",
82*4882a593Smuzhiyun 	"clk_null",
83*4882a593Smuzhiyun 	"mainpll_d12",
84*4882a593Smuzhiyun 	"clk_null",
85*4882a593Smuzhiyun 	"clk_null",
86*4882a593Smuzhiyun 	"clk_null",
87*4882a593Smuzhiyun 	"clk_null",
88*4882a593Smuzhiyun 	"clk_null",
89*4882a593Smuzhiyun 	"clk_null",
90*4882a593Smuzhiyun 	"clk_null",
91*4882a593Smuzhiyun 	"mainpll_d10"
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun static const char * const msdc0_parents[] __initconst = {
95*4882a593Smuzhiyun 	"clk26m_ck",
96*4882a593Smuzhiyun 	"univpll_d6",
97*4882a593Smuzhiyun 	"mainpll_d8",
98*4882a593Smuzhiyun 	"univpll_d8",
99*4882a593Smuzhiyun 	"mainpll_d16",
100*4882a593Smuzhiyun 	"mmpll_200m",
101*4882a593Smuzhiyun 	"mainpll_d12",
102*4882a593Smuzhiyun 	"mmpll_d2"
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun static const char * const uart1_parents[] __initconst = {
106*4882a593Smuzhiyun 	"clk26m_ck",
107*4882a593Smuzhiyun 	"univpll_d24"
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun static const char * const msdc1_parents[] __initconst = {
111*4882a593Smuzhiyun 	"clk26m_ck",
112*4882a593Smuzhiyun 	"univpll_d6",
113*4882a593Smuzhiyun 	"mainpll_d8",
114*4882a593Smuzhiyun 	"univpll_d8",
115*4882a593Smuzhiyun 	"mainpll_d16",
116*4882a593Smuzhiyun 	"mmpll_200m",
117*4882a593Smuzhiyun 	"mainpll_d12",
118*4882a593Smuzhiyun 	"mmpll_d2"
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun static const char * const pmicspi_parents[] __initconst = {
122*4882a593Smuzhiyun 	"univpll_d20",
123*4882a593Smuzhiyun 	"usb_phy48m_ck",
124*4882a593Smuzhiyun 	"univpll_d16",
125*4882a593Smuzhiyun 	"clk26m_ck"
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun static const char * const qaxi_aud26m_parents[] __initconst = {
129*4882a593Smuzhiyun 	"clk26m_ck",
130*4882a593Smuzhiyun 	"ahb_infra_sel"
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun static const char * const aud_intbus_parents[] __initconst = {
134*4882a593Smuzhiyun 	"clk_null",
135*4882a593Smuzhiyun 	"clk26m_ck",
136*4882a593Smuzhiyun 	"mainpll_d22",
137*4882a593Smuzhiyun 	"clk_null",
138*4882a593Smuzhiyun 	"mainpll_d11"
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun static const char * const nfi2x_pad_parents[] __initconst = {
142*4882a593Smuzhiyun 	"clk_null",
143*4882a593Smuzhiyun 	"clk_null",
144*4882a593Smuzhiyun 	"clk_null",
145*4882a593Smuzhiyun 	"clk_null",
146*4882a593Smuzhiyun 	"clk_null",
147*4882a593Smuzhiyun 	"clk_null",
148*4882a593Smuzhiyun 	"clk_null",
149*4882a593Smuzhiyun 	"clk_null",
150*4882a593Smuzhiyun 	"clk26m_ck",
151*4882a593Smuzhiyun 	"clk_null",
152*4882a593Smuzhiyun 	"clk_null",
153*4882a593Smuzhiyun 	"clk_null",
154*4882a593Smuzhiyun 	"clk_null",
155*4882a593Smuzhiyun 	"clk_null",
156*4882a593Smuzhiyun 	"clk_null",
157*4882a593Smuzhiyun 	"clk_null",
158*4882a593Smuzhiyun 	"clk_null",
159*4882a593Smuzhiyun 	"mainpll_d12",
160*4882a593Smuzhiyun 	"mainpll_d8",
161*4882a593Smuzhiyun 	"clk_null",
162*4882a593Smuzhiyun 	"mainpll_d6",
163*4882a593Smuzhiyun 	"clk_null",
164*4882a593Smuzhiyun 	"clk_null",
165*4882a593Smuzhiyun 	"clk_null",
166*4882a593Smuzhiyun 	"clk_null",
167*4882a593Smuzhiyun 	"clk_null",
168*4882a593Smuzhiyun 	"clk_null",
169*4882a593Smuzhiyun 	"clk_null",
170*4882a593Smuzhiyun 	"clk_null",
171*4882a593Smuzhiyun 	"clk_null",
172*4882a593Smuzhiyun 	"clk_null",
173*4882a593Smuzhiyun 	"clk_null",
174*4882a593Smuzhiyun 	"mainpll_d4",
175*4882a593Smuzhiyun 	"clk_null",
176*4882a593Smuzhiyun 	"clk_null",
177*4882a593Smuzhiyun 	"clk_null",
178*4882a593Smuzhiyun 	"clk_null",
179*4882a593Smuzhiyun 	"clk_null",
180*4882a593Smuzhiyun 	"clk_null",
181*4882a593Smuzhiyun 	"clk_null",
182*4882a593Smuzhiyun 	"clk_null",
183*4882a593Smuzhiyun 	"clk_null",
184*4882a593Smuzhiyun 	"clk_null",
185*4882a593Smuzhiyun 	"clk_null",
186*4882a593Smuzhiyun 	"clk_null",
187*4882a593Smuzhiyun 	"clk_null",
188*4882a593Smuzhiyun 	"clk_null",
189*4882a593Smuzhiyun 	"clk_null",
190*4882a593Smuzhiyun 	"clk_null",
191*4882a593Smuzhiyun 	"clk_null",
192*4882a593Smuzhiyun 	"clk_null",
193*4882a593Smuzhiyun 	"clk_null",
194*4882a593Smuzhiyun 	"clk_null",
195*4882a593Smuzhiyun 	"clk_null",
196*4882a593Smuzhiyun 	"clk_null",
197*4882a593Smuzhiyun 	"clk_null",
198*4882a593Smuzhiyun 	"clk_null",
199*4882a593Smuzhiyun 	"clk_null",
200*4882a593Smuzhiyun 	"clk_null",
201*4882a593Smuzhiyun 	"clk_null",
202*4882a593Smuzhiyun 	"clk_null",
203*4882a593Smuzhiyun 	"clk_null",
204*4882a593Smuzhiyun 	"clk_null",
205*4882a593Smuzhiyun 	"clk_null",
206*4882a593Smuzhiyun 	"clk_null",
207*4882a593Smuzhiyun 	"clk_null",
208*4882a593Smuzhiyun 	"clk_null",
209*4882a593Smuzhiyun 	"clk_null",
210*4882a593Smuzhiyun 	"clk_null",
211*4882a593Smuzhiyun 	"clk_null",
212*4882a593Smuzhiyun 	"clk_null",
213*4882a593Smuzhiyun 	"clk_null",
214*4882a593Smuzhiyun 	"clk_null",
215*4882a593Smuzhiyun 	"clk_null",
216*4882a593Smuzhiyun 	"clk_null",
217*4882a593Smuzhiyun 	"clk_null",
218*4882a593Smuzhiyun 	"clk_null",
219*4882a593Smuzhiyun 	"clk_null",
220*4882a593Smuzhiyun 	"clk_null",
221*4882a593Smuzhiyun 	"clk_null",
222*4882a593Smuzhiyun 	"clk_null",
223*4882a593Smuzhiyun 	"mainpll_d10",
224*4882a593Smuzhiyun 	"mainpll_d7",
225*4882a593Smuzhiyun 	"clk_null",
226*4882a593Smuzhiyun 	"mainpll_d5"
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun static const char * const nfi1x_pad_parents[] __initconst = {
230*4882a593Smuzhiyun 	"ahb_infra_sel",
231*4882a593Smuzhiyun 	"nfi1x_ck"
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun static const char * const usb_78m_parents[] __initconst = {
235*4882a593Smuzhiyun 	"clk_null",
236*4882a593Smuzhiyun 	"clk26m_ck",
237*4882a593Smuzhiyun 	"univpll_d16",
238*4882a593Smuzhiyun 	"clk_null",
239*4882a593Smuzhiyun 	"mainpll_d20"
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun static const char * const spinor_parents[] __initconst = {
243*4882a593Smuzhiyun 	"clk26m_d2",
244*4882a593Smuzhiyun 	"clk26m_ck",
245*4882a593Smuzhiyun 	"mainpll_d40",
246*4882a593Smuzhiyun 	"univpll_d24",
247*4882a593Smuzhiyun 	"univpll_d20",
248*4882a593Smuzhiyun 	"mainpll_d20",
249*4882a593Smuzhiyun 	"mainpll_d16",
250*4882a593Smuzhiyun 	"univpll_d12"
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun static const char * const msdc2_parents[] __initconst = {
254*4882a593Smuzhiyun 	"clk26m_ck",
255*4882a593Smuzhiyun 	"univpll_d6",
256*4882a593Smuzhiyun 	"mainpll_d8",
257*4882a593Smuzhiyun 	"univpll_d8",
258*4882a593Smuzhiyun 	"mainpll_d16",
259*4882a593Smuzhiyun 	"mmpll_200m",
260*4882a593Smuzhiyun 	"mainpll_d12",
261*4882a593Smuzhiyun 	"mmpll_d2"
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun static const char * const eth_parents[] __initconst = {
265*4882a593Smuzhiyun 	"clk26m_ck",
266*4882a593Smuzhiyun 	"mainpll_d40",
267*4882a593Smuzhiyun 	"univpll_d24",
268*4882a593Smuzhiyun 	"univpll_d20",
269*4882a593Smuzhiyun 	"mainpll_d20"
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun static const char * const aud1_parents[] __initconst = {
273*4882a593Smuzhiyun 	"clk26m_ck",
274*4882a593Smuzhiyun 	"apll1_ck"
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun static const char * const aud2_parents[] __initconst = {
278*4882a593Smuzhiyun 	"clk26m_ck",
279*4882a593Smuzhiyun 	"apll2_ck"
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun static const char * const aud_engen1_parents[] __initconst = {
283*4882a593Smuzhiyun 	"clk26m_ck",
284*4882a593Smuzhiyun 	"rg_apll1_d2_en",
285*4882a593Smuzhiyun 	"rg_apll1_d4_en",
286*4882a593Smuzhiyun 	"rg_apll1_d8_en"
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun static const char * const aud_engen2_parents[] __initconst = {
290*4882a593Smuzhiyun 	"clk26m_ck",
291*4882a593Smuzhiyun 	"rg_apll2_d2_en",
292*4882a593Smuzhiyun 	"rg_apll2_d4_en",
293*4882a593Smuzhiyun 	"rg_apll2_d8_en"
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun static const char * const i2c_parents[] __initconst = {
297*4882a593Smuzhiyun 	"clk26m_ck",
298*4882a593Smuzhiyun 	"univpll_d20",
299*4882a593Smuzhiyun 	"univpll_d16",
300*4882a593Smuzhiyun 	"univpll_d12"
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun static const char * const aud_i2s0_m_parents[] __initconst = {
304*4882a593Smuzhiyun 	"rg_aud1",
305*4882a593Smuzhiyun 	"rg_aud2"
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun static const char * const pwm_parents[] __initconst = {
309*4882a593Smuzhiyun 	"clk26m_ck",
310*4882a593Smuzhiyun 	"univpll_d12"
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun static const char * const spi_parents[] __initconst = {
314*4882a593Smuzhiyun 	"clk26m_ck",
315*4882a593Smuzhiyun 	"univpll_d12",
316*4882a593Smuzhiyun 	"univpll_d8",
317*4882a593Smuzhiyun 	"univpll_d6"
318*4882a593Smuzhiyun };
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun static const char * const aud_spdifin_parents[] __initconst = {
321*4882a593Smuzhiyun 	"clk26m_ck",
322*4882a593Smuzhiyun 	"univpll_d2"
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun static const char * const uart2_parents[] __initconst = {
326*4882a593Smuzhiyun 	"clk26m_ck",
327*4882a593Smuzhiyun 	"univpll_d24"
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun static const char * const bsi_parents[] __initconst = {
331*4882a593Smuzhiyun 	"clk26m_ck",
332*4882a593Smuzhiyun 	"mainpll_d10",
333*4882a593Smuzhiyun 	"mainpll_d12",
334*4882a593Smuzhiyun 	"mainpll_d20"
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun static const char * const dbg_atclk_parents[] __initconst = {
338*4882a593Smuzhiyun 	"clk_null",
339*4882a593Smuzhiyun 	"clk26m_ck",
340*4882a593Smuzhiyun 	"mainpll_d5",
341*4882a593Smuzhiyun 	"clk_null",
342*4882a593Smuzhiyun 	"univpll_d5"
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun static const char * const csw_nfiecc_parents[] __initconst = {
346*4882a593Smuzhiyun 	"clk_null",
347*4882a593Smuzhiyun 	"mainpll_d7",
348*4882a593Smuzhiyun 	"mainpll_d6",
349*4882a593Smuzhiyun 	"clk_null",
350*4882a593Smuzhiyun 	"mainpll_d5"
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun static const char * const nfiecc_parents[] __initconst = {
354*4882a593Smuzhiyun 	"clk_null",
355*4882a593Smuzhiyun 	"nfi2x_pad_sel",
356*4882a593Smuzhiyun 	"mainpll_d4",
357*4882a593Smuzhiyun 	"clk_null",
358*4882a593Smuzhiyun 	"csw_nfiecc_sel"
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun static struct mtk_composite top_muxes[] __initdata = {
362*4882a593Smuzhiyun 	/* CLK_MUX_SEL0 */
363*4882a593Smuzhiyun 	MUX(CLK_TOP_UART0_SEL, "uart0_sel", uart0_parents,
364*4882a593Smuzhiyun 		0x000, 0, 1),
365*4882a593Smuzhiyun 	MUX(CLK_TOP_AHB_INFRA_SEL, "ahb_infra_sel", ahb_infra_parents,
366*4882a593Smuzhiyun 		0x000, 4, 4),
367*4882a593Smuzhiyun 	MUX(CLK_TOP_MSDC0_SEL, "msdc0_sel", msdc0_parents,
368*4882a593Smuzhiyun 		0x000, 11, 3),
369*4882a593Smuzhiyun 	MUX(CLK_TOP_UART1_SEL, "uart1_sel", uart1_parents,
370*4882a593Smuzhiyun 		0x000, 19, 1),
371*4882a593Smuzhiyun 	MUX(CLK_TOP_MSDC1_SEL, "msdc1_sel", msdc1_parents,
372*4882a593Smuzhiyun 		0x000, 20, 3),
373*4882a593Smuzhiyun 	MUX(CLK_TOP_PMICSPI_SEL, "pmicspi_sel", pmicspi_parents,
374*4882a593Smuzhiyun 		0x000, 24, 2),
375*4882a593Smuzhiyun 	MUX(CLK_TOP_QAXI_AUD26M_SEL, "qaxi_aud26m_sel", qaxi_aud26m_parents,
376*4882a593Smuzhiyun 		0x000, 26, 1),
377*4882a593Smuzhiyun 	MUX(CLK_TOP_AUD_INTBUS_SEL, "aud_intbus_sel", aud_intbus_parents,
378*4882a593Smuzhiyun 		0x000, 27, 3),
379*4882a593Smuzhiyun 	/* CLK_MUX_SEL1 */
380*4882a593Smuzhiyun 	MUX(CLK_TOP_NFI2X_PAD_SEL, "nfi2x_pad_sel", nfi2x_pad_parents,
381*4882a593Smuzhiyun 		0x004, 0, 7),
382*4882a593Smuzhiyun 	MUX(CLK_TOP_NFI1X_PAD_SEL, "nfi1x_pad_sel", nfi1x_pad_parents,
383*4882a593Smuzhiyun 		0x004, 7, 1),
384*4882a593Smuzhiyun 	MUX(CLK_TOP_USB_78M_SEL, "usb_78m_sel", usb_78m_parents,
385*4882a593Smuzhiyun 		0x004, 20, 3),
386*4882a593Smuzhiyun 	/* CLK_MUX_SEL8 */
387*4882a593Smuzhiyun 	MUX(CLK_TOP_SPINOR_SEL, "spinor_sel", spinor_parents,
388*4882a593Smuzhiyun 		0x040, 0, 3),
389*4882a593Smuzhiyun 	MUX(CLK_TOP_MSDC2_SEL, "msdc2_sel", msdc2_parents,
390*4882a593Smuzhiyun 		0x040, 3, 3),
391*4882a593Smuzhiyun 	MUX(CLK_TOP_ETH_SEL, "eth_sel", eth_parents,
392*4882a593Smuzhiyun 		0x040, 6, 3),
393*4882a593Smuzhiyun 	MUX(CLK_TOP_AUD1_SEL, "aud1_sel", aud1_parents,
394*4882a593Smuzhiyun 		0x040, 22, 1),
395*4882a593Smuzhiyun 	MUX(CLK_TOP_AUD2_SEL, "aud2_sel", aud2_parents,
396*4882a593Smuzhiyun 		0x040, 23, 1),
397*4882a593Smuzhiyun 	MUX(CLK_TOP_AUD_ENGEN1_SEL, "aud_engen1_sel", aud_engen1_parents,
398*4882a593Smuzhiyun 		0x040, 24, 2),
399*4882a593Smuzhiyun 	MUX(CLK_TOP_AUD_ENGEN2_SEL, "aud_engen2_sel", aud_engen2_parents,
400*4882a593Smuzhiyun 		0x040, 26, 2),
401*4882a593Smuzhiyun 	MUX(CLK_TOP_I2C_SEL, "i2c_sel", i2c_parents,
402*4882a593Smuzhiyun 		0x040, 28, 2),
403*4882a593Smuzhiyun 	/* CLK_SEL_9 */
404*4882a593Smuzhiyun 	MUX(CLK_TOP_AUD_I2S0_M_SEL, "aud_i2s0_m_sel", aud_i2s0_m_parents,
405*4882a593Smuzhiyun 		0x044, 12, 1),
406*4882a593Smuzhiyun 	MUX(CLK_TOP_AUD_I2S1_M_SEL, "aud_i2s1_m_sel", aud_i2s0_m_parents,
407*4882a593Smuzhiyun 		0x044, 13, 1),
408*4882a593Smuzhiyun 	MUX(CLK_TOP_AUD_I2S2_M_SEL, "aud_i2s2_m_sel", aud_i2s0_m_parents,
409*4882a593Smuzhiyun 		0x044, 14, 1),
410*4882a593Smuzhiyun 	MUX(CLK_TOP_AUD_I2S3_M_SEL, "aud_i2s3_m_sel", aud_i2s0_m_parents,
411*4882a593Smuzhiyun 		0x044, 15, 1),
412*4882a593Smuzhiyun 	MUX(CLK_TOP_AUD_I2S4_M_SEL, "aud_i2s4_m_sel", aud_i2s0_m_parents,
413*4882a593Smuzhiyun 		0x044, 16, 1),
414*4882a593Smuzhiyun 	MUX(CLK_TOP_AUD_I2S5_M_SEL, "aud_i2s5_m_sel", aud_i2s0_m_parents,
415*4882a593Smuzhiyun 		0x044, 17, 1),
416*4882a593Smuzhiyun 	MUX(CLK_TOP_AUD_SPDIF_B_SEL, "aud_spdif_b_sel", aud_i2s0_m_parents,
417*4882a593Smuzhiyun 		0x044, 18, 1),
418*4882a593Smuzhiyun 	/* CLK_MUX_SEL13 */
419*4882a593Smuzhiyun 	MUX(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents,
420*4882a593Smuzhiyun 		0x07c, 0, 1),
421*4882a593Smuzhiyun 	MUX(CLK_TOP_SPI_SEL, "spi_sel", spi_parents,
422*4882a593Smuzhiyun 		0x07c, 1, 2),
423*4882a593Smuzhiyun 	MUX(CLK_TOP_AUD_SPDIFIN_SEL, "aud_spdifin_sel", aud_spdifin_parents,
424*4882a593Smuzhiyun 		0x07c, 3, 1),
425*4882a593Smuzhiyun 	MUX(CLK_TOP_UART2_SEL, "uart2_sel", uart2_parents,
426*4882a593Smuzhiyun 		0x07c, 4, 1),
427*4882a593Smuzhiyun 	MUX(CLK_TOP_BSI_SEL, "bsi_sel", bsi_parents,
428*4882a593Smuzhiyun 		0x07c, 5, 2),
429*4882a593Smuzhiyun 	MUX(CLK_TOP_DBG_ATCLK_SEL, "dbg_atclk_sel", dbg_atclk_parents,
430*4882a593Smuzhiyun 		0x07c, 7, 3),
431*4882a593Smuzhiyun 	MUX(CLK_TOP_CSW_NFIECC_SEL, "csw_nfiecc_sel", csw_nfiecc_parents,
432*4882a593Smuzhiyun 		0x07c, 10, 3),
433*4882a593Smuzhiyun 	MUX(CLK_TOP_NFIECC_SEL, "nfiecc_sel", nfiecc_parents,
434*4882a593Smuzhiyun 		0x07c, 13, 3),
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun static const char * const ifr_mux1_parents[] __initconst = {
438*4882a593Smuzhiyun 	"clk26m_ck",
439*4882a593Smuzhiyun 	"armpll",
440*4882a593Smuzhiyun 	"univpll",
441*4882a593Smuzhiyun 	"mainpll_d2"
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun static const char * const ifr_eth_25m_parents[] __initconst = {
445*4882a593Smuzhiyun 	"eth_d2_ck",
446*4882a593Smuzhiyun 	"rg_eth"
447*4882a593Smuzhiyun };
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun static const char * const ifr_i2c0_parents[] __initconst = {
450*4882a593Smuzhiyun 	"ahb_infra_d2",
451*4882a593Smuzhiyun 	"rg_i2c"
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun static const struct mtk_composite ifr_muxes[] __initconst = {
455*4882a593Smuzhiyun 	MUX(CLK_IFR_MUX1_SEL, "ifr_mux1_sel", ifr_mux1_parents, 0x000,
456*4882a593Smuzhiyun 		2, 2),
457*4882a593Smuzhiyun 	MUX(CLK_IFR_ETH_25M_SEL, "ifr_eth_25m_sel", ifr_eth_25m_parents, 0x080,
458*4882a593Smuzhiyun 		0, 1),
459*4882a593Smuzhiyun 	MUX(CLK_IFR_I2C0_SEL, "ifr_i2c0_sel", ifr_i2c0_parents, 0x080,
460*4882a593Smuzhiyun 		1, 1),
461*4882a593Smuzhiyun 	MUX(CLK_IFR_I2C1_SEL, "ifr_i2c1_sel", ifr_i2c0_parents, 0x080,
462*4882a593Smuzhiyun 		2, 1),
463*4882a593Smuzhiyun 	MUX(CLK_IFR_I2C2_SEL, "ifr_i2c2_sel", ifr_i2c0_parents, 0x080,
464*4882a593Smuzhiyun 		3, 1),
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun #define DIV_ADJ(_id, _name, _parent, _reg, _shift, _width) {	\
468*4882a593Smuzhiyun 		.id = _id,					\
469*4882a593Smuzhiyun 		.name = _name,					\
470*4882a593Smuzhiyun 		.parent_name = _parent,				\
471*4882a593Smuzhiyun 		.div_reg = _reg,				\
472*4882a593Smuzhiyun 		.div_shift = _shift,				\
473*4882a593Smuzhiyun 		.div_width = _width,				\
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun static const struct mtk_clk_divider top_adj_divs[] = {
477*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_APLL12_CK_DIV0, "apll12_ck_div0", "aud_i2s0_m_sel",
478*4882a593Smuzhiyun 		0x0048, 0, 8),
479*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_APLL12_CK_DIV1, "apll12_ck_div1", "aud_i2s1_m_sel",
480*4882a593Smuzhiyun 		0x0048, 8, 8),
481*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_APLL12_CK_DIV2, "apll12_ck_div2", "aud_i2s2_m_sel",
482*4882a593Smuzhiyun 		0x0048, 16, 8),
483*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_APLL12_CK_DIV3, "apll12_ck_div3", "aud_i2s3_m_sel",
484*4882a593Smuzhiyun 		0x0048, 24, 8),
485*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_APLL12_CK_DIV4, "apll12_ck_div4", "aud_i2s4_m_sel",
486*4882a593Smuzhiyun 		0x004c, 0, 8),
487*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_APLL12_CK_DIV4B, "apll12_ck_div4b", "apll12_div4",
488*4882a593Smuzhiyun 		0x004c, 8, 8),
489*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_APLL12_CK_DIV5, "apll12_ck_div5", "aud_i2s5_m_sel",
490*4882a593Smuzhiyun 		0x004c, 16, 8),
491*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_APLL12_CK_DIV5B, "apll12_ck_div5b", "apll12_div5",
492*4882a593Smuzhiyun 		0x004c, 24, 8),
493*4882a593Smuzhiyun 	DIV_ADJ(CLK_TOP_APLL12_CK_DIV6, "apll12_ck_div6", "aud_spdif_b_sel",
494*4882a593Smuzhiyun 		0x0078, 0, 8),
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun static const struct mtk_gate_regs top1_cg_regs = {
498*4882a593Smuzhiyun 	.set_ofs = 0x54,
499*4882a593Smuzhiyun 	.clr_ofs = 0x84,
500*4882a593Smuzhiyun 	.sta_ofs = 0x24,
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun static const struct mtk_gate_regs top2_cg_regs = {
504*4882a593Smuzhiyun 	.set_ofs = 0x6c,
505*4882a593Smuzhiyun 	.clr_ofs = 0x9c,
506*4882a593Smuzhiyun 	.sta_ofs = 0x3c,
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun static const struct mtk_gate_regs top3_cg_regs = {
510*4882a593Smuzhiyun 	.set_ofs = 0xa0,
511*4882a593Smuzhiyun 	.clr_ofs = 0xb0,
512*4882a593Smuzhiyun 	.sta_ofs = 0x70,
513*4882a593Smuzhiyun };
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun static const struct mtk_gate_regs top4_cg_regs = {
516*4882a593Smuzhiyun 	.set_ofs = 0xa4,
517*4882a593Smuzhiyun 	.clr_ofs = 0xb4,
518*4882a593Smuzhiyun 	.sta_ofs = 0x74,
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun static const struct mtk_gate_regs top5_cg_regs = {
522*4882a593Smuzhiyun 	.set_ofs = 0x44,
523*4882a593Smuzhiyun 	.clr_ofs = 0x44,
524*4882a593Smuzhiyun 	.sta_ofs = 0x44,
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun #define GATE_TOP1(_id, _name, _parent, _shift) {	\
528*4882a593Smuzhiyun 		.id = _id,				\
529*4882a593Smuzhiyun 		.name = _name,				\
530*4882a593Smuzhiyun 		.parent_name = _parent,			\
531*4882a593Smuzhiyun 		.regs = &top1_cg_regs,			\
532*4882a593Smuzhiyun 		.shift = _shift,			\
533*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr,	\
534*4882a593Smuzhiyun 	}
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun #define GATE_TOP2(_id, _name, _parent, _shift) {	\
537*4882a593Smuzhiyun 		.id = _id,				\
538*4882a593Smuzhiyun 		.name = _name,				\
539*4882a593Smuzhiyun 		.parent_name = _parent,			\
540*4882a593Smuzhiyun 		.regs = &top2_cg_regs,			\
541*4882a593Smuzhiyun 		.shift = _shift,			\
542*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr,	\
543*4882a593Smuzhiyun 	}
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun #define GATE_TOP2_I(_id, _name, _parent, _shift) {	\
546*4882a593Smuzhiyun 		.id = _id,				\
547*4882a593Smuzhiyun 		.name = _name,				\
548*4882a593Smuzhiyun 		.parent_name = _parent,			\
549*4882a593Smuzhiyun 		.regs = &top2_cg_regs,			\
550*4882a593Smuzhiyun 		.shift = _shift,			\
551*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr_inv,	\
552*4882a593Smuzhiyun 	}
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun #define GATE_TOP3(_id, _name, _parent, _shift) {	\
555*4882a593Smuzhiyun 		.id = _id,				\
556*4882a593Smuzhiyun 		.name = _name,				\
557*4882a593Smuzhiyun 		.parent_name = _parent,			\
558*4882a593Smuzhiyun 		.regs = &top3_cg_regs,			\
559*4882a593Smuzhiyun 		.shift = _shift,			\
560*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr,	\
561*4882a593Smuzhiyun 	}
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun #define GATE_TOP4_I(_id, _name, _parent, _shift) {	\
564*4882a593Smuzhiyun 		.id = _id,				\
565*4882a593Smuzhiyun 		.name = _name,				\
566*4882a593Smuzhiyun 		.parent_name = _parent,			\
567*4882a593Smuzhiyun 		.regs = &top4_cg_regs,			\
568*4882a593Smuzhiyun 		.shift = _shift,			\
569*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr_inv,	\
570*4882a593Smuzhiyun 	}
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun #define GATE_TOP5(_id, _name, _parent, _shift) {	\
573*4882a593Smuzhiyun 		.id = _id,				\
574*4882a593Smuzhiyun 		.name = _name,				\
575*4882a593Smuzhiyun 		.parent_name = _parent,			\
576*4882a593Smuzhiyun 		.regs = &top5_cg_regs,			\
577*4882a593Smuzhiyun 		.shift = _shift,			\
578*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_no_setclr,	\
579*4882a593Smuzhiyun 	}
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun static const struct mtk_gate top_clks[] __initconst = {
582*4882a593Smuzhiyun 	/* TOP1 */
583*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_THEM, "them", "ahb_infra_sel", 1),
584*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_APDMA, "apdma", "ahb_infra_sel", 2),
585*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_I2C0, "i2c0", "ifr_i2c0_sel", 3),
586*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_I2C1, "i2c1", "ifr_i2c1_sel", 4),
587*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_AUXADC1, "auxadc1", "ahb_infra_sel", 5),
588*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_NFI, "nfi", "nfi1x_pad_sel", 6),
589*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_NFIECC, "nfiecc", "rg_nfiecc", 7),
590*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_DEBUGSYS, "debugsys", "rg_dbg_atclk", 8),
591*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_PWM, "pwm", "ahb_infra_sel", 9),
592*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_UART0, "uart0", "uart0_sel", 10),
593*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_UART1, "uart1", "uart1_sel", 11),
594*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_BTIF, "btif", "ahb_infra_sel", 12),
595*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_USB, "usb", "usb_78m", 13),
596*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_FLASHIF_26M, "flashif_26m", "clk26m_ck", 14),
597*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_AUXADC2, "auxadc2", "ahb_infra_sel", 15),
598*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_I2C2, "i2c2", "ifr_i2c2_sel", 16),
599*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_MSDC0, "msdc0", "msdc0_sel", 17),
600*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_MSDC1, "msdc1", "msdc1_sel", 18),
601*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_NFI2X, "nfi2x", "nfi2x_pad_sel", 19),
602*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_PMICWRAP_AP, "pwrap_ap", "clk26m_ck", 20),
603*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_SEJ, "sej", "ahb_infra_sel", 21),
604*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_MEMSLP_DLYER, "memslp_dlyer", "clk26m_ck", 22),
605*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_SPI, "spi", "spi_sel", 23),
606*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_APXGPT, "apxgpt", "clk26m_ck", 24),
607*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_AUDIO, "audio", "clk26m_ck", 25),
608*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_PMICWRAP_MD, "pwrap_md", "clk26m_ck", 27),
609*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_PMICWRAP_CONN, "pwrap_conn", "clk26m_ck", 28),
610*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_PMICWRAP_26M, "pwrap_26m", "clk26m_ck", 29),
611*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_AUX_ADC, "aux_adc", "clk26m_ck", 30),
612*4882a593Smuzhiyun 	GATE_TOP1(CLK_TOP_AUX_TP, "aux_tp", "clk26m_ck", 31),
613*4882a593Smuzhiyun 	/* TOP2 */
614*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_MSDC2, "msdc2", "ahb_infra_sel", 0),
615*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_RBIST, "rbist", "univpll_d12", 1),
616*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_NFI_BUS, "nfi_bus", "ahb_infra_sel", 2),
617*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_GCE, "gce", "ahb_infra_sel", 4),
618*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_TRNG, "trng", "ahb_infra_sel", 5),
619*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_SEJ_13M, "sej_13m", "clk26m_ck", 6),
620*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_AES, "aes", "ahb_infra_sel", 7),
621*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_PWM_B, "pwm_b", "rg_pwm_infra", 8),
622*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_PWM1_FB, "pwm1_fb", "rg_pwm_infra", 9),
623*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_PWM2_FB, "pwm2_fb", "rg_pwm_infra", 10),
624*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_PWM3_FB, "pwm3_fb", "rg_pwm_infra", 11),
625*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_PWM4_FB, "pwm4_fb", "rg_pwm_infra", 12),
626*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_PWM5_FB, "pwm5_fb", "rg_pwm_infra", 13),
627*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_USB_1P, "usb_1p", "usb_78m", 14),
628*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_FLASHIF_FREERUN, "flashif_freerun", "ahb_infra_sel",
629*4882a593Smuzhiyun 		15),
630*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_66M_ETH, "eth_66m", "ahb_infra_d2", 19),
631*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_133M_ETH, "eth_133m", "ahb_infra_sel", 20),
632*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_FETH_25M, "feth_25m", "ifr_eth_25m_sel", 21),
633*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_FETH_50M, "feth_50m", "rg_eth", 22),
634*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_FLASHIF_AXI, "flashif_axi", "ahb_infra_sel", 23),
635*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_USBIF, "usbif", "ahb_infra_sel", 24),
636*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_UART2, "uart2", "rg_uart2", 25),
637*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_BSI, "bsi", "ahb_infra_sel", 26),
638*4882a593Smuzhiyun 	GATE_TOP2_I(CLK_TOP_MSDC0_INFRA, "msdc0_infra", "msdc0", 28),
639*4882a593Smuzhiyun 	GATE_TOP2_I(CLK_TOP_MSDC1_INFRA, "msdc1_infra", "msdc1", 29),
640*4882a593Smuzhiyun 	GATE_TOP2_I(CLK_TOP_MSDC2_INFRA, "msdc2_infra", "rg_msdc2", 30),
641*4882a593Smuzhiyun 	GATE_TOP2(CLK_TOP_USB_78M, "usb_78m", "usb_78m_sel", 31),
642*4882a593Smuzhiyun 	/* TOP3 */
643*4882a593Smuzhiyun 	GATE_TOP3(CLK_TOP_RG_SPINOR, "rg_spinor", "spinor_sel", 0),
644*4882a593Smuzhiyun 	GATE_TOP3(CLK_TOP_RG_MSDC2, "rg_msdc2", "msdc2_sel", 1),
645*4882a593Smuzhiyun 	GATE_TOP3(CLK_TOP_RG_ETH, "rg_eth", "eth_sel", 2),
646*4882a593Smuzhiyun 	GATE_TOP3(CLK_TOP_RG_AUD1, "rg_aud1", "aud1_sel", 8),
647*4882a593Smuzhiyun 	GATE_TOP3(CLK_TOP_RG_AUD2, "rg_aud2", "aud2_sel", 9),
648*4882a593Smuzhiyun 	GATE_TOP3(CLK_TOP_RG_AUD_ENGEN1, "rg_aud_engen1", "aud_engen1_sel", 10),
649*4882a593Smuzhiyun 	GATE_TOP3(CLK_TOP_RG_AUD_ENGEN2, "rg_aud_engen2", "aud_engen2_sel", 11),
650*4882a593Smuzhiyun 	GATE_TOP3(CLK_TOP_RG_I2C, "rg_i2c", "i2c_sel", 12),
651*4882a593Smuzhiyun 	GATE_TOP3(CLK_TOP_RG_PWM_INFRA, "rg_pwm_infra", "pwm_sel", 13),
652*4882a593Smuzhiyun 	GATE_TOP3(CLK_TOP_RG_AUD_SPDIF_IN, "rg_aud_spdif_in", "aud_spdifin_sel",
653*4882a593Smuzhiyun 		14),
654*4882a593Smuzhiyun 	GATE_TOP3(CLK_TOP_RG_UART2, "rg_uart2", "uart2_sel", 15),
655*4882a593Smuzhiyun 	GATE_TOP3(CLK_TOP_RG_BSI, "rg_bsi", "bsi_sel", 16),
656*4882a593Smuzhiyun 	GATE_TOP3(CLK_TOP_RG_DBG_ATCLK, "rg_dbg_atclk", "dbg_atclk_sel", 17),
657*4882a593Smuzhiyun 	GATE_TOP3(CLK_TOP_RG_NFIECC, "rg_nfiecc", "nfiecc_sel", 18),
658*4882a593Smuzhiyun 	/* TOP4 */
659*4882a593Smuzhiyun 	GATE_TOP4_I(CLK_TOP_RG_APLL1_D2_EN, "rg_apll1_d2_en", "apll1_d2", 8),
660*4882a593Smuzhiyun 	GATE_TOP4_I(CLK_TOP_RG_APLL1_D4_EN, "rg_apll1_d4_en", "apll1_d4", 9),
661*4882a593Smuzhiyun 	GATE_TOP4_I(CLK_TOP_RG_APLL1_D8_EN, "rg_apll1_d8_en", "apll1_d8", 10),
662*4882a593Smuzhiyun 	GATE_TOP4_I(CLK_TOP_RG_APLL2_D2_EN, "rg_apll2_d2_en", "apll2_d2", 11),
663*4882a593Smuzhiyun 	GATE_TOP4_I(CLK_TOP_RG_APLL2_D4_EN, "rg_apll2_d4_en", "apll2_d4", 12),
664*4882a593Smuzhiyun 	GATE_TOP4_I(CLK_TOP_RG_APLL2_D8_EN, "rg_apll2_d8_en", "apll2_d8", 13),
665*4882a593Smuzhiyun 	/* TOP5 */
666*4882a593Smuzhiyun 	GATE_TOP5(CLK_TOP_APLL12_DIV0, "apll12_div0", "apll12_ck_div0", 0),
667*4882a593Smuzhiyun 	GATE_TOP5(CLK_TOP_APLL12_DIV1, "apll12_div1", "apll12_ck_div1", 1),
668*4882a593Smuzhiyun 	GATE_TOP5(CLK_TOP_APLL12_DIV2, "apll12_div2", "apll12_ck_div2", 2),
669*4882a593Smuzhiyun 	GATE_TOP5(CLK_TOP_APLL12_DIV3, "apll12_div3", "apll12_ck_div3", 3),
670*4882a593Smuzhiyun 	GATE_TOP5(CLK_TOP_APLL12_DIV4, "apll12_div4", "apll12_ck_div4", 4),
671*4882a593Smuzhiyun 	GATE_TOP5(CLK_TOP_APLL12_DIV4B, "apll12_div4b", "apll12_ck_div4b", 5),
672*4882a593Smuzhiyun 	GATE_TOP5(CLK_TOP_APLL12_DIV5, "apll12_div5", "apll12_ck_div5", 6),
673*4882a593Smuzhiyun 	GATE_TOP5(CLK_TOP_APLL12_DIV5B, "apll12_div5b", "apll12_ck_div5b", 7),
674*4882a593Smuzhiyun 	GATE_TOP5(CLK_TOP_APLL12_DIV6, "apll12_div6", "apll12_ck_div6", 8),
675*4882a593Smuzhiyun };
676*4882a593Smuzhiyun 
mtk_topckgen_init(struct device_node * node)677*4882a593Smuzhiyun static void __init mtk_topckgen_init(struct device_node *node)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
680*4882a593Smuzhiyun 	int r;
681*4882a593Smuzhiyun 	void __iomem *base;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	base = of_iomap(node, 0);
684*4882a593Smuzhiyun 	if (!base) {
685*4882a593Smuzhiyun 		pr_err("%s(): ioremap failed\n", __func__);
686*4882a593Smuzhiyun 		return;
687*4882a593Smuzhiyun 	}
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	mtk_clk_register_fixed_clks(fixed_clks, ARRAY_SIZE(fixed_clks),
692*4882a593Smuzhiyun 				    clk_data);
693*4882a593Smuzhiyun 	mtk_clk_register_gates(node, top_clks, ARRAY_SIZE(top_clks), clk_data);
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs), clk_data);
696*4882a593Smuzhiyun 	mtk_clk_register_composites(top_muxes, ARRAY_SIZE(top_muxes), base,
697*4882a593Smuzhiyun 		&mt8516_clk_lock, clk_data);
698*4882a593Smuzhiyun 	mtk_clk_register_dividers(top_adj_divs, ARRAY_SIZE(top_adj_divs),
699*4882a593Smuzhiyun 				base, &mt8516_clk_lock, clk_data);
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
702*4882a593Smuzhiyun 	if (r)
703*4882a593Smuzhiyun 		pr_err("%s(): could not register clock provider: %d\n",
704*4882a593Smuzhiyun 			__func__, r);
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun CLK_OF_DECLARE(mtk_topckgen, "mediatek,mt8516-topckgen", mtk_topckgen_init);
707*4882a593Smuzhiyun 
mtk_infracfg_init(struct device_node * node)708*4882a593Smuzhiyun static void __init mtk_infracfg_init(struct device_node *node)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
711*4882a593Smuzhiyun 	int r;
712*4882a593Smuzhiyun 	void __iomem *base;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	base = of_iomap(node, 0);
715*4882a593Smuzhiyun 	if (!base) {
716*4882a593Smuzhiyun 		pr_err("%s(): ioremap failed\n", __func__);
717*4882a593Smuzhiyun 		return;
718*4882a593Smuzhiyun 	}
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_IFR_NR_CLK);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	mtk_clk_register_composites(ifr_muxes, ARRAY_SIZE(ifr_muxes), base,
723*4882a593Smuzhiyun 		&mt8516_clk_lock, clk_data);
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
726*4882a593Smuzhiyun 	if (r)
727*4882a593Smuzhiyun 		pr_err("%s(): could not register clock provider: %d\n",
728*4882a593Smuzhiyun 			__func__, r);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun CLK_OF_DECLARE(mtk_infracfg, "mediatek,mt8516-infracfg", mtk_infracfg_init);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun #define MT8516_PLL_FMAX		(1502UL * MHZ)
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun #define CON0_MT8516_RST_BAR	BIT(27)
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun #define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits,	\
737*4882a593Smuzhiyun 			_pd_reg, _pd_shift, _tuner_reg, _pcw_reg,	\
738*4882a593Smuzhiyun 			_pcw_shift, _div_table) {			\
739*4882a593Smuzhiyun 		.id = _id,						\
740*4882a593Smuzhiyun 		.name = _name,						\
741*4882a593Smuzhiyun 		.reg = _reg,						\
742*4882a593Smuzhiyun 		.pwr_reg = _pwr_reg,					\
743*4882a593Smuzhiyun 		.en_mask = _en_mask,					\
744*4882a593Smuzhiyun 		.flags = _flags,					\
745*4882a593Smuzhiyun 		.rst_bar_mask = CON0_MT8516_RST_BAR,			\
746*4882a593Smuzhiyun 		.fmax = MT8516_PLL_FMAX,				\
747*4882a593Smuzhiyun 		.pcwbits = _pcwbits,					\
748*4882a593Smuzhiyun 		.pd_reg = _pd_reg,					\
749*4882a593Smuzhiyun 		.pd_shift = _pd_shift,					\
750*4882a593Smuzhiyun 		.tuner_reg = _tuner_reg,				\
751*4882a593Smuzhiyun 		.pcw_reg = _pcw_reg,					\
752*4882a593Smuzhiyun 		.pcw_shift = _pcw_shift,				\
753*4882a593Smuzhiyun 		.div_table = _div_table,				\
754*4882a593Smuzhiyun 	}
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits,	\
757*4882a593Smuzhiyun 			_pd_reg, _pd_shift, _tuner_reg, _pcw_reg,	\
758*4882a593Smuzhiyun 			_pcw_shift)					\
759*4882a593Smuzhiyun 		PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
760*4882a593Smuzhiyun 			_pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift, \
761*4882a593Smuzhiyun 			NULL)
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun static const struct mtk_pll_div_table mmpll_div_table[] = {
764*4882a593Smuzhiyun 	{ .div = 0, .freq = MT8516_PLL_FMAX },
765*4882a593Smuzhiyun 	{ .div = 1, .freq = 1000000000 },
766*4882a593Smuzhiyun 	{ .div = 2, .freq = 604500000 },
767*4882a593Smuzhiyun 	{ .div = 3, .freq = 253500000 },
768*4882a593Smuzhiyun 	{ .div = 4, .freq = 126750000 },
769*4882a593Smuzhiyun 	{ } /* sentinel */
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun static const struct mtk_pll_data plls[] = {
773*4882a593Smuzhiyun 	PLL(CLK_APMIXED_ARMPLL, "armpll", 0x0100, 0x0110, 0x00000001, 0,
774*4882a593Smuzhiyun 		21, 0x0104, 24, 0, 0x0104, 0),
775*4882a593Smuzhiyun 	PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x0120, 0x0130, 0x00000001,
776*4882a593Smuzhiyun 		HAVE_RST_BAR, 21, 0x0124, 24, 0, 0x0124, 0),
777*4882a593Smuzhiyun 	PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x0140, 0x0150, 0x30000001,
778*4882a593Smuzhiyun 		HAVE_RST_BAR, 7, 0x0144, 24, 0, 0x0144, 0),
779*4882a593Smuzhiyun 	PLL_B(CLK_APMIXED_MMPLL, "mmpll", 0x0160, 0x0170, 0x00000001, 0,
780*4882a593Smuzhiyun 		21, 0x0164, 24, 0, 0x0164, 0, mmpll_div_table),
781*4882a593Smuzhiyun 	PLL(CLK_APMIXED_APLL1, "apll1", 0x0180, 0x0190, 0x00000001, 0,
782*4882a593Smuzhiyun 		31, 0x0180, 1, 0x0194, 0x0184, 0),
783*4882a593Smuzhiyun 	PLL(CLK_APMIXED_APLL2, "apll2", 0x01A0, 0x01B0, 0x00000001, 0,
784*4882a593Smuzhiyun 		31, 0x01A0, 1, 0x01B4, 0x01A4, 0),
785*4882a593Smuzhiyun };
786*4882a593Smuzhiyun 
mtk_apmixedsys_init(struct device_node * node)787*4882a593Smuzhiyun static void __init mtk_apmixedsys_init(struct device_node *node)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
790*4882a593Smuzhiyun 	void __iomem *base;
791*4882a593Smuzhiyun 	int r;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	base = of_iomap(node, 0);
794*4882a593Smuzhiyun 	if (!base) {
795*4882a593Smuzhiyun 		pr_err("%s(): ioremap failed\n", __func__);
796*4882a593Smuzhiyun 		return;
797*4882a593Smuzhiyun 	}
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data);
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
804*4882a593Smuzhiyun 	if (r)
805*4882a593Smuzhiyun 		pr_err("%s(): could not register clock provider: %d\n",
806*4882a593Smuzhiyun 			__func__, r);
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun CLK_OF_DECLARE(mtk_apmixedsys, "mediatek,mt8516-apmixedsys",
810*4882a593Smuzhiyun 		mtk_apmixedsys_init);
811