xref: /OK3568_Linux_fs/kernel/drivers/clk/mediatek/clk-mt8183.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2018 MediaTek Inc.
4*4882a593Smuzhiyun // Author: Weiyi Lu <weiyi.lu@mediatek.com>
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/delay.h>
7*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/of_address.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "clk-mtk.h"
15*4882a593Smuzhiyun #include "clk-mux.h"
16*4882a593Smuzhiyun #include "clk-gate.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <dt-bindings/clock/mt8183-clk.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* Infra global controller reset set register */
21*4882a593Smuzhiyun #define INFRA_RST0_SET_OFFSET		0x120
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun static DEFINE_SPINLOCK(mt8183_clk_lock);
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun static const struct mtk_fixed_clk top_fixed_clks[] = {
26*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_CLK26M, "f_f26m_ck", "clk26m", 26000000),
27*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_ULPOSC, "osc", NULL, 250000),
28*4882a593Smuzhiyun 	FIXED_CLK(CLK_TOP_UNIVP_192M, "univpll_192m", "univpll", 192000000),
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static const struct mtk_fixed_factor top_early_divs[] = {
32*4882a593Smuzhiyun 	FACTOR(CLK_TOP_CLK13M, "clk13m", "clk26m", 1, 2),
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun static const struct mtk_fixed_factor top_divs[] = {
36*4882a593Smuzhiyun 	FACTOR(CLK_TOP_F26M_CK_D2, "csw_f26m_ck_d2", "clk26m", 1,
37*4882a593Smuzhiyun 		2),
38*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_CK, "syspll_ck", "mainpll", 1,
39*4882a593Smuzhiyun 		1),
40*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "syspll_ck", 1,
41*4882a593Smuzhiyun 		2),
42*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D2_D2, "syspll_d2_d2", "syspll_d2", 1,
43*4882a593Smuzhiyun 		2),
44*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D2_D4, "syspll_d2_d4", "syspll_d2", 1,
45*4882a593Smuzhiyun 		4),
46*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D2_D8, "syspll_d2_d8", "syspll_d2", 1,
47*4882a593Smuzhiyun 		8),
48*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D2_D16, "syspll_d2_d16", "syspll_d2", 1,
49*4882a593Smuzhiyun 		16),
50*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D3, "syspll_d3", "mainpll", 1,
51*4882a593Smuzhiyun 		3),
52*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D3_D2, "syspll_d3_d2", "syspll_d3", 1,
53*4882a593Smuzhiyun 		2),
54*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D3_D4, "syspll_d3_d4", "syspll_d3", 1,
55*4882a593Smuzhiyun 		4),
56*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D3_D8, "syspll_d3_d8", "syspll_d3", 1,
57*4882a593Smuzhiyun 		8),
58*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "mainpll", 1,
59*4882a593Smuzhiyun 		5),
60*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D5_D2, "syspll_d5_d2", "syspll_d5", 1,
61*4882a593Smuzhiyun 		2),
62*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D5_D4, "syspll_d5_d4", "syspll_d5", 1,
63*4882a593Smuzhiyun 		4),
64*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D7, "syspll_d7", "mainpll", 1,
65*4882a593Smuzhiyun 		7),
66*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D7_D2, "syspll_d7_d2", "syspll_d7", 1,
67*4882a593Smuzhiyun 		2),
68*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D7_D4, "syspll_d7_d4", "syspll_d7", 1,
69*4882a593Smuzhiyun 		4),
70*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_CK, "univpll_ck", "univpll", 1,
71*4882a593Smuzhiyun 		1),
72*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll_ck", 1,
73*4882a593Smuzhiyun 		2),
74*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D2_D2, "univpll_d2_d2", "univpll_d2", 1,
75*4882a593Smuzhiyun 		2),
76*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D2_D4, "univpll_d2_d4", "univpll_d2", 1,
77*4882a593Smuzhiyun 		4),
78*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D2_D8, "univpll_d2_d8", "univpll_d2", 1,
79*4882a593Smuzhiyun 		8),
80*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1,
81*4882a593Smuzhiyun 		3),
82*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D3_D2, "univpll_d3_d2", "univpll_d3", 1,
83*4882a593Smuzhiyun 		2),
84*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D3_D4, "univpll_d3_d4", "univpll_d3", 1,
85*4882a593Smuzhiyun 		4),
86*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D3_D8, "univpll_d3_d8", "univpll_d3", 1,
87*4882a593Smuzhiyun 		8),
88*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1,
89*4882a593Smuzhiyun 		5),
90*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D5_D2, "univpll_d5_d2", "univpll_d5", 1,
91*4882a593Smuzhiyun 		2),
92*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D5_D4, "univpll_d5_d4", "univpll_d5", 1,
93*4882a593Smuzhiyun 		4),
94*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D5_D8, "univpll_d5_d8", "univpll_d5", 1,
95*4882a593Smuzhiyun 		8),
96*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll", 1,
97*4882a593Smuzhiyun 		7),
98*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVP_192M_CK, "univ_192m_ck", "univpll_192m", 1,
99*4882a593Smuzhiyun 		1),
100*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVP_192M_D2, "univ_192m_d2", "univ_192m_ck", 1,
101*4882a593Smuzhiyun 		2),
102*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVP_192M_D4, "univ_192m_d4", "univ_192m_ck", 1,
103*4882a593Smuzhiyun 		4),
104*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVP_192M_D8, "univ_192m_d8", "univ_192m_ck", 1,
105*4882a593Smuzhiyun 		8),
106*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVP_192M_D16, "univ_192m_d16", "univ_192m_ck", 1,
107*4882a593Smuzhiyun 		16),
108*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVP_192M_D32, "univ_192m_d32", "univ_192m_ck", 1,
109*4882a593Smuzhiyun 		32),
110*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL1_CK, "apll1_ck", "apll1", 1,
111*4882a593Smuzhiyun 		1),
112*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL1_D2, "apll1_d2", "apll1", 1,
113*4882a593Smuzhiyun 		2),
114*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL1_D4, "apll1_d4", "apll1", 1,
115*4882a593Smuzhiyun 		4),
116*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL1_D8, "apll1_d8", "apll1", 1,
117*4882a593Smuzhiyun 		8),
118*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL2_CK, "apll2_ck", "apll2", 1,
119*4882a593Smuzhiyun 		1),
120*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL2_D2, "apll2_d2", "apll2", 1,
121*4882a593Smuzhiyun 		2),
122*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL2_D4, "apll2_d4", "apll2", 1,
123*4882a593Smuzhiyun 		4),
124*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL2_D8, "apll2_d8", "apll2", 1,
125*4882a593Smuzhiyun 		8),
126*4882a593Smuzhiyun 	FACTOR(CLK_TOP_TVDPLL_CK, "tvdpll_ck", "tvdpll", 1,
127*4882a593Smuzhiyun 		1),
128*4882a593Smuzhiyun 	FACTOR(CLK_TOP_TVDPLL_D2, "tvdpll_d2", "tvdpll_ck", 1,
129*4882a593Smuzhiyun 		2),
130*4882a593Smuzhiyun 	FACTOR(CLK_TOP_TVDPLL_D4, "tvdpll_d4", "tvdpll", 1,
131*4882a593Smuzhiyun 		4),
132*4882a593Smuzhiyun 	FACTOR(CLK_TOP_TVDPLL_D8, "tvdpll_d8", "tvdpll", 1,
133*4882a593Smuzhiyun 		8),
134*4882a593Smuzhiyun 	FACTOR(CLK_TOP_TVDPLL_D16, "tvdpll_d16", "tvdpll", 1,
135*4882a593Smuzhiyun 		16),
136*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL_CK, "mmpll_ck", "mmpll", 1,
137*4882a593Smuzhiyun 		1),
138*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL_D4, "mmpll_d4", "mmpll", 1,
139*4882a593Smuzhiyun 		4),
140*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL_D4_D2, "mmpll_d4_d2", "mmpll_d4", 1,
141*4882a593Smuzhiyun 		2),
142*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL_D4_D4, "mmpll_d4_d4", "mmpll_d4", 1,
143*4882a593Smuzhiyun 		4),
144*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL_D5, "mmpll_d5", "mmpll", 1,
145*4882a593Smuzhiyun 		5),
146*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL_D5_D2, "mmpll_d5_d2", "mmpll_d5", 1,
147*4882a593Smuzhiyun 		2),
148*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL_D5_D4, "mmpll_d5_d4", "mmpll_d5", 1,
149*4882a593Smuzhiyun 		4),
150*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL_D6, "mmpll_d6", "mmpll", 1,
151*4882a593Smuzhiyun 		6),
152*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL_D7, "mmpll_d7", "mmpll", 1,
153*4882a593Smuzhiyun 		7),
154*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MFGPLL_CK, "mfgpll_ck", "mfgpll", 1,
155*4882a593Smuzhiyun 		1),
156*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MSDCPLL_CK, "msdcpll_ck", "msdcpll", 1,
157*4882a593Smuzhiyun 		1),
158*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1,
159*4882a593Smuzhiyun 		2),
160*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MSDCPLL_D4, "msdcpll_d4", "msdcpll", 1,
161*4882a593Smuzhiyun 		4),
162*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MSDCPLL_D8, "msdcpll_d8", "msdcpll", 1,
163*4882a593Smuzhiyun 		8),
164*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MSDCPLL_D16, "msdcpll_d16", "msdcpll", 1,
165*4882a593Smuzhiyun 		16),
166*4882a593Smuzhiyun 	FACTOR(CLK_TOP_AD_OSC_CK, "ad_osc_ck", "osc", 1,
167*4882a593Smuzhiyun 		1),
168*4882a593Smuzhiyun 	FACTOR(CLK_TOP_OSC_D2, "osc_d2", "osc", 1,
169*4882a593Smuzhiyun 		2),
170*4882a593Smuzhiyun 	FACTOR(CLK_TOP_OSC_D4, "osc_d4", "osc", 1,
171*4882a593Smuzhiyun 		4),
172*4882a593Smuzhiyun 	FACTOR(CLK_TOP_OSC_D8, "osc_d8", "osc", 1,
173*4882a593Smuzhiyun 		8),
174*4882a593Smuzhiyun 	FACTOR(CLK_TOP_OSC_D16, "osc_d16", "osc", 1,
175*4882a593Smuzhiyun 		16),
176*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL, "univpll", "univ2pll", 1,
177*4882a593Smuzhiyun 		2),
178*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D3_D16, "univpll_d3_d16", "univpll_d3", 1,
179*4882a593Smuzhiyun 		16),
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun static const char * const axi_parents[] = {
183*4882a593Smuzhiyun 	"clk26m",
184*4882a593Smuzhiyun 	"syspll_d2_d4",
185*4882a593Smuzhiyun 	"syspll_d7",
186*4882a593Smuzhiyun 	"osc_d4"
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun static const char * const mm_parents[] = {
190*4882a593Smuzhiyun 	"clk26m",
191*4882a593Smuzhiyun 	"mmpll_d7",
192*4882a593Smuzhiyun 	"syspll_d3",
193*4882a593Smuzhiyun 	"univpll_d2_d2",
194*4882a593Smuzhiyun 	"syspll_d2_d2",
195*4882a593Smuzhiyun 	"syspll_d3_d2"
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun static const char * const img_parents[] = {
199*4882a593Smuzhiyun 	"clk26m",
200*4882a593Smuzhiyun 	"mmpll_d6",
201*4882a593Smuzhiyun 	"univpll_d3",
202*4882a593Smuzhiyun 	"syspll_d3",
203*4882a593Smuzhiyun 	"univpll_d2_d2",
204*4882a593Smuzhiyun 	"syspll_d2_d2",
205*4882a593Smuzhiyun 	"univpll_d3_d2",
206*4882a593Smuzhiyun 	"syspll_d3_d2"
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun static const char * const cam_parents[] = {
210*4882a593Smuzhiyun 	"clk26m",
211*4882a593Smuzhiyun 	"syspll_d2",
212*4882a593Smuzhiyun 	"mmpll_d6",
213*4882a593Smuzhiyun 	"syspll_d3",
214*4882a593Smuzhiyun 	"mmpll_d7",
215*4882a593Smuzhiyun 	"univpll_d3",
216*4882a593Smuzhiyun 	"univpll_d2_d2",
217*4882a593Smuzhiyun 	"syspll_d2_d2",
218*4882a593Smuzhiyun 	"syspll_d3_d2",
219*4882a593Smuzhiyun 	"univpll_d3_d2"
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun static const char * const dsp_parents[] = {
223*4882a593Smuzhiyun 	"clk26m",
224*4882a593Smuzhiyun 	"mmpll_d6",
225*4882a593Smuzhiyun 	"mmpll_d7",
226*4882a593Smuzhiyun 	"univpll_d3",
227*4882a593Smuzhiyun 	"syspll_d3",
228*4882a593Smuzhiyun 	"univpll_d2_d2",
229*4882a593Smuzhiyun 	"syspll_d2_d2",
230*4882a593Smuzhiyun 	"univpll_d3_d2",
231*4882a593Smuzhiyun 	"syspll_d3_d2"
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun static const char * const dsp1_parents[] = {
235*4882a593Smuzhiyun 	"clk26m",
236*4882a593Smuzhiyun 	"mmpll_d6",
237*4882a593Smuzhiyun 	"mmpll_d7",
238*4882a593Smuzhiyun 	"univpll_d3",
239*4882a593Smuzhiyun 	"syspll_d3",
240*4882a593Smuzhiyun 	"univpll_d2_d2",
241*4882a593Smuzhiyun 	"syspll_d2_d2",
242*4882a593Smuzhiyun 	"univpll_d3_d2",
243*4882a593Smuzhiyun 	"syspll_d3_d2"
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun static const char * const dsp2_parents[] = {
247*4882a593Smuzhiyun 	"clk26m",
248*4882a593Smuzhiyun 	"mmpll_d6",
249*4882a593Smuzhiyun 	"mmpll_d7",
250*4882a593Smuzhiyun 	"univpll_d3",
251*4882a593Smuzhiyun 	"syspll_d3",
252*4882a593Smuzhiyun 	"univpll_d2_d2",
253*4882a593Smuzhiyun 	"syspll_d2_d2",
254*4882a593Smuzhiyun 	"univpll_d3_d2",
255*4882a593Smuzhiyun 	"syspll_d3_d2"
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun static const char * const ipu_if_parents[] = {
259*4882a593Smuzhiyun 	"clk26m",
260*4882a593Smuzhiyun 	"mmpll_d6",
261*4882a593Smuzhiyun 	"mmpll_d7",
262*4882a593Smuzhiyun 	"univpll_d3",
263*4882a593Smuzhiyun 	"syspll_d3",
264*4882a593Smuzhiyun 	"univpll_d2_d2",
265*4882a593Smuzhiyun 	"syspll_d2_d2",
266*4882a593Smuzhiyun 	"univpll_d3_d2",
267*4882a593Smuzhiyun 	"syspll_d3_d2"
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun static const char * const mfg_parents[] = {
271*4882a593Smuzhiyun 	"clk26m",
272*4882a593Smuzhiyun 	"mfgpll_ck",
273*4882a593Smuzhiyun 	"univpll_d3",
274*4882a593Smuzhiyun 	"syspll_d3"
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun static const char * const f52m_mfg_parents[] = {
278*4882a593Smuzhiyun 	"clk26m",
279*4882a593Smuzhiyun 	"univpll_d3_d2",
280*4882a593Smuzhiyun 	"univpll_d3_d4",
281*4882a593Smuzhiyun 	"univpll_d3_d8"
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun static const char * const camtg_parents[] = {
285*4882a593Smuzhiyun 	"clk26m",
286*4882a593Smuzhiyun 	"univ_192m_d8",
287*4882a593Smuzhiyun 	"univpll_d3_d8",
288*4882a593Smuzhiyun 	"univ_192m_d4",
289*4882a593Smuzhiyun 	"univpll_d3_d16",
290*4882a593Smuzhiyun 	"csw_f26m_ck_d2",
291*4882a593Smuzhiyun 	"univ_192m_d16",
292*4882a593Smuzhiyun 	"univ_192m_d32"
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun static const char * const camtg2_parents[] = {
296*4882a593Smuzhiyun 	"clk26m",
297*4882a593Smuzhiyun 	"univ_192m_d8",
298*4882a593Smuzhiyun 	"univpll_d3_d8",
299*4882a593Smuzhiyun 	"univ_192m_d4",
300*4882a593Smuzhiyun 	"univpll_d3_d16",
301*4882a593Smuzhiyun 	"csw_f26m_ck_d2",
302*4882a593Smuzhiyun 	"univ_192m_d16",
303*4882a593Smuzhiyun 	"univ_192m_d32"
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun static const char * const camtg3_parents[] = {
307*4882a593Smuzhiyun 	"clk26m",
308*4882a593Smuzhiyun 	"univ_192m_d8",
309*4882a593Smuzhiyun 	"univpll_d3_d8",
310*4882a593Smuzhiyun 	"univ_192m_d4",
311*4882a593Smuzhiyun 	"univpll_d3_d16",
312*4882a593Smuzhiyun 	"csw_f26m_ck_d2",
313*4882a593Smuzhiyun 	"univ_192m_d16",
314*4882a593Smuzhiyun 	"univ_192m_d32"
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun static const char * const camtg4_parents[] = {
318*4882a593Smuzhiyun 	"clk26m",
319*4882a593Smuzhiyun 	"univ_192m_d8",
320*4882a593Smuzhiyun 	"univpll_d3_d8",
321*4882a593Smuzhiyun 	"univ_192m_d4",
322*4882a593Smuzhiyun 	"univpll_d3_d16",
323*4882a593Smuzhiyun 	"csw_f26m_ck_d2",
324*4882a593Smuzhiyun 	"univ_192m_d16",
325*4882a593Smuzhiyun 	"univ_192m_d32"
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun static const char * const uart_parents[] = {
329*4882a593Smuzhiyun 	"clk26m",
330*4882a593Smuzhiyun 	"univpll_d3_d8"
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun static const char * const spi_parents[] = {
334*4882a593Smuzhiyun 	"clk26m",
335*4882a593Smuzhiyun 	"syspll_d5_d2",
336*4882a593Smuzhiyun 	"syspll_d3_d4",
337*4882a593Smuzhiyun 	"msdcpll_d4"
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun static const char * const msdc50_hclk_parents[] = {
341*4882a593Smuzhiyun 	"clk26m",
342*4882a593Smuzhiyun 	"syspll_d2_d2",
343*4882a593Smuzhiyun 	"syspll_d3_d2"
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun static const char * const msdc50_0_parents[] = {
347*4882a593Smuzhiyun 	"clk26m",
348*4882a593Smuzhiyun 	"msdcpll_ck",
349*4882a593Smuzhiyun 	"msdcpll_d2",
350*4882a593Smuzhiyun 	"univpll_d2_d4",
351*4882a593Smuzhiyun 	"syspll_d3_d2",
352*4882a593Smuzhiyun 	"univpll_d2_d2"
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun static const char * const msdc30_1_parents[] = {
356*4882a593Smuzhiyun 	"clk26m",
357*4882a593Smuzhiyun 	"univpll_d3_d2",
358*4882a593Smuzhiyun 	"syspll_d3_d2",
359*4882a593Smuzhiyun 	"syspll_d7",
360*4882a593Smuzhiyun 	"msdcpll_d2"
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun static const char * const msdc30_2_parents[] = {
364*4882a593Smuzhiyun 	"clk26m",
365*4882a593Smuzhiyun 	"univpll_d3_d2",
366*4882a593Smuzhiyun 	"syspll_d3_d2",
367*4882a593Smuzhiyun 	"syspll_d7",
368*4882a593Smuzhiyun 	"msdcpll_d2"
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun static const char * const audio_parents[] = {
372*4882a593Smuzhiyun 	"clk26m",
373*4882a593Smuzhiyun 	"syspll_d5_d4",
374*4882a593Smuzhiyun 	"syspll_d7_d4",
375*4882a593Smuzhiyun 	"syspll_d2_d16"
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun static const char * const aud_intbus_parents[] = {
379*4882a593Smuzhiyun 	"clk26m",
380*4882a593Smuzhiyun 	"syspll_d2_d4",
381*4882a593Smuzhiyun 	"syspll_d7_d2"
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun static const char * const pmicspi_parents[] = {
385*4882a593Smuzhiyun 	"clk26m",
386*4882a593Smuzhiyun 	"syspll_d2_d8",
387*4882a593Smuzhiyun 	"osc_d8"
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun static const char * const fpwrap_ulposc_parents[] = {
391*4882a593Smuzhiyun 	"clk26m",
392*4882a593Smuzhiyun 	"osc_d16",
393*4882a593Smuzhiyun 	"osc_d4",
394*4882a593Smuzhiyun 	"osc_d8"
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun static const char * const atb_parents[] = {
398*4882a593Smuzhiyun 	"clk26m",
399*4882a593Smuzhiyun 	"syspll_d2_d2",
400*4882a593Smuzhiyun 	"syspll_d5"
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun static const char * const dpi0_parents[] = {
404*4882a593Smuzhiyun 	"clk26m",
405*4882a593Smuzhiyun 	"tvdpll_d2",
406*4882a593Smuzhiyun 	"tvdpll_d4",
407*4882a593Smuzhiyun 	"tvdpll_d8",
408*4882a593Smuzhiyun 	"tvdpll_d16",
409*4882a593Smuzhiyun 	"univpll_d5_d2",
410*4882a593Smuzhiyun 	"univpll_d3_d4",
411*4882a593Smuzhiyun 	"syspll_d3_d4",
412*4882a593Smuzhiyun 	"univpll_d3_d8"
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun static const char * const scam_parents[] = {
416*4882a593Smuzhiyun 	"clk26m",
417*4882a593Smuzhiyun 	"syspll_d5_d2"
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun static const char * const disppwm_parents[] = {
421*4882a593Smuzhiyun 	"clk26m",
422*4882a593Smuzhiyun 	"univpll_d3_d4",
423*4882a593Smuzhiyun 	"osc_d2",
424*4882a593Smuzhiyun 	"osc_d4",
425*4882a593Smuzhiyun 	"osc_d16"
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun static const char * const usb_top_parents[] = {
429*4882a593Smuzhiyun 	"clk26m",
430*4882a593Smuzhiyun 	"univpll_d5_d4",
431*4882a593Smuzhiyun 	"univpll_d3_d4",
432*4882a593Smuzhiyun 	"univpll_d5_d2"
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun static const char * const ssusb_top_xhci_parents[] = {
437*4882a593Smuzhiyun 	"clk26m",
438*4882a593Smuzhiyun 	"univpll_d5_d4",
439*4882a593Smuzhiyun 	"univpll_d3_d4",
440*4882a593Smuzhiyun 	"univpll_d5_d2"
441*4882a593Smuzhiyun };
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun static const char * const spm_parents[] = {
444*4882a593Smuzhiyun 	"clk26m",
445*4882a593Smuzhiyun 	"syspll_d2_d8"
446*4882a593Smuzhiyun };
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun static const char * const i2c_parents[] = {
449*4882a593Smuzhiyun 	"clk26m",
450*4882a593Smuzhiyun 	"syspll_d2_d8",
451*4882a593Smuzhiyun 	"univpll_d5_d2"
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun static const char * const scp_parents[] = {
455*4882a593Smuzhiyun 	"clk26m",
456*4882a593Smuzhiyun 	"univpll_d2_d8",
457*4882a593Smuzhiyun 	"syspll_d5",
458*4882a593Smuzhiyun 	"syspll_d2_d2",
459*4882a593Smuzhiyun 	"univpll_d2_d2",
460*4882a593Smuzhiyun 	"syspll_d3",
461*4882a593Smuzhiyun 	"univpll_d3"
462*4882a593Smuzhiyun };
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun static const char * const seninf_parents[] = {
465*4882a593Smuzhiyun 	"clk26m",
466*4882a593Smuzhiyun 	"univpll_d2_d2",
467*4882a593Smuzhiyun 	"univpll_d3_d2",
468*4882a593Smuzhiyun 	"univpll_d2_d4"
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun static const char * const dxcc_parents[] = {
472*4882a593Smuzhiyun 	"clk26m",
473*4882a593Smuzhiyun 	"syspll_d2_d2",
474*4882a593Smuzhiyun 	"syspll_d2_d4",
475*4882a593Smuzhiyun 	"syspll_d2_d8"
476*4882a593Smuzhiyun };
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun static const char * const aud_engen1_parents[] = {
479*4882a593Smuzhiyun 	"clk26m",
480*4882a593Smuzhiyun 	"apll1_d2",
481*4882a593Smuzhiyun 	"apll1_d4",
482*4882a593Smuzhiyun 	"apll1_d8"
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun static const char * const aud_engen2_parents[] = {
486*4882a593Smuzhiyun 	"clk26m",
487*4882a593Smuzhiyun 	"apll2_d2",
488*4882a593Smuzhiyun 	"apll2_d4",
489*4882a593Smuzhiyun 	"apll2_d8"
490*4882a593Smuzhiyun };
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun static const char * const faes_ufsfde_parents[] = {
493*4882a593Smuzhiyun 	"clk26m",
494*4882a593Smuzhiyun 	"syspll_d2",
495*4882a593Smuzhiyun 	"syspll_d2_d2",
496*4882a593Smuzhiyun 	"syspll_d3",
497*4882a593Smuzhiyun 	"syspll_d2_d4",
498*4882a593Smuzhiyun 	"univpll_d3"
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun static const char * const fufs_parents[] = {
502*4882a593Smuzhiyun 	"clk26m",
503*4882a593Smuzhiyun 	"syspll_d2_d4",
504*4882a593Smuzhiyun 	"syspll_d2_d8",
505*4882a593Smuzhiyun 	"syspll_d2_d16"
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun static const char * const aud_1_parents[] = {
509*4882a593Smuzhiyun 	"clk26m",
510*4882a593Smuzhiyun 	"apll1_ck"
511*4882a593Smuzhiyun };
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun static const char * const aud_2_parents[] = {
514*4882a593Smuzhiyun 	"clk26m",
515*4882a593Smuzhiyun 	"apll2_ck"
516*4882a593Smuzhiyun };
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun /*
519*4882a593Smuzhiyun  * CRITICAL CLOCK:
520*4882a593Smuzhiyun  * axi_sel is the main bus clock of whole SOC.
521*4882a593Smuzhiyun  * spm_sel is the clock of the always-on co-processor.
522*4882a593Smuzhiyun  */
523*4882a593Smuzhiyun static const struct mtk_mux top_muxes[] = {
524*4882a593Smuzhiyun 	/* CLK_CFG_0 */
525*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MUX_AXI, "axi_sel",
526*4882a593Smuzhiyun 		axi_parents, 0x40,
527*4882a593Smuzhiyun 		0x44, 0x48, 0, 2, 7, 0x004, 0, CLK_IS_CRITICAL),
528*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_MM, "mm_sel",
529*4882a593Smuzhiyun 		mm_parents, 0x40,
530*4882a593Smuzhiyun 		0x44, 0x48, 8, 3, 15, 0x004, 1),
531*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_IMG, "img_sel",
532*4882a593Smuzhiyun 		img_parents, 0x40,
533*4882a593Smuzhiyun 		0x44, 0x48, 16, 3, 23, 0x004, 2),
534*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_CAM, "cam_sel",
535*4882a593Smuzhiyun 		cam_parents, 0x40,
536*4882a593Smuzhiyun 		0x44, 0x48, 24, 4, 31, 0x004, 3),
537*4882a593Smuzhiyun 	/* CLK_CFG_1 */
538*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_DSP, "dsp_sel",
539*4882a593Smuzhiyun 		dsp_parents, 0x50,
540*4882a593Smuzhiyun 		0x54, 0x58, 0, 4, 7, 0x004, 4),
541*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_DSP1, "dsp1_sel",
542*4882a593Smuzhiyun 		dsp1_parents, 0x50,
543*4882a593Smuzhiyun 		0x54, 0x58, 8, 4, 15, 0x004, 5),
544*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_DSP2, "dsp2_sel",
545*4882a593Smuzhiyun 		dsp2_parents, 0x50,
546*4882a593Smuzhiyun 		0x54, 0x58, 16, 4, 23, 0x004, 6),
547*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_IPU_IF, "ipu_if_sel",
548*4882a593Smuzhiyun 		ipu_if_parents, 0x50,
549*4882a593Smuzhiyun 		0x54, 0x58, 24, 4, 31, 0x004, 7),
550*4882a593Smuzhiyun 	/* CLK_CFG_2 */
551*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_MFG, "mfg_sel",
552*4882a593Smuzhiyun 		mfg_parents, 0x60,
553*4882a593Smuzhiyun 		0x64, 0x68, 0, 2, 7, 0x004, 8),
554*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_F52M_MFG, "f52m_mfg_sel",
555*4882a593Smuzhiyun 		f52m_mfg_parents, 0x60,
556*4882a593Smuzhiyun 		0x64, 0x68, 8, 2, 15, 0x004, 9),
557*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_CAMTG, "camtg_sel",
558*4882a593Smuzhiyun 		camtg_parents, 0x60,
559*4882a593Smuzhiyun 		0x64, 0x68, 16, 3, 23, 0x004, 10),
560*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_CAMTG2, "camtg2_sel",
561*4882a593Smuzhiyun 		camtg2_parents, 0x60,
562*4882a593Smuzhiyun 		0x64, 0x68, 24, 3, 31, 0x004, 11),
563*4882a593Smuzhiyun 	/* CLK_CFG_3 */
564*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_CAMTG3, "camtg3_sel",
565*4882a593Smuzhiyun 		camtg3_parents, 0x70,
566*4882a593Smuzhiyun 		0x74, 0x78, 0, 3, 7, 0x004, 12),
567*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_CAMTG4, "camtg4_sel",
568*4882a593Smuzhiyun 		camtg4_parents, 0x70,
569*4882a593Smuzhiyun 		0x74, 0x78, 8, 3, 15, 0x004, 13),
570*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_UART, "uart_sel",
571*4882a593Smuzhiyun 		uart_parents, 0x70,
572*4882a593Smuzhiyun 		0x74, 0x78, 16, 1, 23, 0x004, 14),
573*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_SPI, "spi_sel",
574*4882a593Smuzhiyun 		spi_parents, 0x70,
575*4882a593Smuzhiyun 		0x74, 0x78, 24, 2, 31, 0x004, 15),
576*4882a593Smuzhiyun 	/* CLK_CFG_4 */
577*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_MSDC50_0_HCLK, "msdc50_hclk_sel",
578*4882a593Smuzhiyun 		msdc50_hclk_parents, 0x80,
579*4882a593Smuzhiyun 		0x84, 0x88, 0, 2, 7, 0x004, 16),
580*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_MSDC50_0, "msdc50_0_sel",
581*4882a593Smuzhiyun 		msdc50_0_parents, 0x80,
582*4882a593Smuzhiyun 		0x84, 0x88, 8, 3, 15, 0x004, 17),
583*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_MSDC30_1, "msdc30_1_sel",
584*4882a593Smuzhiyun 		msdc30_1_parents, 0x80,
585*4882a593Smuzhiyun 		0x84, 0x88, 16, 3, 23, 0x004, 18),
586*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_MSDC30_2, "msdc30_2_sel",
587*4882a593Smuzhiyun 		msdc30_2_parents, 0x80,
588*4882a593Smuzhiyun 		0x84, 0x88, 24, 3, 31, 0x004, 19),
589*4882a593Smuzhiyun 	/* CLK_CFG_5 */
590*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_AUDIO, "audio_sel",
591*4882a593Smuzhiyun 		audio_parents, 0x90,
592*4882a593Smuzhiyun 		0x94, 0x98, 0, 2, 7, 0x004, 20),
593*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_AUD_INTBUS, "aud_intbus_sel",
594*4882a593Smuzhiyun 		aud_intbus_parents, 0x90,
595*4882a593Smuzhiyun 		0x94, 0x98, 8, 2, 15, 0x004, 21),
596*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_PMICSPI, "pmicspi_sel",
597*4882a593Smuzhiyun 		pmicspi_parents, 0x90,
598*4882a593Smuzhiyun 		0x94, 0x98, 16, 2, 23, 0x004, 22),
599*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_FPWRAP_ULPOSC, "fpwrap_ulposc_sel",
600*4882a593Smuzhiyun 		fpwrap_ulposc_parents, 0x90,
601*4882a593Smuzhiyun 		0x94, 0x98, 24, 2, 31, 0x004, 23),
602*4882a593Smuzhiyun 	/* CLK_CFG_6 */
603*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_ATB, "atb_sel",
604*4882a593Smuzhiyun 		atb_parents, 0xa0,
605*4882a593Smuzhiyun 		0xa4, 0xa8, 0, 2, 7, 0x004, 24),
606*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_DPI0, "dpi0_sel",
607*4882a593Smuzhiyun 		dpi0_parents, 0xa0,
608*4882a593Smuzhiyun 		0xa4, 0xa8, 16, 4, 23, 0x004, 26),
609*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_SCAM, "scam_sel",
610*4882a593Smuzhiyun 		scam_parents, 0xa0,
611*4882a593Smuzhiyun 		0xa4, 0xa8, 24, 1, 31, 0x004, 27),
612*4882a593Smuzhiyun 	/* CLK_CFG_7 */
613*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_DISP_PWM, "disppwm_sel",
614*4882a593Smuzhiyun 		disppwm_parents, 0xb0,
615*4882a593Smuzhiyun 		0xb4, 0xb8, 0, 3, 7, 0x004, 28),
616*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_USB_TOP, "usb_top_sel",
617*4882a593Smuzhiyun 		usb_top_parents, 0xb0,
618*4882a593Smuzhiyun 		0xb4, 0xb8, 8, 2, 15, 0x004, 29),
619*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_SSUSB_TOP_XHCI, "ssusb_top_xhci_sel",
620*4882a593Smuzhiyun 		ssusb_top_xhci_parents, 0xb0,
621*4882a593Smuzhiyun 		0xb4, 0xb8, 16, 2, 23, 0x004, 30),
622*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MUX_SPM, "spm_sel",
623*4882a593Smuzhiyun 		spm_parents, 0xb0,
624*4882a593Smuzhiyun 		0xb4, 0xb8, 24, 1, 31, 0x008, 0, CLK_IS_CRITICAL),
625*4882a593Smuzhiyun 	/* CLK_CFG_8 */
626*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_I2C, "i2c_sel",
627*4882a593Smuzhiyun 		i2c_parents, 0xc0,
628*4882a593Smuzhiyun 		0xc4, 0xc8, 0, 2, 7, 0x008, 1),
629*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_SCP, "scp_sel",
630*4882a593Smuzhiyun 		scp_parents, 0xc0,
631*4882a593Smuzhiyun 		0xc4, 0xc8, 8, 3, 15, 0x008, 2),
632*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_SENINF, "seninf_sel",
633*4882a593Smuzhiyun 		seninf_parents, 0xc0,
634*4882a593Smuzhiyun 		0xc4, 0xc8, 16, 2, 23, 0x008, 3),
635*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_DXCC, "dxcc_sel",
636*4882a593Smuzhiyun 		dxcc_parents, 0xc0,
637*4882a593Smuzhiyun 		0xc4, 0xc8, 24, 2, 31, 0x008, 4),
638*4882a593Smuzhiyun 	/* CLK_CFG_9 */
639*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_AUD_ENG1, "aud_eng1_sel",
640*4882a593Smuzhiyun 		aud_engen1_parents, 0xd0,
641*4882a593Smuzhiyun 		0xd4, 0xd8, 0, 2, 7, 0x008, 5),
642*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_AUD_ENG2, "aud_eng2_sel",
643*4882a593Smuzhiyun 		aud_engen2_parents, 0xd0,
644*4882a593Smuzhiyun 		0xd4, 0xd8, 8, 2, 15, 0x008, 6),
645*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_FAES_UFSFDE, "faes_ufsfde_sel",
646*4882a593Smuzhiyun 		faes_ufsfde_parents, 0xd0,
647*4882a593Smuzhiyun 		0xd4, 0xd8, 16, 3, 23, 0x008, 7),
648*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_FUFS, "fufs_sel",
649*4882a593Smuzhiyun 		fufs_parents, 0xd0,
650*4882a593Smuzhiyun 		0xd4, 0xd8, 24, 2, 31, 0x008, 8),
651*4882a593Smuzhiyun 	/* CLK_CFG_10 */
652*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_AUD_1, "aud_1_sel",
653*4882a593Smuzhiyun 		aud_1_parents, 0xe0,
654*4882a593Smuzhiyun 		0xe4, 0xe8, 0, 1, 7, 0x008, 9),
655*4882a593Smuzhiyun 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_AUD_2, "aud_2_sel",
656*4882a593Smuzhiyun 		aud_2_parents, 0xe0,
657*4882a593Smuzhiyun 		0xe4, 0xe8, 8, 1, 15, 0x008, 10),
658*4882a593Smuzhiyun };
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun static const char * const apll_i2s0_parents[] = {
661*4882a593Smuzhiyun 	"aud_1_sel",
662*4882a593Smuzhiyun 	"aud_2_sel"
663*4882a593Smuzhiyun };
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun static const char * const apll_i2s1_parents[] = {
666*4882a593Smuzhiyun 	"aud_1_sel",
667*4882a593Smuzhiyun 	"aud_2_sel"
668*4882a593Smuzhiyun };
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun static const char * const apll_i2s2_parents[] = {
671*4882a593Smuzhiyun 	"aud_1_sel",
672*4882a593Smuzhiyun 	"aud_2_sel"
673*4882a593Smuzhiyun };
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun static const char * const apll_i2s3_parents[] = {
676*4882a593Smuzhiyun 	"aud_1_sel",
677*4882a593Smuzhiyun 	"aud_2_sel"
678*4882a593Smuzhiyun };
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun static const char * const apll_i2s4_parents[] = {
681*4882a593Smuzhiyun 	"aud_1_sel",
682*4882a593Smuzhiyun 	"aud_2_sel"
683*4882a593Smuzhiyun };
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun static const char * const apll_i2s5_parents[] = {
686*4882a593Smuzhiyun 	"aud_1_sel",
687*4882a593Smuzhiyun 	"aud_2_sel"
688*4882a593Smuzhiyun };
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun static struct mtk_composite top_aud_muxes[] = {
691*4882a593Smuzhiyun 	MUX(CLK_TOP_MUX_APLL_I2S0, "apll_i2s0_sel", apll_i2s0_parents,
692*4882a593Smuzhiyun 		0x320, 8, 1),
693*4882a593Smuzhiyun 	MUX(CLK_TOP_MUX_APLL_I2S1, "apll_i2s1_sel", apll_i2s1_parents,
694*4882a593Smuzhiyun 		0x320, 9, 1),
695*4882a593Smuzhiyun 	MUX(CLK_TOP_MUX_APLL_I2S2, "apll_i2s2_sel", apll_i2s2_parents,
696*4882a593Smuzhiyun 		0x320, 10, 1),
697*4882a593Smuzhiyun 	MUX(CLK_TOP_MUX_APLL_I2S3, "apll_i2s3_sel", apll_i2s3_parents,
698*4882a593Smuzhiyun 		0x320, 11, 1),
699*4882a593Smuzhiyun 	MUX(CLK_TOP_MUX_APLL_I2S4, "apll_i2s4_sel", apll_i2s4_parents,
700*4882a593Smuzhiyun 		0x320, 12, 1),
701*4882a593Smuzhiyun 	MUX(CLK_TOP_MUX_APLL_I2S5, "apll_i2s5_sel", apll_i2s5_parents,
702*4882a593Smuzhiyun 		0x328, 20, 1),
703*4882a593Smuzhiyun };
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun static const char * const mcu_mp0_parents[] = {
706*4882a593Smuzhiyun 	"clk26m",
707*4882a593Smuzhiyun 	"armpll_ll",
708*4882a593Smuzhiyun 	"armpll_div_pll1",
709*4882a593Smuzhiyun 	"armpll_div_pll2"
710*4882a593Smuzhiyun };
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun static const char * const mcu_mp2_parents[] = {
713*4882a593Smuzhiyun 	"clk26m",
714*4882a593Smuzhiyun 	"armpll_l",
715*4882a593Smuzhiyun 	"armpll_div_pll1",
716*4882a593Smuzhiyun 	"armpll_div_pll2"
717*4882a593Smuzhiyun };
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun static const char * const mcu_bus_parents[] = {
720*4882a593Smuzhiyun 	"clk26m",
721*4882a593Smuzhiyun 	"ccipll",
722*4882a593Smuzhiyun 	"armpll_div_pll1",
723*4882a593Smuzhiyun 	"armpll_div_pll2"
724*4882a593Smuzhiyun };
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun static struct mtk_composite mcu_muxes[] = {
727*4882a593Smuzhiyun 	/* mp0_pll_divider_cfg */
728*4882a593Smuzhiyun 	MUX(CLK_MCU_MP0_SEL, "mcu_mp0_sel", mcu_mp0_parents, 0x7A0, 9, 2),
729*4882a593Smuzhiyun 	/* mp2_pll_divider_cfg */
730*4882a593Smuzhiyun 	MUX(CLK_MCU_MP2_SEL, "mcu_mp2_sel", mcu_mp2_parents, 0x7A8, 9, 2),
731*4882a593Smuzhiyun 	/* bus_pll_divider_cfg */
732*4882a593Smuzhiyun 	MUX(CLK_MCU_BUS_SEL, "mcu_bus_sel", mcu_bus_parents, 0x7C0, 9, 2),
733*4882a593Smuzhiyun };
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun static struct mtk_composite top_aud_divs[] = {
736*4882a593Smuzhiyun 	DIV_GATE(CLK_TOP_APLL12_DIV0, "apll12_div0", "apll_i2s0_sel",
737*4882a593Smuzhiyun 		0x320, 2, 0x324, 8, 0),
738*4882a593Smuzhiyun 	DIV_GATE(CLK_TOP_APLL12_DIV1, "apll12_div1", "apll_i2s1_sel",
739*4882a593Smuzhiyun 		0x320, 3, 0x324, 8, 8),
740*4882a593Smuzhiyun 	DIV_GATE(CLK_TOP_APLL12_DIV2, "apll12_div2", "apll_i2s2_sel",
741*4882a593Smuzhiyun 		0x320, 4, 0x324, 8, 16),
742*4882a593Smuzhiyun 	DIV_GATE(CLK_TOP_APLL12_DIV3, "apll12_div3", "apll_i2s3_sel",
743*4882a593Smuzhiyun 		0x320, 5, 0x324, 8, 24),
744*4882a593Smuzhiyun 	DIV_GATE(CLK_TOP_APLL12_DIV4, "apll12_div4", "apll_i2s4_sel",
745*4882a593Smuzhiyun 		0x320, 6, 0x328, 8, 0),
746*4882a593Smuzhiyun 	DIV_GATE(CLK_TOP_APLL12_DIVB, "apll12_divb", "apll12_div4",
747*4882a593Smuzhiyun 		0x320, 7, 0x328, 8, 8),
748*4882a593Smuzhiyun };
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun static const struct mtk_gate_regs top_cg_regs = {
751*4882a593Smuzhiyun 	.set_ofs = 0x104,
752*4882a593Smuzhiyun 	.clr_ofs = 0x104,
753*4882a593Smuzhiyun 	.sta_ofs = 0x104,
754*4882a593Smuzhiyun };
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun #define GATE_TOP(_id, _name, _parent, _shift)			\
757*4882a593Smuzhiyun 	GATE_MTK(_id, _name, _parent, &top_cg_regs, _shift,	\
758*4882a593Smuzhiyun 		&mtk_clk_gate_ops_no_setclr_inv)
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun static const struct mtk_gate top_clks[] = {
761*4882a593Smuzhiyun 	/* TOP */
762*4882a593Smuzhiyun 	GATE_TOP(CLK_TOP_ARMPLL_DIV_PLL1, "armpll_div_pll1", "mainpll", 4),
763*4882a593Smuzhiyun 	GATE_TOP(CLK_TOP_ARMPLL_DIV_PLL2, "armpll_div_pll2", "univpll", 5),
764*4882a593Smuzhiyun };
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun static const struct mtk_gate_regs infra0_cg_regs = {
767*4882a593Smuzhiyun 	.set_ofs = 0x80,
768*4882a593Smuzhiyun 	.clr_ofs = 0x84,
769*4882a593Smuzhiyun 	.sta_ofs = 0x90,
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun static const struct mtk_gate_regs infra1_cg_regs = {
773*4882a593Smuzhiyun 	.set_ofs = 0x88,
774*4882a593Smuzhiyun 	.clr_ofs = 0x8c,
775*4882a593Smuzhiyun 	.sta_ofs = 0x94,
776*4882a593Smuzhiyun };
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun static const struct mtk_gate_regs infra2_cg_regs = {
779*4882a593Smuzhiyun 	.set_ofs = 0xa4,
780*4882a593Smuzhiyun 	.clr_ofs = 0xa8,
781*4882a593Smuzhiyun 	.sta_ofs = 0xac,
782*4882a593Smuzhiyun };
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun static const struct mtk_gate_regs infra3_cg_regs = {
785*4882a593Smuzhiyun 	.set_ofs = 0xc0,
786*4882a593Smuzhiyun 	.clr_ofs = 0xc4,
787*4882a593Smuzhiyun 	.sta_ofs = 0xc8,
788*4882a593Smuzhiyun };
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun #define GATE_INFRA0(_id, _name, _parent, _shift)		\
791*4882a593Smuzhiyun 	GATE_MTK(_id, _name, _parent, &infra0_cg_regs, _shift,	\
792*4882a593Smuzhiyun 		&mtk_clk_gate_ops_setclr)
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun #define GATE_INFRA1(_id, _name, _parent, _shift)		\
795*4882a593Smuzhiyun 	GATE_MTK(_id, _name, _parent, &infra1_cg_regs, _shift,	\
796*4882a593Smuzhiyun 		&mtk_clk_gate_ops_setclr)
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun #define GATE_INFRA2(_id, _name, _parent, _shift)		\
799*4882a593Smuzhiyun 	GATE_MTK(_id, _name, _parent, &infra2_cg_regs, _shift,	\
800*4882a593Smuzhiyun 		&mtk_clk_gate_ops_setclr)
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun #define GATE_INFRA3(_id, _name, _parent, _shift)		\
803*4882a593Smuzhiyun 	GATE_MTK(_id, _name, _parent, &infra3_cg_regs, _shift,	\
804*4882a593Smuzhiyun 		&mtk_clk_gate_ops_setclr)
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun static const struct mtk_gate infra_clks[] = {
807*4882a593Smuzhiyun 	/* INFRA0 */
808*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_PMIC_TMR, "infra_pmic_tmr",
809*4882a593Smuzhiyun 		"axi_sel", 0),
810*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_PMIC_AP, "infra_pmic_ap",
811*4882a593Smuzhiyun 		"axi_sel", 1),
812*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_PMIC_MD, "infra_pmic_md",
813*4882a593Smuzhiyun 		"axi_sel", 2),
814*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_PMIC_CONN, "infra_pmic_conn",
815*4882a593Smuzhiyun 		"axi_sel", 3),
816*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_SCPSYS, "infra_scp",
817*4882a593Smuzhiyun 		"scp_sel", 4),
818*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_SEJ, "infra_sej",
819*4882a593Smuzhiyun 		"f_f26m_ck", 5),
820*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_APXGPT, "infra_apxgpt",
821*4882a593Smuzhiyun 		"axi_sel", 6),
822*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_ICUSB, "infra_icusb",
823*4882a593Smuzhiyun 		"axi_sel", 8),
824*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_GCE, "infra_gce",
825*4882a593Smuzhiyun 		"axi_sel", 9),
826*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_THERM, "infra_therm",
827*4882a593Smuzhiyun 		"axi_sel", 10),
828*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_I2C0, "infra_i2c0",
829*4882a593Smuzhiyun 		"i2c_sel", 11),
830*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_I2C1, "infra_i2c1",
831*4882a593Smuzhiyun 		"i2c_sel", 12),
832*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_I2C2, "infra_i2c2",
833*4882a593Smuzhiyun 		"i2c_sel", 13),
834*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_I2C3, "infra_i2c3",
835*4882a593Smuzhiyun 		"i2c_sel", 14),
836*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_PWM_HCLK, "infra_pwm_hclk",
837*4882a593Smuzhiyun 		"axi_sel", 15),
838*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_PWM1, "infra_pwm1",
839*4882a593Smuzhiyun 		"i2c_sel", 16),
840*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_PWM2, "infra_pwm2",
841*4882a593Smuzhiyun 		"i2c_sel", 17),
842*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_PWM3, "infra_pwm3",
843*4882a593Smuzhiyun 		"i2c_sel", 18),
844*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_PWM4, "infra_pwm4",
845*4882a593Smuzhiyun 		"i2c_sel", 19),
846*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_PWM, "infra_pwm",
847*4882a593Smuzhiyun 		"i2c_sel", 21),
848*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_UART0, "infra_uart0",
849*4882a593Smuzhiyun 		"uart_sel", 22),
850*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_UART1, "infra_uart1",
851*4882a593Smuzhiyun 		"uart_sel", 23),
852*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_UART2, "infra_uart2",
853*4882a593Smuzhiyun 		"uart_sel", 24),
854*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_UART3, "infra_uart3",
855*4882a593Smuzhiyun 		"uart_sel", 25),
856*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_GCE_26M, "infra_gce_26m",
857*4882a593Smuzhiyun 		"axi_sel", 27),
858*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_CQ_DMA_FPC, "infra_cqdma_fpc",
859*4882a593Smuzhiyun 		"axi_sel", 28),
860*4882a593Smuzhiyun 	GATE_INFRA0(CLK_INFRA_BTIF, "infra_btif",
861*4882a593Smuzhiyun 		"axi_sel", 31),
862*4882a593Smuzhiyun 	/* INFRA1 */
863*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_SPI0, "infra_spi0",
864*4882a593Smuzhiyun 		"spi_sel", 1),
865*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_MSDC0, "infra_msdc0",
866*4882a593Smuzhiyun 		"msdc50_hclk_sel", 2),
867*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_MSDC1, "infra_msdc1",
868*4882a593Smuzhiyun 		"axi_sel", 4),
869*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_MSDC2, "infra_msdc2",
870*4882a593Smuzhiyun 		"axi_sel", 5),
871*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_MSDC0_SCK, "infra_msdc0_sck",
872*4882a593Smuzhiyun 		"msdc50_0_sel", 6),
873*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_DVFSRC, "infra_dvfsrc",
874*4882a593Smuzhiyun 		"f_f26m_ck", 7),
875*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_GCPU, "infra_gcpu",
876*4882a593Smuzhiyun 		"axi_sel", 8),
877*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_TRNG, "infra_trng",
878*4882a593Smuzhiyun 		"axi_sel", 9),
879*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_AUXADC, "infra_auxadc",
880*4882a593Smuzhiyun 		"f_f26m_ck", 10),
881*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_CPUM, "infra_cpum",
882*4882a593Smuzhiyun 		"axi_sel", 11),
883*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_CCIF1_AP, "infra_ccif1_ap",
884*4882a593Smuzhiyun 		"axi_sel", 12),
885*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_CCIF1_MD, "infra_ccif1_md",
886*4882a593Smuzhiyun 		"axi_sel", 13),
887*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_AUXADC_MD, "infra_auxadc_md",
888*4882a593Smuzhiyun 		"f_f26m_ck", 14),
889*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_MSDC1_SCK, "infra_msdc1_sck",
890*4882a593Smuzhiyun 		"msdc30_1_sel", 16),
891*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_MSDC2_SCK, "infra_msdc2_sck",
892*4882a593Smuzhiyun 		"msdc30_2_sel", 17),
893*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_AP_DMA, "infra_apdma",
894*4882a593Smuzhiyun 		"axi_sel", 18),
895*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_XIU, "infra_xiu",
896*4882a593Smuzhiyun 		"axi_sel", 19),
897*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_DEVICE_APC, "infra_device_apc",
898*4882a593Smuzhiyun 		"axi_sel", 20),
899*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_CCIF_AP, "infra_ccif_ap",
900*4882a593Smuzhiyun 		"axi_sel", 23),
901*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_DEBUGSYS, "infra_debugsys",
902*4882a593Smuzhiyun 		"axi_sel", 24),
903*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_AUDIO, "infra_audio",
904*4882a593Smuzhiyun 		"axi_sel", 25),
905*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_CCIF_MD, "infra_ccif_md",
906*4882a593Smuzhiyun 		"axi_sel", 26),
907*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_DXCC_SEC_CORE, "infra_dxcc_sec_core",
908*4882a593Smuzhiyun 		"dxcc_sel", 27),
909*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_DXCC_AO, "infra_dxcc_ao",
910*4882a593Smuzhiyun 		"dxcc_sel", 28),
911*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_DEVMPU_BCLK, "infra_devmpu_bclk",
912*4882a593Smuzhiyun 		"axi_sel", 30),
913*4882a593Smuzhiyun 	GATE_INFRA1(CLK_INFRA_DRAMC_F26M, "infra_dramc_f26m",
914*4882a593Smuzhiyun 		"f_f26m_ck", 31),
915*4882a593Smuzhiyun 	/* INFRA2 */
916*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_IRTX, "infra_irtx",
917*4882a593Smuzhiyun 		"f_f26m_ck", 0),
918*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_USB, "infra_usb",
919*4882a593Smuzhiyun 		"usb_top_sel", 1),
920*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_DISP_PWM, "infra_disppwm",
921*4882a593Smuzhiyun 		"axi_sel", 2),
922*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_CLDMA_BCLK, "infra_cldma_bclk",
923*4882a593Smuzhiyun 		"axi_sel", 3),
924*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_AUDIO_26M_BCLK, "infra_audio_26m_bclk",
925*4882a593Smuzhiyun 		"f_f26m_ck", 4),
926*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_SPI1, "infra_spi1",
927*4882a593Smuzhiyun 		"spi_sel", 6),
928*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_I2C4, "infra_i2c4",
929*4882a593Smuzhiyun 		"i2c_sel", 7),
930*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_MODEM_TEMP_SHARE, "infra_md_tmp_share",
931*4882a593Smuzhiyun 		"f_f26m_ck", 8),
932*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_SPI2, "infra_spi2",
933*4882a593Smuzhiyun 		"spi_sel", 9),
934*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_SPI3, "infra_spi3",
935*4882a593Smuzhiyun 		"spi_sel", 10),
936*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_UNIPRO_SCK, "infra_unipro_sck",
937*4882a593Smuzhiyun 		"ssusb_top_xhci_sel", 11),
938*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_UNIPRO_TICK, "infra_unipro_tick",
939*4882a593Smuzhiyun 		"fufs_sel", 12),
940*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_UFS_MP_SAP_BCLK, "infra_ufs_mp_sap_bck",
941*4882a593Smuzhiyun 		"fufs_sel", 13),
942*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_MD32_BCLK, "infra_md32_bclk",
943*4882a593Smuzhiyun 		"axi_sel", 14),
944*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_UNIPRO_MBIST, "infra_unipro_mbist",
945*4882a593Smuzhiyun 		"axi_sel", 16),
946*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_I2C5, "infra_i2c5",
947*4882a593Smuzhiyun 		"i2c_sel", 18),
948*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_I2C5_ARBITER, "infra_i2c5_arbiter",
949*4882a593Smuzhiyun 		"i2c_sel", 19),
950*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_I2C5_IMM, "infra_i2c5_imm",
951*4882a593Smuzhiyun 		"i2c_sel", 20),
952*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_I2C1_ARBITER, "infra_i2c1_arbiter",
953*4882a593Smuzhiyun 		"i2c_sel", 21),
954*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_I2C1_IMM, "infra_i2c1_imm",
955*4882a593Smuzhiyun 		"i2c_sel", 22),
956*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_I2C2_ARBITER, "infra_i2c2_arbiter",
957*4882a593Smuzhiyun 		"i2c_sel", 23),
958*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_I2C2_IMM, "infra_i2c2_imm",
959*4882a593Smuzhiyun 		"i2c_sel", 24),
960*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_SPI4, "infra_spi4",
961*4882a593Smuzhiyun 		"spi_sel", 25),
962*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_SPI5, "infra_spi5",
963*4882a593Smuzhiyun 		"spi_sel", 26),
964*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_CQ_DMA, "infra_cqdma",
965*4882a593Smuzhiyun 		"axi_sel", 27),
966*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_UFS, "infra_ufs",
967*4882a593Smuzhiyun 		"fufs_sel", 28),
968*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_AES_UFSFDE, "infra_aes_ufsfde",
969*4882a593Smuzhiyun 		"faes_ufsfde_sel", 29),
970*4882a593Smuzhiyun 	GATE_INFRA2(CLK_INFRA_UFS_TICK, "infra_ufs_tick",
971*4882a593Smuzhiyun 		"fufs_sel", 30),
972*4882a593Smuzhiyun 	/* INFRA3 */
973*4882a593Smuzhiyun 	GATE_INFRA3(CLK_INFRA_MSDC0_SELF, "infra_msdc0_self",
974*4882a593Smuzhiyun 		"msdc50_0_sel", 0),
975*4882a593Smuzhiyun 	GATE_INFRA3(CLK_INFRA_MSDC1_SELF, "infra_msdc1_self",
976*4882a593Smuzhiyun 		"msdc50_0_sel", 1),
977*4882a593Smuzhiyun 	GATE_INFRA3(CLK_INFRA_MSDC2_SELF, "infra_msdc2_self",
978*4882a593Smuzhiyun 		"msdc50_0_sel", 2),
979*4882a593Smuzhiyun 	GATE_INFRA3(CLK_INFRA_UFS_AXI, "infra_ufs_axi",
980*4882a593Smuzhiyun 		"axi_sel", 5),
981*4882a593Smuzhiyun 	GATE_INFRA3(CLK_INFRA_I2C6, "infra_i2c6",
982*4882a593Smuzhiyun 		"i2c_sel", 6),
983*4882a593Smuzhiyun 	GATE_INFRA3(CLK_INFRA_AP_MSDC0, "infra_ap_msdc0",
984*4882a593Smuzhiyun 		"msdc50_hclk_sel", 7),
985*4882a593Smuzhiyun 	GATE_INFRA3(CLK_INFRA_MD_MSDC0, "infra_md_msdc0",
986*4882a593Smuzhiyun 		"msdc50_hclk_sel", 8),
987*4882a593Smuzhiyun 	GATE_INFRA3(CLK_INFRA_CCIF2_AP, "infra_ccif2_ap",
988*4882a593Smuzhiyun 		"axi_sel", 16),
989*4882a593Smuzhiyun 	GATE_INFRA3(CLK_INFRA_CCIF2_MD, "infra_ccif2_md",
990*4882a593Smuzhiyun 		"axi_sel", 17),
991*4882a593Smuzhiyun 	GATE_INFRA3(CLK_INFRA_CCIF3_AP, "infra_ccif3_ap",
992*4882a593Smuzhiyun 		"axi_sel", 18),
993*4882a593Smuzhiyun 	GATE_INFRA3(CLK_INFRA_CCIF3_MD, "infra_ccif3_md",
994*4882a593Smuzhiyun 		"axi_sel", 19),
995*4882a593Smuzhiyun 	GATE_INFRA3(CLK_INFRA_SEJ_F13M, "infra_sej_f13m",
996*4882a593Smuzhiyun 		"f_f26m_ck", 20),
997*4882a593Smuzhiyun 	GATE_INFRA3(CLK_INFRA_AES_BCLK, "infra_aes_bclk",
998*4882a593Smuzhiyun 		"axi_sel", 21),
999*4882a593Smuzhiyun 	GATE_INFRA3(CLK_INFRA_I2C7, "infra_i2c7",
1000*4882a593Smuzhiyun 		"i2c_sel", 22),
1001*4882a593Smuzhiyun 	GATE_INFRA3(CLK_INFRA_I2C8, "infra_i2c8",
1002*4882a593Smuzhiyun 		"i2c_sel", 23),
1003*4882a593Smuzhiyun 	GATE_INFRA3(CLK_INFRA_FBIST2FPC, "infra_fbist2fpc",
1004*4882a593Smuzhiyun 		"msdc50_0_sel", 24),
1005*4882a593Smuzhiyun };
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun static const struct mtk_gate_regs peri_cg_regs = {
1008*4882a593Smuzhiyun 	.set_ofs = 0x20c,
1009*4882a593Smuzhiyun 	.clr_ofs = 0x20c,
1010*4882a593Smuzhiyun 	.sta_ofs = 0x20c,
1011*4882a593Smuzhiyun };
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun #define GATE_PERI(_id, _name, _parent, _shift)			\
1014*4882a593Smuzhiyun 	GATE_MTK(_id, _name, _parent, &peri_cg_regs, _shift,	\
1015*4882a593Smuzhiyun 		&mtk_clk_gate_ops_no_setclr_inv)
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun static const struct mtk_gate peri_clks[] = {
1018*4882a593Smuzhiyun 	GATE_PERI(CLK_PERI_AXI, "peri_axi", "axi_sel", 31),
1019*4882a593Smuzhiyun };
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun static const struct mtk_gate_regs apmixed_cg_regs = {
1022*4882a593Smuzhiyun 	.set_ofs = 0x20,
1023*4882a593Smuzhiyun 	.clr_ofs = 0x20,
1024*4882a593Smuzhiyun 	.sta_ofs = 0x20,
1025*4882a593Smuzhiyun };
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun #define GATE_APMIXED_FLAGS(_id, _name, _parent, _shift, _flags)	\
1028*4882a593Smuzhiyun 	GATE_MTK_FLAGS(_id, _name, _parent, &apmixed_cg_regs,		\
1029*4882a593Smuzhiyun 		_shift, &mtk_clk_gate_ops_no_setclr_inv, _flags)
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun #define GATE_APMIXED(_id, _name, _parent, _shift)	\
1032*4882a593Smuzhiyun 	GATE_APMIXED_FLAGS(_id, _name, _parent, _shift,	0)
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun /*
1035*4882a593Smuzhiyun  * CRITICAL CLOCK:
1036*4882a593Smuzhiyun  * apmixed_appll26m is the toppest clock gate of all PLLs.
1037*4882a593Smuzhiyun  */
1038*4882a593Smuzhiyun static const struct mtk_gate apmixed_clks[] = {
1039*4882a593Smuzhiyun 	/* AUDIO0 */
1040*4882a593Smuzhiyun 	GATE_APMIXED(CLK_APMIXED_SSUSB_26M, "apmixed_ssusb26m",
1041*4882a593Smuzhiyun 		"f_f26m_ck", 4),
1042*4882a593Smuzhiyun 	GATE_APMIXED_FLAGS(CLK_APMIXED_APPLL_26M, "apmixed_appll26m",
1043*4882a593Smuzhiyun 		"f_f26m_ck", 5, CLK_IS_CRITICAL),
1044*4882a593Smuzhiyun 	GATE_APMIXED(CLK_APMIXED_MIPIC0_26M, "apmixed_mipic026m",
1045*4882a593Smuzhiyun 		"f_f26m_ck", 6),
1046*4882a593Smuzhiyun 	GATE_APMIXED(CLK_APMIXED_MDPLLGP_26M, "apmixed_mdpll26m",
1047*4882a593Smuzhiyun 		"f_f26m_ck", 7),
1048*4882a593Smuzhiyun 	GATE_APMIXED(CLK_APMIXED_MMSYS_26M, "apmixed_mmsys26m",
1049*4882a593Smuzhiyun 		"f_f26m_ck", 8),
1050*4882a593Smuzhiyun 	GATE_APMIXED(CLK_APMIXED_UFS_26M, "apmixed_ufs26m",
1051*4882a593Smuzhiyun 		"f_f26m_ck", 9),
1052*4882a593Smuzhiyun 	GATE_APMIXED(CLK_APMIXED_MIPIC1_26M, "apmixed_mipic126m",
1053*4882a593Smuzhiyun 		"f_f26m_ck", 11),
1054*4882a593Smuzhiyun 	GATE_APMIXED(CLK_APMIXED_MEMPLL_26M, "apmixed_mempll26m",
1055*4882a593Smuzhiyun 		"f_f26m_ck", 13),
1056*4882a593Smuzhiyun 	GATE_APMIXED(CLK_APMIXED_CLKSQ_LVPLL_26M, "apmixed_lvpll26m",
1057*4882a593Smuzhiyun 		"f_f26m_ck", 14),
1058*4882a593Smuzhiyun 	GATE_APMIXED(CLK_APMIXED_MIPID0_26M, "apmixed_mipid026m",
1059*4882a593Smuzhiyun 		"f_f26m_ck", 16),
1060*4882a593Smuzhiyun 	GATE_APMIXED(CLK_APMIXED_MIPID1_26M, "apmixed_mipid126m",
1061*4882a593Smuzhiyun 		"f_f26m_ck", 17),
1062*4882a593Smuzhiyun };
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun #define MT8183_PLL_FMAX		(3800UL * MHZ)
1065*4882a593Smuzhiyun #define MT8183_PLL_FMIN		(1500UL * MHZ)
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun #define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags,		\
1068*4882a593Smuzhiyun 			_rst_bar_mask, _pcwbits, _pcwibits, _pd_reg,	\
1069*4882a593Smuzhiyun 			_pd_shift, _tuner_reg,  _tuner_en_reg,		\
1070*4882a593Smuzhiyun 			_tuner_en_bit, _pcw_reg, _pcw_shift,		\
1071*4882a593Smuzhiyun 			_pcw_chg_reg, _div_table) {			\
1072*4882a593Smuzhiyun 		.id = _id,						\
1073*4882a593Smuzhiyun 		.name = _name,						\
1074*4882a593Smuzhiyun 		.reg = _reg,						\
1075*4882a593Smuzhiyun 		.pwr_reg = _pwr_reg,					\
1076*4882a593Smuzhiyun 		.en_mask = _en_mask,					\
1077*4882a593Smuzhiyun 		.flags = _flags,					\
1078*4882a593Smuzhiyun 		.rst_bar_mask = _rst_bar_mask,				\
1079*4882a593Smuzhiyun 		.fmax = MT8183_PLL_FMAX,				\
1080*4882a593Smuzhiyun 		.fmin = MT8183_PLL_FMIN,				\
1081*4882a593Smuzhiyun 		.pcwbits = _pcwbits,					\
1082*4882a593Smuzhiyun 		.pcwibits = _pcwibits,					\
1083*4882a593Smuzhiyun 		.pd_reg = _pd_reg,					\
1084*4882a593Smuzhiyun 		.pd_shift = _pd_shift,					\
1085*4882a593Smuzhiyun 		.tuner_reg = _tuner_reg,				\
1086*4882a593Smuzhiyun 		.tuner_en_reg = _tuner_en_reg,				\
1087*4882a593Smuzhiyun 		.tuner_en_bit = _tuner_en_bit,				\
1088*4882a593Smuzhiyun 		.pcw_reg = _pcw_reg,					\
1089*4882a593Smuzhiyun 		.pcw_shift = _pcw_shift,				\
1090*4882a593Smuzhiyun 		.pcw_chg_reg = _pcw_chg_reg,				\
1091*4882a593Smuzhiyun 		.div_table = _div_table,				\
1092*4882a593Smuzhiyun 	}
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags,		\
1095*4882a593Smuzhiyun 			_rst_bar_mask, _pcwbits, _pcwibits, _pd_reg,	\
1096*4882a593Smuzhiyun 			_pd_shift, _tuner_reg, _tuner_en_reg,		\
1097*4882a593Smuzhiyun 			_tuner_en_bit, _pcw_reg, _pcw_shift,		\
1098*4882a593Smuzhiyun 			_pcw_chg_reg)					\
1099*4882a593Smuzhiyun 		PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags,	\
1100*4882a593Smuzhiyun 			_rst_bar_mask, _pcwbits, _pcwibits, _pd_reg,	\
1101*4882a593Smuzhiyun 			_pd_shift, _tuner_reg, _tuner_en_reg,		\
1102*4882a593Smuzhiyun 			_tuner_en_bit, _pcw_reg, _pcw_shift,		\
1103*4882a593Smuzhiyun 			_pcw_chg_reg, NULL)
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun static const struct mtk_pll_div_table armpll_div_table[] = {
1106*4882a593Smuzhiyun 	{ .div = 0, .freq = MT8183_PLL_FMAX },
1107*4882a593Smuzhiyun 	{ .div = 1, .freq = 1500 * MHZ },
1108*4882a593Smuzhiyun 	{ .div = 2, .freq = 750 * MHZ },
1109*4882a593Smuzhiyun 	{ .div = 3, .freq = 375 * MHZ },
1110*4882a593Smuzhiyun 	{ .div = 4, .freq = 187500000 },
1111*4882a593Smuzhiyun 	{ } /* sentinel */
1112*4882a593Smuzhiyun };
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun static const struct mtk_pll_div_table mfgpll_div_table[] = {
1115*4882a593Smuzhiyun 	{ .div = 0, .freq = MT8183_PLL_FMAX },
1116*4882a593Smuzhiyun 	{ .div = 1, .freq = 1600 * MHZ },
1117*4882a593Smuzhiyun 	{ .div = 2, .freq = 800 * MHZ },
1118*4882a593Smuzhiyun 	{ .div = 3, .freq = 400 * MHZ },
1119*4882a593Smuzhiyun 	{ .div = 4, .freq = 200 * MHZ },
1120*4882a593Smuzhiyun 	{ } /* sentinel */
1121*4882a593Smuzhiyun };
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun static const struct mtk_pll_data plls[] = {
1124*4882a593Smuzhiyun 	PLL_B(CLK_APMIXED_ARMPLL_LL, "armpll_ll", 0x0200, 0x020C, 0x00000001,
1125*4882a593Smuzhiyun 		HAVE_RST_BAR | PLL_AO, BIT(24), 22, 8, 0x0204, 24, 0x0, 0x0, 0,
1126*4882a593Smuzhiyun 		0x0204, 0, 0, armpll_div_table),
1127*4882a593Smuzhiyun 	PLL_B(CLK_APMIXED_ARMPLL_L, "armpll_l", 0x0210, 0x021C, 0x00000001,
1128*4882a593Smuzhiyun 		HAVE_RST_BAR | PLL_AO, BIT(24), 22, 8, 0x0214, 24, 0x0, 0x0, 0,
1129*4882a593Smuzhiyun 		0x0214, 0, 0, armpll_div_table),
1130*4882a593Smuzhiyun 	PLL(CLK_APMIXED_CCIPLL, "ccipll", 0x0290, 0x029C, 0x00000001,
1131*4882a593Smuzhiyun 		HAVE_RST_BAR | PLL_AO, BIT(24), 22, 8, 0x0294, 24, 0x0, 0x0, 0,
1132*4882a593Smuzhiyun 		0x0294, 0, 0),
1133*4882a593Smuzhiyun 	PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x0220, 0x022C, 0x00000001,
1134*4882a593Smuzhiyun 		HAVE_RST_BAR, BIT(24), 22, 8, 0x0224, 24, 0x0, 0x0, 0,
1135*4882a593Smuzhiyun 		0x0224, 0, 0),
1136*4882a593Smuzhiyun 	PLL(CLK_APMIXED_UNIV2PLL, "univ2pll", 0x0230, 0x023C, 0x00000001,
1137*4882a593Smuzhiyun 		HAVE_RST_BAR, BIT(24), 22, 8, 0x0234, 24, 0x0, 0x0, 0,
1138*4882a593Smuzhiyun 		0x0234, 0, 0),
1139*4882a593Smuzhiyun 	PLL_B(CLK_APMIXED_MFGPLL, "mfgpll", 0x0240, 0x024C, 0x00000001,
1140*4882a593Smuzhiyun 		0, 0, 22, 8, 0x0244, 24, 0x0, 0x0, 0, 0x0244, 0, 0,
1141*4882a593Smuzhiyun 		mfgpll_div_table),
1142*4882a593Smuzhiyun 	PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x0250, 0x025C, 0x00000001,
1143*4882a593Smuzhiyun 		0, 0, 22, 8, 0x0254, 24, 0x0, 0x0, 0, 0x0254, 0, 0),
1144*4882a593Smuzhiyun 	PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x0260, 0x026C, 0x00000001,
1145*4882a593Smuzhiyun 		0, 0, 22, 8, 0x0264, 24, 0x0, 0x0, 0, 0x0264, 0, 0),
1146*4882a593Smuzhiyun 	PLL(CLK_APMIXED_MMPLL, "mmpll", 0x0270, 0x027C, 0x00000001,
1147*4882a593Smuzhiyun 		HAVE_RST_BAR, BIT(23), 22, 8, 0x0274, 24, 0x0, 0x0, 0,
1148*4882a593Smuzhiyun 		0x0274, 0, 0),
1149*4882a593Smuzhiyun 	PLL(CLK_APMIXED_APLL1, "apll1", 0x02A0, 0x02B0, 0x00000001,
1150*4882a593Smuzhiyun 		0, 0, 32, 8, 0x02A0, 1, 0x02A8, 0x0014, 0, 0x02A4, 0, 0x02A0),
1151*4882a593Smuzhiyun 	PLL(CLK_APMIXED_APLL2, "apll2", 0x02b4, 0x02c4, 0x00000001,
1152*4882a593Smuzhiyun 		0, 0, 32, 8, 0x02B4, 1, 0x02BC, 0x0014, 1, 0x02B8, 0, 0x02B4),
1153*4882a593Smuzhiyun };
1154*4882a593Smuzhiyun 
clk_mt8183_apmixed_probe(struct platform_device * pdev)1155*4882a593Smuzhiyun static int clk_mt8183_apmixed_probe(struct platform_device *pdev)
1156*4882a593Smuzhiyun {
1157*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
1158*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data);
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 	mtk_clk_register_gates(node, apmixed_clks, ARRAY_SIZE(apmixed_clks),
1165*4882a593Smuzhiyun 		clk_data);
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun static struct clk_onecell_data *top_clk_data;
1171*4882a593Smuzhiyun 
clk_mt8183_top_init_early(struct device_node * node)1172*4882a593Smuzhiyun static void clk_mt8183_top_init_early(struct device_node *node)
1173*4882a593Smuzhiyun {
1174*4882a593Smuzhiyun 	int i;
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	top_clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	for (i = 0; i < CLK_TOP_NR_CLK; i++)
1179*4882a593Smuzhiyun 		top_clk_data->clks[i] = ERR_PTR(-EPROBE_DEFER);
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	mtk_clk_register_factors(top_early_divs, ARRAY_SIZE(top_early_divs),
1182*4882a593Smuzhiyun 			top_clk_data);
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	of_clk_add_provider(node, of_clk_src_onecell_get, top_clk_data);
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun CLK_OF_DECLARE_DRIVER(mt8183_topckgen, "mediatek,mt8183-topckgen",
1188*4882a593Smuzhiyun 			clk_mt8183_top_init_early);
1189*4882a593Smuzhiyun 
clk_mt8183_top_probe(struct platform_device * pdev)1190*4882a593Smuzhiyun static int clk_mt8183_top_probe(struct platform_device *pdev)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun 	void __iomem *base;
1193*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	base = devm_platform_ioremap_resource(pdev, 0);
1196*4882a593Smuzhiyun 	if (IS_ERR(base))
1197*4882a593Smuzhiyun 		return PTR_ERR(base);
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	mtk_clk_register_fixed_clks(top_fixed_clks, ARRAY_SIZE(top_fixed_clks),
1200*4882a593Smuzhiyun 		top_clk_data);
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	mtk_clk_register_factors(top_early_divs, ARRAY_SIZE(top_early_divs),
1203*4882a593Smuzhiyun 		top_clk_data);
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs), top_clk_data);
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	mtk_clk_register_muxes(top_muxes, ARRAY_SIZE(top_muxes),
1208*4882a593Smuzhiyun 		node, &mt8183_clk_lock, top_clk_data);
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	mtk_clk_register_composites(top_aud_muxes, ARRAY_SIZE(top_aud_muxes),
1211*4882a593Smuzhiyun 		base, &mt8183_clk_lock, top_clk_data);
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	mtk_clk_register_composites(top_aud_divs, ARRAY_SIZE(top_aud_divs),
1214*4882a593Smuzhiyun 		base, &mt8183_clk_lock, top_clk_data);
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	mtk_clk_register_gates(node, top_clks, ARRAY_SIZE(top_clks),
1217*4882a593Smuzhiyun 		top_clk_data);
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	return of_clk_add_provider(node, of_clk_src_onecell_get, top_clk_data);
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun 
clk_mt8183_infra_probe(struct platform_device * pdev)1222*4882a593Smuzhiyun static int clk_mt8183_infra_probe(struct platform_device *pdev)
1223*4882a593Smuzhiyun {
1224*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
1225*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
1226*4882a593Smuzhiyun 	int r;
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_INFRA_NR_CLK);
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	mtk_clk_register_gates(node, infra_clks, ARRAY_SIZE(infra_clks),
1231*4882a593Smuzhiyun 		clk_data);
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1234*4882a593Smuzhiyun 	if (r) {
1235*4882a593Smuzhiyun 		dev_err(&pdev->dev,
1236*4882a593Smuzhiyun 			"%s(): could not register clock provider: %d\n",
1237*4882a593Smuzhiyun 			__func__, r);
1238*4882a593Smuzhiyun 		return r;
1239*4882a593Smuzhiyun 	}
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	mtk_register_reset_controller_set_clr(node, 4, INFRA_RST0_SET_OFFSET);
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	return r;
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun 
clk_mt8183_peri_probe(struct platform_device * pdev)1246*4882a593Smuzhiyun static int clk_mt8183_peri_probe(struct platform_device *pdev)
1247*4882a593Smuzhiyun {
1248*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
1249*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_PERI_NR_CLK);
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	mtk_clk_register_gates(node, peri_clks, ARRAY_SIZE(peri_clks),
1254*4882a593Smuzhiyun 			       clk_data);
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun 
clk_mt8183_mcu_probe(struct platform_device * pdev)1259*4882a593Smuzhiyun static int clk_mt8183_mcu_probe(struct platform_device *pdev)
1260*4882a593Smuzhiyun {
1261*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
1262*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
1263*4882a593Smuzhiyun 	void __iomem *base;
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	base = devm_platform_ioremap_resource(pdev, 0);
1266*4882a593Smuzhiyun 	if (IS_ERR(base))
1267*4882a593Smuzhiyun 		return PTR_ERR(base);
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_MCU_NR_CLK);
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	mtk_clk_register_composites(mcu_muxes, ARRAY_SIZE(mcu_muxes), base,
1272*4882a593Smuzhiyun 			&mt8183_clk_lock, clk_data);
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun static const struct of_device_id of_match_clk_mt8183[] = {
1278*4882a593Smuzhiyun 	{
1279*4882a593Smuzhiyun 		.compatible = "mediatek,mt8183-apmixedsys",
1280*4882a593Smuzhiyun 		.data = clk_mt8183_apmixed_probe,
1281*4882a593Smuzhiyun 	}, {
1282*4882a593Smuzhiyun 		.compatible = "mediatek,mt8183-topckgen",
1283*4882a593Smuzhiyun 		.data = clk_mt8183_top_probe,
1284*4882a593Smuzhiyun 	}, {
1285*4882a593Smuzhiyun 		.compatible = "mediatek,mt8183-infracfg",
1286*4882a593Smuzhiyun 		.data = clk_mt8183_infra_probe,
1287*4882a593Smuzhiyun 	}, {
1288*4882a593Smuzhiyun 		.compatible = "mediatek,mt8183-pericfg",
1289*4882a593Smuzhiyun 		.data = clk_mt8183_peri_probe,
1290*4882a593Smuzhiyun 	}, {
1291*4882a593Smuzhiyun 		.compatible = "mediatek,mt8183-mcucfg",
1292*4882a593Smuzhiyun 		.data = clk_mt8183_mcu_probe,
1293*4882a593Smuzhiyun 	}, {
1294*4882a593Smuzhiyun 		/* sentinel */
1295*4882a593Smuzhiyun 	}
1296*4882a593Smuzhiyun };
1297*4882a593Smuzhiyun 
clk_mt8183_probe(struct platform_device * pdev)1298*4882a593Smuzhiyun static int clk_mt8183_probe(struct platform_device *pdev)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun 	int (*clk_probe)(struct platform_device *pdev);
1301*4882a593Smuzhiyun 	int r;
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	clk_probe = of_device_get_match_data(&pdev->dev);
1304*4882a593Smuzhiyun 	if (!clk_probe)
1305*4882a593Smuzhiyun 		return -EINVAL;
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	r = clk_probe(pdev);
1308*4882a593Smuzhiyun 	if (r)
1309*4882a593Smuzhiyun 		dev_err(&pdev->dev,
1310*4882a593Smuzhiyun 			"could not register clock provider: %s: %d\n",
1311*4882a593Smuzhiyun 			pdev->name, r);
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	return r;
1314*4882a593Smuzhiyun }
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun static struct platform_driver clk_mt8183_drv = {
1317*4882a593Smuzhiyun 	.probe = clk_mt8183_probe,
1318*4882a593Smuzhiyun 	.driver = {
1319*4882a593Smuzhiyun 		.name = "clk-mt8183",
1320*4882a593Smuzhiyun 		.of_match_table = of_match_clk_mt8183,
1321*4882a593Smuzhiyun 	},
1322*4882a593Smuzhiyun };
1323*4882a593Smuzhiyun 
clk_mt8183_init(void)1324*4882a593Smuzhiyun static int __init clk_mt8183_init(void)
1325*4882a593Smuzhiyun {
1326*4882a593Smuzhiyun 	return platform_driver_register(&clk_mt8183_drv);
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun arch_initcall(clk_mt8183_init);
1330