xref: /OK3568_Linux_fs/kernel/drivers/clk/mediatek/clk-mt8183-ipu_adl.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2018 MediaTek Inc.
4*4882a593Smuzhiyun // Author: Weiyi Lu <weiyi.lu@mediatek.com>
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/platform_device.h>
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include "clk-mtk.h"
10*4882a593Smuzhiyun #include "clk-gate.h"
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <dt-bindings/clock/mt8183-clk.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun static const struct mtk_gate_regs ipu_adl_cg_regs = {
15*4882a593Smuzhiyun 	.set_ofs = 0x204,
16*4882a593Smuzhiyun 	.clr_ofs = 0x204,
17*4882a593Smuzhiyun 	.sta_ofs = 0x204,
18*4882a593Smuzhiyun };
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define GATE_IPU_ADL_I(_id, _name, _parent, _shift)		\
21*4882a593Smuzhiyun 	GATE_MTK(_id, _name, _parent, &ipu_adl_cg_regs, _shift,	\
22*4882a593Smuzhiyun 		&mtk_clk_gate_ops_no_setclr_inv)
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun static const struct mtk_gate ipu_adl_clks[] = {
25*4882a593Smuzhiyun 	GATE_IPU_ADL_I(CLK_IPU_ADL_CABGEN, "ipu_adl_cabgen", "dsp_sel", 24),
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun 
clk_mt8183_ipu_adl_probe(struct platform_device * pdev)28*4882a593Smuzhiyun static int clk_mt8183_ipu_adl_probe(struct platform_device *pdev)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
31*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_IPU_ADL_NR_CLK);
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	mtk_clk_register_gates(node, ipu_adl_clks, ARRAY_SIZE(ipu_adl_clks),
36*4882a593Smuzhiyun 			clk_data);
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static const struct of_device_id of_match_clk_mt8183_ipu_adl[] = {
42*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt8183-ipu_adl", },
43*4882a593Smuzhiyun 	{}
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun static struct platform_driver clk_mt8183_ipu_adl_drv = {
47*4882a593Smuzhiyun 	.probe = clk_mt8183_ipu_adl_probe,
48*4882a593Smuzhiyun 	.driver = {
49*4882a593Smuzhiyun 		.name = "clk-mt8183-ipu_adl",
50*4882a593Smuzhiyun 		.of_match_table = of_match_clk_mt8183_ipu_adl,
51*4882a593Smuzhiyun 	},
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun builtin_platform_driver(clk_mt8183_ipu_adl_drv);
55