1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014 MediaTek Inc.
4*4882a593Smuzhiyun * Author: James Liao <jamesjj.liao@mediatek.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/of_address.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "clk-mtk.h"
12*4882a593Smuzhiyun #include "clk-gate.h"
13*4882a593Smuzhiyun #include "clk-cpumux.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <dt-bindings/clock/mt8173-clk.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun * For some clocks, we don't care what their actual rates are. And these
19*4882a593Smuzhiyun * clocks may change their rate on different products or different scenarios.
20*4882a593Smuzhiyun * So we model these clocks' rate as 0, to denote it's not an actual rate.
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun #define DUMMY_RATE 0
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun static DEFINE_SPINLOCK(mt8173_clk_lock);
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun static const struct mtk_fixed_clk fixed_clks[] __initconst = {
27*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_CLKPH_MCK_O, "clkph_mck_o", "clk26m", DUMMY_RATE),
28*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_USB_SYSPLL_125M, "usb_syspll_125m", "clk26m", 125 * MHZ),
29*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_DSI0_DIG, "dsi0_dig", "clk26m", DUMMY_RATE),
30*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_DSI1_DIG, "dsi1_dig", "clk26m", DUMMY_RATE),
31*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_LVDS_PXL, "lvds_pxl", "lvdspll", DUMMY_RATE),
32*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_LVDS_CTS, "lvds_cts", "lvdspll", DUMMY_RATE),
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static const struct mtk_fixed_factor top_divs[] __initconst = {
36*4882a593Smuzhiyun FACTOR(CLK_TOP_ARMCA7PLL_754M, "armca7pll_754m", "armca7pll", 1, 2),
37*4882a593Smuzhiyun FACTOR(CLK_TOP_ARMCA7PLL_502M, "armca7pll_502m", "armca7pll", 1, 3),
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun FACTOR(CLK_TOP_MAIN_H546M, "main_h546m", "mainpll", 1, 2),
40*4882a593Smuzhiyun FACTOR(CLK_TOP_MAIN_H364M, "main_h364m", "mainpll", 1, 3),
41*4882a593Smuzhiyun FACTOR(CLK_TOP_MAIN_H218P4M, "main_h218p4m", "mainpll", 1, 5),
42*4882a593Smuzhiyun FACTOR(CLK_TOP_MAIN_H156M, "main_h156m", "mainpll", 1, 7),
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun FACTOR(CLK_TOP_TVDPLL_445P5M, "tvdpll_445p5m", "tvdpll", 1, 4),
45*4882a593Smuzhiyun FACTOR(CLK_TOP_TVDPLL_594M, "tvdpll_594m", "tvdpll", 1, 3),
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIV_624M, "univ_624m", "univpll", 1, 2),
48*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIV_416M, "univ_416m", "univpll", 1, 3),
49*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIV_249P6M, "univ_249p6m", "univpll", 1, 5),
50*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIV_178P3M, "univ_178p3m", "univpll", 1, 7),
51*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIV_48M, "univ_48m", "univpll", 1, 26),
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun FACTOR(CLK_TOP_CLKRTC_EXT, "clkrtc_ext", "clk32k", 1, 1),
54*4882a593Smuzhiyun FACTOR(CLK_TOP_CLKRTC_INT, "clkrtc_int", "clk26m", 1, 793),
55*4882a593Smuzhiyun FACTOR(CLK_TOP_FPC, "fpc_ck", "clk26m", 1, 1),
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun FACTOR(CLK_TOP_HDMITXPLL_D2, "hdmitxpll_d2", "hdmitx_dig_cts", 1, 2),
58*4882a593Smuzhiyun FACTOR(CLK_TOP_HDMITXPLL_D3, "hdmitxpll_d3", "hdmitx_dig_cts", 1, 3),
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun FACTOR(CLK_TOP_ARMCA7PLL_D2, "armca7pll_d2", "armca7pll_754m", 1, 1),
61*4882a593Smuzhiyun FACTOR(CLK_TOP_ARMCA7PLL_D3, "armca7pll_d3", "armca7pll_502m", 1, 1),
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun FACTOR(CLK_TOP_APLL1, "apll1_ck", "apll1", 1, 1),
64*4882a593Smuzhiyun FACTOR(CLK_TOP_APLL2, "apll2_ck", "apll2", 1, 1),
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun FACTOR(CLK_TOP_DMPLL, "dmpll_ck", "clkph_mck_o", 1, 1),
67*4882a593Smuzhiyun FACTOR(CLK_TOP_DMPLL_D2, "dmpll_d2", "clkph_mck_o", 1, 2),
68*4882a593Smuzhiyun FACTOR(CLK_TOP_DMPLL_D4, "dmpll_d4", "clkph_mck_o", 1, 4),
69*4882a593Smuzhiyun FACTOR(CLK_TOP_DMPLL_D8, "dmpll_d8", "clkph_mck_o", 1, 8),
70*4882a593Smuzhiyun FACTOR(CLK_TOP_DMPLL_D16, "dmpll_d16", "clkph_mck_o", 1, 16),
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun FACTOR(CLK_TOP_LVDSPLL_D2, "lvdspll_d2", "lvdspll", 1, 2),
73*4882a593Smuzhiyun FACTOR(CLK_TOP_LVDSPLL_D4, "lvdspll_d4", "lvdspll", 1, 4),
74*4882a593Smuzhiyun FACTOR(CLK_TOP_LVDSPLL_D8, "lvdspll_d8", "lvdspll", 1, 8),
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun FACTOR(CLK_TOP_MMPLL, "mmpll_ck", "mmpll", 1, 1),
77*4882a593Smuzhiyun FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll", 1, 2),
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun FACTOR(CLK_TOP_MSDCPLL, "msdcpll_ck", "msdcpll", 1, 1),
80*4882a593Smuzhiyun FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
81*4882a593Smuzhiyun FACTOR(CLK_TOP_MSDCPLL_D4, "msdcpll_d4", "msdcpll", 1, 4),
82*4882a593Smuzhiyun FACTOR(CLK_TOP_MSDCPLL2, "msdcpll2_ck", "msdcpll2", 1, 1),
83*4882a593Smuzhiyun FACTOR(CLK_TOP_MSDCPLL2_D2, "msdcpll2_d2", "msdcpll2", 1, 2),
84*4882a593Smuzhiyun FACTOR(CLK_TOP_MSDCPLL2_D4, "msdcpll2_d4", "msdcpll2", 1, 4),
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "main_h546m", 1, 1),
87*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "main_h546m", 1, 2),
88*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL1_D4, "syspll1_d4", "main_h546m", 1, 4),
89*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL1_D8, "syspll1_d8", "main_h546m", 1, 8),
90*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL1_D16, "syspll1_d16", "main_h546m", 1, 16),
91*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL_D3, "syspll_d3", "main_h364m", 1, 1),
92*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL2_D2, "syspll2_d2", "main_h364m", 1, 2),
93*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL2_D4, "syspll2_d4", "main_h364m", 1, 4),
94*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "main_h218p4m", 1, 1),
95*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "main_h218p4m", 1, 2),
96*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL3_D4, "syspll3_d4", "main_h218p4m", 1, 4),
97*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL_D7, "syspll_d7", "main_h156m", 1, 1),
98*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL4_D2, "syspll4_d2", "main_h156m", 1, 2),
99*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL4_D4, "syspll4_d4", "main_h156m", 1, 4),
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun FACTOR(CLK_TOP_TVDPLL, "tvdpll_ck", "tvdpll_594m", 1, 1),
102*4882a593Smuzhiyun FACTOR(CLK_TOP_TVDPLL_D2, "tvdpll_d2", "tvdpll_594m", 1, 2),
103*4882a593Smuzhiyun FACTOR(CLK_TOP_TVDPLL_D4, "tvdpll_d4", "tvdpll_594m", 1, 4),
104*4882a593Smuzhiyun FACTOR(CLK_TOP_TVDPLL_D8, "tvdpll_d8", "tvdpll_594m", 1, 8),
105*4882a593Smuzhiyun FACTOR(CLK_TOP_TVDPLL_D16, "tvdpll_d16", "tvdpll_594m", 1, 16),
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univ_624m", 1, 1),
108*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univ_624m", 1, 2),
109*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univ_624m", 1, 4),
110*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL1_D8, "univpll1_d8", "univ_624m", 1, 8),
111*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univ_416m", 1, 1),
112*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univ_416m", 1, 2),
113*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univ_416m", 1, 4),
114*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univ_416m", 1, 8),
115*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univ_249p6m", 1, 1),
116*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL3_D2, "univpll3_d2", "univ_249p6m", 1, 2),
117*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL3_D4, "univpll3_d4", "univ_249p6m", 1, 4),
118*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL3_D8, "univpll3_d8", "univ_249p6m", 1, 8),
119*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univ_178p3m", 1, 1),
120*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D26, "univpll_d26", "univ_48m", 1, 1),
121*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D52, "univpll_d52", "univ_48m", 1, 2),
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun FACTOR(CLK_TOP_VCODECPLL, "vcodecpll_ck", "vcodecpll", 1, 3),
124*4882a593Smuzhiyun FACTOR(CLK_TOP_VCODECPLL_370P5, "vcodecpll_370p5", "vcodecpll", 1, 4),
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun FACTOR(CLK_TOP_VENCPLL, "vencpll_ck", "vencpll", 1, 1),
127*4882a593Smuzhiyun FACTOR(CLK_TOP_VENCPLL_D2, "vencpll_d2", "vencpll", 1, 2),
128*4882a593Smuzhiyun FACTOR(CLK_TOP_VENCPLL_D4, "vencpll_d4", "vencpll", 1, 4),
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun static const char * const axi_parents[] __initconst = {
132*4882a593Smuzhiyun "clk26m",
133*4882a593Smuzhiyun "syspll1_d2",
134*4882a593Smuzhiyun "syspll_d5",
135*4882a593Smuzhiyun "syspll1_d4",
136*4882a593Smuzhiyun "univpll_d5",
137*4882a593Smuzhiyun "univpll2_d2",
138*4882a593Smuzhiyun "dmpll_d2",
139*4882a593Smuzhiyun "dmpll_d4"
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun static const char * const mem_parents[] __initconst = {
143*4882a593Smuzhiyun "clk26m",
144*4882a593Smuzhiyun "dmpll_ck"
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun static const char * const ddrphycfg_parents[] __initconst = {
148*4882a593Smuzhiyun "clk26m",
149*4882a593Smuzhiyun "syspll1_d8"
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static const char * const mm_parents[] __initconst = {
153*4882a593Smuzhiyun "clk26m",
154*4882a593Smuzhiyun "vencpll_d2",
155*4882a593Smuzhiyun "main_h364m",
156*4882a593Smuzhiyun "syspll1_d2",
157*4882a593Smuzhiyun "syspll_d5",
158*4882a593Smuzhiyun "syspll1_d4",
159*4882a593Smuzhiyun "univpll1_d2",
160*4882a593Smuzhiyun "univpll2_d2",
161*4882a593Smuzhiyun "dmpll_d2"
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static const char * const pwm_parents[] __initconst = {
165*4882a593Smuzhiyun "clk26m",
166*4882a593Smuzhiyun "univpll2_d4",
167*4882a593Smuzhiyun "univpll3_d2",
168*4882a593Smuzhiyun "univpll1_d4"
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun static const char * const vdec_parents[] __initconst = {
172*4882a593Smuzhiyun "clk26m",
173*4882a593Smuzhiyun "vcodecpll_ck",
174*4882a593Smuzhiyun "tvdpll_445p5m",
175*4882a593Smuzhiyun "univpll_d3",
176*4882a593Smuzhiyun "vencpll_d2",
177*4882a593Smuzhiyun "syspll_d3",
178*4882a593Smuzhiyun "univpll1_d2",
179*4882a593Smuzhiyun "mmpll_d2",
180*4882a593Smuzhiyun "dmpll_d2",
181*4882a593Smuzhiyun "dmpll_d4"
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun static const char * const venc_parents[] __initconst = {
185*4882a593Smuzhiyun "clk26m",
186*4882a593Smuzhiyun "vcodecpll_ck",
187*4882a593Smuzhiyun "tvdpll_445p5m",
188*4882a593Smuzhiyun "univpll_d3",
189*4882a593Smuzhiyun "vencpll_d2",
190*4882a593Smuzhiyun "syspll_d3",
191*4882a593Smuzhiyun "univpll1_d2",
192*4882a593Smuzhiyun "univpll2_d2",
193*4882a593Smuzhiyun "dmpll_d2",
194*4882a593Smuzhiyun "dmpll_d4"
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun static const char * const mfg_parents[] __initconst = {
198*4882a593Smuzhiyun "clk26m",
199*4882a593Smuzhiyun "mmpll_ck",
200*4882a593Smuzhiyun "dmpll_ck",
201*4882a593Smuzhiyun "clk26m",
202*4882a593Smuzhiyun "clk26m",
203*4882a593Smuzhiyun "clk26m",
204*4882a593Smuzhiyun "clk26m",
205*4882a593Smuzhiyun "clk26m",
206*4882a593Smuzhiyun "clk26m",
207*4882a593Smuzhiyun "syspll_d3",
208*4882a593Smuzhiyun "syspll1_d2",
209*4882a593Smuzhiyun "syspll_d5",
210*4882a593Smuzhiyun "univpll_d3",
211*4882a593Smuzhiyun "univpll1_d2",
212*4882a593Smuzhiyun "univpll_d5",
213*4882a593Smuzhiyun "univpll2_d2"
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun static const char * const camtg_parents[] __initconst = {
217*4882a593Smuzhiyun "clk26m",
218*4882a593Smuzhiyun "univpll_d26",
219*4882a593Smuzhiyun "univpll2_d2",
220*4882a593Smuzhiyun "syspll3_d2",
221*4882a593Smuzhiyun "syspll3_d4",
222*4882a593Smuzhiyun "univpll1_d4"
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun static const char * const uart_parents[] __initconst = {
226*4882a593Smuzhiyun "clk26m",
227*4882a593Smuzhiyun "univpll2_d8"
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun static const char * const spi_parents[] __initconst = {
231*4882a593Smuzhiyun "clk26m",
232*4882a593Smuzhiyun "syspll3_d2",
233*4882a593Smuzhiyun "syspll1_d4",
234*4882a593Smuzhiyun "syspll4_d2",
235*4882a593Smuzhiyun "univpll3_d2",
236*4882a593Smuzhiyun "univpll2_d4",
237*4882a593Smuzhiyun "univpll1_d8"
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun static const char * const usb20_parents[] __initconst = {
241*4882a593Smuzhiyun "clk26m",
242*4882a593Smuzhiyun "univpll1_d8",
243*4882a593Smuzhiyun "univpll3_d4"
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun static const char * const usb30_parents[] __initconst = {
247*4882a593Smuzhiyun "clk26m",
248*4882a593Smuzhiyun "univpll3_d2",
249*4882a593Smuzhiyun "usb_syspll_125m",
250*4882a593Smuzhiyun "univpll2_d4"
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun static const char * const msdc50_0_h_parents[] __initconst = {
254*4882a593Smuzhiyun "clk26m",
255*4882a593Smuzhiyun "syspll1_d2",
256*4882a593Smuzhiyun "syspll2_d2",
257*4882a593Smuzhiyun "syspll4_d2",
258*4882a593Smuzhiyun "univpll_d5",
259*4882a593Smuzhiyun "univpll1_d4"
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun static const char * const msdc50_0_parents[] __initconst = {
263*4882a593Smuzhiyun "clk26m",
264*4882a593Smuzhiyun "msdcpll_ck",
265*4882a593Smuzhiyun "msdcpll_d2",
266*4882a593Smuzhiyun "univpll1_d4",
267*4882a593Smuzhiyun "syspll2_d2",
268*4882a593Smuzhiyun "syspll_d7",
269*4882a593Smuzhiyun "msdcpll_d4",
270*4882a593Smuzhiyun "vencpll_d4",
271*4882a593Smuzhiyun "tvdpll_ck",
272*4882a593Smuzhiyun "univpll_d2",
273*4882a593Smuzhiyun "univpll1_d2",
274*4882a593Smuzhiyun "mmpll_ck",
275*4882a593Smuzhiyun "msdcpll2_ck",
276*4882a593Smuzhiyun "msdcpll2_d2",
277*4882a593Smuzhiyun "msdcpll2_d4"
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun static const char * const msdc30_1_parents[] __initconst = {
281*4882a593Smuzhiyun "clk26m",
282*4882a593Smuzhiyun "univpll2_d2",
283*4882a593Smuzhiyun "msdcpll_d4",
284*4882a593Smuzhiyun "univpll1_d4",
285*4882a593Smuzhiyun "syspll2_d2",
286*4882a593Smuzhiyun "syspll_d7",
287*4882a593Smuzhiyun "univpll_d7",
288*4882a593Smuzhiyun "vencpll_d4"
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun static const char * const msdc30_2_parents[] __initconst = {
292*4882a593Smuzhiyun "clk26m",
293*4882a593Smuzhiyun "univpll2_d2",
294*4882a593Smuzhiyun "msdcpll_d4",
295*4882a593Smuzhiyun "univpll1_d4",
296*4882a593Smuzhiyun "syspll2_d2",
297*4882a593Smuzhiyun "syspll_d7",
298*4882a593Smuzhiyun "univpll_d7",
299*4882a593Smuzhiyun "vencpll_d2"
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun static const char * const msdc30_3_parents[] __initconst = {
303*4882a593Smuzhiyun "clk26m",
304*4882a593Smuzhiyun "msdcpll2_ck",
305*4882a593Smuzhiyun "msdcpll2_d2",
306*4882a593Smuzhiyun "univpll2_d2",
307*4882a593Smuzhiyun "msdcpll2_d4",
308*4882a593Smuzhiyun "msdcpll_d4",
309*4882a593Smuzhiyun "univpll1_d4",
310*4882a593Smuzhiyun "syspll2_d2",
311*4882a593Smuzhiyun "syspll_d7",
312*4882a593Smuzhiyun "univpll_d7",
313*4882a593Smuzhiyun "vencpll_d4",
314*4882a593Smuzhiyun "msdcpll_ck",
315*4882a593Smuzhiyun "msdcpll_d2",
316*4882a593Smuzhiyun "msdcpll_d4"
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun static const char * const audio_parents[] __initconst = {
320*4882a593Smuzhiyun "clk26m",
321*4882a593Smuzhiyun "syspll3_d4",
322*4882a593Smuzhiyun "syspll4_d4",
323*4882a593Smuzhiyun "syspll1_d16"
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun static const char * const aud_intbus_parents[] __initconst = {
327*4882a593Smuzhiyun "clk26m",
328*4882a593Smuzhiyun "syspll1_d4",
329*4882a593Smuzhiyun "syspll4_d2",
330*4882a593Smuzhiyun "univpll3_d2",
331*4882a593Smuzhiyun "univpll2_d8",
332*4882a593Smuzhiyun "dmpll_d4",
333*4882a593Smuzhiyun "dmpll_d8"
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun static const char * const pmicspi_parents[] __initconst = {
337*4882a593Smuzhiyun "clk26m",
338*4882a593Smuzhiyun "syspll1_d8",
339*4882a593Smuzhiyun "syspll3_d4",
340*4882a593Smuzhiyun "syspll1_d16",
341*4882a593Smuzhiyun "univpll3_d4",
342*4882a593Smuzhiyun "univpll_d26",
343*4882a593Smuzhiyun "dmpll_d8",
344*4882a593Smuzhiyun "dmpll_d16"
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun static const char * const scp_parents[] __initconst = {
348*4882a593Smuzhiyun "clk26m",
349*4882a593Smuzhiyun "syspll1_d2",
350*4882a593Smuzhiyun "univpll_d5",
351*4882a593Smuzhiyun "syspll_d5",
352*4882a593Smuzhiyun "dmpll_d2",
353*4882a593Smuzhiyun "dmpll_d4"
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun static const char * const atb_parents[] __initconst = {
357*4882a593Smuzhiyun "clk26m",
358*4882a593Smuzhiyun "syspll1_d2",
359*4882a593Smuzhiyun "univpll_d5",
360*4882a593Smuzhiyun "dmpll_d2"
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun static const char * const venc_lt_parents[] __initconst = {
364*4882a593Smuzhiyun "clk26m",
365*4882a593Smuzhiyun "univpll_d3",
366*4882a593Smuzhiyun "vcodecpll_ck",
367*4882a593Smuzhiyun "tvdpll_445p5m",
368*4882a593Smuzhiyun "vencpll_d2",
369*4882a593Smuzhiyun "syspll_d3",
370*4882a593Smuzhiyun "univpll1_d2",
371*4882a593Smuzhiyun "univpll2_d2",
372*4882a593Smuzhiyun "syspll1_d2",
373*4882a593Smuzhiyun "univpll_d5",
374*4882a593Smuzhiyun "vcodecpll_370p5",
375*4882a593Smuzhiyun "dmpll_ck"
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun static const char * const dpi0_parents[] __initconst = {
379*4882a593Smuzhiyun "clk26m",
380*4882a593Smuzhiyun "tvdpll_d2",
381*4882a593Smuzhiyun "tvdpll_d4",
382*4882a593Smuzhiyun "clk26m",
383*4882a593Smuzhiyun "clk26m",
384*4882a593Smuzhiyun "tvdpll_d8",
385*4882a593Smuzhiyun "tvdpll_d16"
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun static const char * const irda_parents[] __initconst = {
389*4882a593Smuzhiyun "clk26m",
390*4882a593Smuzhiyun "univpll2_d4",
391*4882a593Smuzhiyun "syspll2_d4"
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun static const char * const cci400_parents[] __initconst = {
395*4882a593Smuzhiyun "clk26m",
396*4882a593Smuzhiyun "vencpll_ck",
397*4882a593Smuzhiyun "armca7pll_754m",
398*4882a593Smuzhiyun "armca7pll_502m",
399*4882a593Smuzhiyun "univpll_d2",
400*4882a593Smuzhiyun "syspll_d2",
401*4882a593Smuzhiyun "msdcpll_ck",
402*4882a593Smuzhiyun "dmpll_ck"
403*4882a593Smuzhiyun };
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun static const char * const aud_1_parents[] __initconst = {
406*4882a593Smuzhiyun "clk26m",
407*4882a593Smuzhiyun "apll1_ck",
408*4882a593Smuzhiyun "univpll2_d4",
409*4882a593Smuzhiyun "univpll2_d8"
410*4882a593Smuzhiyun };
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun static const char * const aud_2_parents[] __initconst = {
413*4882a593Smuzhiyun "clk26m",
414*4882a593Smuzhiyun "apll2_ck",
415*4882a593Smuzhiyun "univpll2_d4",
416*4882a593Smuzhiyun "univpll2_d8"
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun static const char * const mem_mfg_in_parents[] __initconst = {
420*4882a593Smuzhiyun "clk26m",
421*4882a593Smuzhiyun "mmpll_ck",
422*4882a593Smuzhiyun "dmpll_ck",
423*4882a593Smuzhiyun "clk26m"
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun static const char * const axi_mfg_in_parents[] __initconst = {
427*4882a593Smuzhiyun "clk26m",
428*4882a593Smuzhiyun "axi_sel",
429*4882a593Smuzhiyun "dmpll_d2"
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun static const char * const scam_parents[] __initconst = {
433*4882a593Smuzhiyun "clk26m",
434*4882a593Smuzhiyun "syspll3_d2",
435*4882a593Smuzhiyun "univpll2_d4",
436*4882a593Smuzhiyun "dmpll_d4"
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun static const char * const spinfi_ifr_parents[] __initconst = {
440*4882a593Smuzhiyun "clk26m",
441*4882a593Smuzhiyun "univpll2_d8",
442*4882a593Smuzhiyun "univpll3_d4",
443*4882a593Smuzhiyun "syspll4_d2",
444*4882a593Smuzhiyun "univpll2_d4",
445*4882a593Smuzhiyun "univpll3_d2",
446*4882a593Smuzhiyun "syspll1_d4",
447*4882a593Smuzhiyun "univpll1_d4"
448*4882a593Smuzhiyun };
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun static const char * const hdmi_parents[] __initconst = {
451*4882a593Smuzhiyun "clk26m",
452*4882a593Smuzhiyun "hdmitx_dig_cts",
453*4882a593Smuzhiyun "hdmitxpll_d2",
454*4882a593Smuzhiyun "hdmitxpll_d3"
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun static const char * const dpilvds_parents[] __initconst = {
458*4882a593Smuzhiyun "clk26m",
459*4882a593Smuzhiyun "lvdspll",
460*4882a593Smuzhiyun "lvdspll_d2",
461*4882a593Smuzhiyun "lvdspll_d4",
462*4882a593Smuzhiyun "lvdspll_d8",
463*4882a593Smuzhiyun "fpc_ck"
464*4882a593Smuzhiyun };
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun static const char * const msdc50_2_h_parents[] __initconst = {
467*4882a593Smuzhiyun "clk26m",
468*4882a593Smuzhiyun "syspll1_d2",
469*4882a593Smuzhiyun "syspll2_d2",
470*4882a593Smuzhiyun "syspll4_d2",
471*4882a593Smuzhiyun "univpll_d5",
472*4882a593Smuzhiyun "univpll1_d4"
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun static const char * const hdcp_parents[] __initconst = {
476*4882a593Smuzhiyun "clk26m",
477*4882a593Smuzhiyun "syspll4_d2",
478*4882a593Smuzhiyun "syspll3_d4",
479*4882a593Smuzhiyun "univpll2_d4"
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun static const char * const hdcp_24m_parents[] __initconst = {
483*4882a593Smuzhiyun "clk26m",
484*4882a593Smuzhiyun "univpll_d26",
485*4882a593Smuzhiyun "univpll_d52",
486*4882a593Smuzhiyun "univpll2_d8"
487*4882a593Smuzhiyun };
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun static const char * const rtc_parents[] __initconst = {
490*4882a593Smuzhiyun "clkrtc_int",
491*4882a593Smuzhiyun "clkrtc_ext",
492*4882a593Smuzhiyun "clk26m",
493*4882a593Smuzhiyun "univpll3_d8"
494*4882a593Smuzhiyun };
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun static const char * const i2s0_m_ck_parents[] __initconst = {
497*4882a593Smuzhiyun "apll1_div1",
498*4882a593Smuzhiyun "apll2_div1"
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun static const char * const i2s1_m_ck_parents[] __initconst = {
502*4882a593Smuzhiyun "apll1_div2",
503*4882a593Smuzhiyun "apll2_div2"
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun static const char * const i2s2_m_ck_parents[] __initconst = {
507*4882a593Smuzhiyun "apll1_div3",
508*4882a593Smuzhiyun "apll2_div3"
509*4882a593Smuzhiyun };
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun static const char * const i2s3_m_ck_parents[] __initconst = {
512*4882a593Smuzhiyun "apll1_div4",
513*4882a593Smuzhiyun "apll2_div4"
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun static const char * const i2s3_b_ck_parents[] __initconst = {
517*4882a593Smuzhiyun "apll1_div5",
518*4882a593Smuzhiyun "apll2_div5"
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun static const char * const ca53_parents[] __initconst = {
522*4882a593Smuzhiyun "clk26m",
523*4882a593Smuzhiyun "armca7pll",
524*4882a593Smuzhiyun "mainpll",
525*4882a593Smuzhiyun "univpll"
526*4882a593Smuzhiyun };
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun static const char * const ca72_parents[] __initconst = {
529*4882a593Smuzhiyun "clk26m",
530*4882a593Smuzhiyun "armca15pll",
531*4882a593Smuzhiyun "mainpll",
532*4882a593Smuzhiyun "univpll"
533*4882a593Smuzhiyun };
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun static const struct mtk_composite cpu_muxes[] __initconst = {
536*4882a593Smuzhiyun MUX(CLK_INFRA_CA53SEL, "infra_ca53_sel", ca53_parents, 0x0000, 0, 2),
537*4882a593Smuzhiyun MUX(CLK_INFRA_CA72SEL, "infra_ca72_sel", ca72_parents, 0x0000, 2, 2),
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun static const struct mtk_composite top_muxes[] __initconst = {
541*4882a593Smuzhiyun /* CLK_CFG_0 */
542*4882a593Smuzhiyun MUX(CLK_TOP_AXI_SEL, "axi_sel", axi_parents, 0x0040, 0, 3),
543*4882a593Smuzhiyun MUX(CLK_TOP_MEM_SEL, "mem_sel", mem_parents, 0x0040, 8, 1),
544*4882a593Smuzhiyun MUX_GATE(CLK_TOP_DDRPHYCFG_SEL, "ddrphycfg_sel", ddrphycfg_parents, 0x0040, 16, 1, 23),
545*4882a593Smuzhiyun MUX_GATE(CLK_TOP_MM_SEL, "mm_sel", mm_parents, 0x0040, 24, 4, 31),
546*4882a593Smuzhiyun /* CLK_CFG_1 */
547*4882a593Smuzhiyun MUX_GATE(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents, 0x0050, 0, 2, 7),
548*4882a593Smuzhiyun MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel", vdec_parents, 0x0050, 8, 4, 15),
549*4882a593Smuzhiyun MUX_GATE(CLK_TOP_VENC_SEL, "venc_sel", venc_parents, 0x0050, 16, 4, 23),
550*4882a593Smuzhiyun MUX_GATE(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents, 0x0050, 24, 4, 31),
551*4882a593Smuzhiyun /* CLK_CFG_2 */
552*4882a593Smuzhiyun MUX_GATE(CLK_TOP_CAMTG_SEL, "camtg_sel", camtg_parents, 0x0060, 0, 3, 7),
553*4882a593Smuzhiyun MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x0060, 8, 1, 15),
554*4882a593Smuzhiyun MUX_GATE(CLK_TOP_SPI_SEL, "spi_sel", spi_parents, 0x0060, 16, 3, 23),
555*4882a593Smuzhiyun MUX_GATE(CLK_TOP_USB20_SEL, "usb20_sel", usb20_parents, 0x0060, 24, 2, 31),
556*4882a593Smuzhiyun /* CLK_CFG_3 */
557*4882a593Smuzhiyun MUX_GATE(CLK_TOP_USB30_SEL, "usb30_sel", usb30_parents, 0x0070, 0, 2, 7),
558*4882a593Smuzhiyun MUX_GATE(CLK_TOP_MSDC50_0_H_SEL, "msdc50_0_h_sel", msdc50_0_h_parents, 0x0070, 8, 3, 15),
559*4882a593Smuzhiyun MUX_GATE(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel", msdc50_0_parents, 0x0070, 16, 4, 23),
560*4882a593Smuzhiyun MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_1_parents, 0x0070, 24, 3, 31),
561*4882a593Smuzhiyun /* CLK_CFG_4 */
562*4882a593Smuzhiyun MUX_GATE(CLK_TOP_MSDC30_2_SEL, "msdc30_2_sel", msdc30_2_parents, 0x0080, 0, 3, 7),
563*4882a593Smuzhiyun MUX_GATE(CLK_TOP_MSDC30_3_SEL, "msdc30_3_sel", msdc30_3_parents, 0x0080, 8, 4, 15),
564*4882a593Smuzhiyun MUX_GATE(CLK_TOP_AUDIO_SEL, "audio_sel", audio_parents, 0x0080, 16, 2, 23),
565*4882a593Smuzhiyun MUX_GATE(CLK_TOP_AUD_INTBUS_SEL, "aud_intbus_sel", aud_intbus_parents, 0x0080, 24, 3, 31),
566*4882a593Smuzhiyun /* CLK_CFG_5 */
567*4882a593Smuzhiyun MUX_GATE(CLK_TOP_PMICSPI_SEL, "pmicspi_sel", pmicspi_parents, 0x0090, 0, 3, 7 /* 7:5 */),
568*4882a593Smuzhiyun MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", scp_parents, 0x0090, 8, 3, 15),
569*4882a593Smuzhiyun MUX_GATE(CLK_TOP_ATB_SEL, "atb_sel", atb_parents, 0x0090, 16, 2, 23),
570*4882a593Smuzhiyun MUX_GATE(CLK_TOP_VENC_LT_SEL, "venclt_sel", venc_lt_parents, 0x0090, 24, 4, 31),
571*4882a593Smuzhiyun /* CLK_CFG_6 */
572*4882a593Smuzhiyun /*
573*4882a593Smuzhiyun * The dpi0_sel clock should not propagate rate changes to its parent
574*4882a593Smuzhiyun * clock so the dpi driver can have full control over PLL and divider.
575*4882a593Smuzhiyun */
576*4882a593Smuzhiyun MUX_GATE_FLAGS(CLK_TOP_DPI0_SEL, "dpi0_sel", dpi0_parents, 0x00a0, 0, 3, 7, 0),
577*4882a593Smuzhiyun MUX_GATE(CLK_TOP_IRDA_SEL, "irda_sel", irda_parents, 0x00a0, 8, 2, 15),
578*4882a593Smuzhiyun MUX_GATE(CLK_TOP_CCI400_SEL, "cci400_sel", cci400_parents, 0x00a0, 16, 3, 23),
579*4882a593Smuzhiyun MUX_GATE(CLK_TOP_AUD_1_SEL, "aud_1_sel", aud_1_parents, 0x00a0, 24, 2, 31),
580*4882a593Smuzhiyun /* CLK_CFG_7 */
581*4882a593Smuzhiyun MUX_GATE(CLK_TOP_AUD_2_SEL, "aud_2_sel", aud_2_parents, 0x00b0, 0, 2, 7),
582*4882a593Smuzhiyun MUX_GATE(CLK_TOP_MEM_MFG_IN_SEL, "mem_mfg_in_sel", mem_mfg_in_parents, 0x00b0, 8, 2, 15),
583*4882a593Smuzhiyun MUX_GATE(CLK_TOP_AXI_MFG_IN_SEL, "axi_mfg_in_sel", axi_mfg_in_parents, 0x00b0, 16, 2, 23),
584*4882a593Smuzhiyun MUX_GATE(CLK_TOP_SCAM_SEL, "scam_sel", scam_parents, 0x00b0, 24, 2, 31),
585*4882a593Smuzhiyun /* CLK_CFG_12 */
586*4882a593Smuzhiyun MUX_GATE(CLK_TOP_SPINFI_IFR_SEL, "spinfi_ifr_sel", spinfi_ifr_parents, 0x00c0, 0, 3, 7),
587*4882a593Smuzhiyun MUX_GATE(CLK_TOP_HDMI_SEL, "hdmi_sel", hdmi_parents, 0x00c0, 8, 2, 15),
588*4882a593Smuzhiyun MUX_GATE(CLK_TOP_DPILVDS_SEL, "dpilvds_sel", dpilvds_parents, 0x00c0, 24, 3, 31),
589*4882a593Smuzhiyun /* CLK_CFG_13 */
590*4882a593Smuzhiyun MUX_GATE(CLK_TOP_MSDC50_2_H_SEL, "msdc50_2_h_sel", msdc50_2_h_parents, 0x00d0, 0, 3, 7),
591*4882a593Smuzhiyun MUX_GATE(CLK_TOP_HDCP_SEL, "hdcp_sel", hdcp_parents, 0x00d0, 8, 2, 15),
592*4882a593Smuzhiyun MUX_GATE(CLK_TOP_HDCP_24M_SEL, "hdcp_24m_sel", hdcp_24m_parents, 0x00d0, 16, 2, 23),
593*4882a593Smuzhiyun MUX(CLK_TOP_RTC_SEL, "rtc_sel", rtc_parents, 0x00d0, 24, 2),
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun DIV_GATE(CLK_TOP_APLL1_DIV0, "apll1_div0", "aud_1_sel", 0x12c, 8, 0x120, 4, 24),
596*4882a593Smuzhiyun DIV_GATE(CLK_TOP_APLL1_DIV1, "apll1_div1", "aud_1_sel", 0x12c, 9, 0x124, 8, 0),
597*4882a593Smuzhiyun DIV_GATE(CLK_TOP_APLL1_DIV2, "apll1_div2", "aud_1_sel", 0x12c, 10, 0x124, 8, 8),
598*4882a593Smuzhiyun DIV_GATE(CLK_TOP_APLL1_DIV3, "apll1_div3", "aud_1_sel", 0x12c, 11, 0x124, 8, 16),
599*4882a593Smuzhiyun DIV_GATE(CLK_TOP_APLL1_DIV4, "apll1_div4", "aud_1_sel", 0x12c, 12, 0x124, 8, 24),
600*4882a593Smuzhiyun DIV_GATE(CLK_TOP_APLL1_DIV5, "apll1_div5", "apll1_div4", 0x12c, 13, 0x12c, 4, 0),
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun DIV_GATE(CLK_TOP_APLL2_DIV0, "apll2_div0", "aud_2_sel", 0x12c, 16, 0x120, 4, 28),
603*4882a593Smuzhiyun DIV_GATE(CLK_TOP_APLL2_DIV1, "apll2_div1", "aud_2_sel", 0x12c, 17, 0x128, 8, 0),
604*4882a593Smuzhiyun DIV_GATE(CLK_TOP_APLL2_DIV2, "apll2_div2", "aud_2_sel", 0x12c, 18, 0x128, 8, 8),
605*4882a593Smuzhiyun DIV_GATE(CLK_TOP_APLL2_DIV3, "apll2_div3", "aud_2_sel", 0x12c, 19, 0x128, 8, 16),
606*4882a593Smuzhiyun DIV_GATE(CLK_TOP_APLL2_DIV4, "apll2_div4", "aud_2_sel", 0x12c, 20, 0x128, 8, 24),
607*4882a593Smuzhiyun DIV_GATE(CLK_TOP_APLL2_DIV5, "apll2_div5", "apll2_div4", 0x12c, 21, 0x12c, 4, 4),
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun MUX(CLK_TOP_I2S0_M_SEL, "i2s0_m_ck_sel", i2s0_m_ck_parents, 0x120, 4, 1),
610*4882a593Smuzhiyun MUX(CLK_TOP_I2S1_M_SEL, "i2s1_m_ck_sel", i2s1_m_ck_parents, 0x120, 5, 1),
611*4882a593Smuzhiyun MUX(CLK_TOP_I2S2_M_SEL, "i2s2_m_ck_sel", i2s2_m_ck_parents, 0x120, 6, 1),
612*4882a593Smuzhiyun MUX(CLK_TOP_I2S3_M_SEL, "i2s3_m_ck_sel", i2s3_m_ck_parents, 0x120, 7, 1),
613*4882a593Smuzhiyun MUX(CLK_TOP_I2S3_B_SEL, "i2s3_b_ck_sel", i2s3_b_ck_parents, 0x120, 8, 1),
614*4882a593Smuzhiyun };
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun static const struct mtk_gate_regs infra_cg_regs __initconst = {
617*4882a593Smuzhiyun .set_ofs = 0x0040,
618*4882a593Smuzhiyun .clr_ofs = 0x0044,
619*4882a593Smuzhiyun .sta_ofs = 0x0048,
620*4882a593Smuzhiyun };
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun #define GATE_ICG(_id, _name, _parent, _shift) { \
623*4882a593Smuzhiyun .id = _id, \
624*4882a593Smuzhiyun .name = _name, \
625*4882a593Smuzhiyun .parent_name = _parent, \
626*4882a593Smuzhiyun .regs = &infra_cg_regs, \
627*4882a593Smuzhiyun .shift = _shift, \
628*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr, \
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun static const struct mtk_gate infra_clks[] __initconst = {
632*4882a593Smuzhiyun GATE_ICG(CLK_INFRA_DBGCLK, "infra_dbgclk", "axi_sel", 0),
633*4882a593Smuzhiyun GATE_ICG(CLK_INFRA_SMI, "infra_smi", "mm_sel", 1),
634*4882a593Smuzhiyun GATE_ICG(CLK_INFRA_AUDIO, "infra_audio", "aud_intbus_sel", 5),
635*4882a593Smuzhiyun GATE_ICG(CLK_INFRA_GCE, "infra_gce", "axi_sel", 6),
636*4882a593Smuzhiyun GATE_ICG(CLK_INFRA_L2C_SRAM, "infra_l2c_sram", "axi_sel", 7),
637*4882a593Smuzhiyun GATE_ICG(CLK_INFRA_M4U, "infra_m4u", "mem_sel", 8),
638*4882a593Smuzhiyun GATE_ICG(CLK_INFRA_CPUM, "infra_cpum", "cpum_ck", 15),
639*4882a593Smuzhiyun GATE_ICG(CLK_INFRA_KP, "infra_kp", "axi_sel", 16),
640*4882a593Smuzhiyun GATE_ICG(CLK_INFRA_CEC, "infra_cec", "clk26m", 18),
641*4882a593Smuzhiyun GATE_ICG(CLK_INFRA_PMICSPI, "infra_pmicspi", "pmicspi_sel", 22),
642*4882a593Smuzhiyun GATE_ICG(CLK_INFRA_PMICWRAP, "infra_pmicwrap", "axi_sel", 23),
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun static const struct mtk_fixed_factor infra_divs[] __initconst = {
646*4882a593Smuzhiyun FACTOR(CLK_INFRA_CLK_13M, "clk13m", "clk26m", 1, 2),
647*4882a593Smuzhiyun };
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun static const struct mtk_gate_regs peri0_cg_regs __initconst = {
650*4882a593Smuzhiyun .set_ofs = 0x0008,
651*4882a593Smuzhiyun .clr_ofs = 0x0010,
652*4882a593Smuzhiyun .sta_ofs = 0x0018,
653*4882a593Smuzhiyun };
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun static const struct mtk_gate_regs peri1_cg_regs __initconst = {
656*4882a593Smuzhiyun .set_ofs = 0x000c,
657*4882a593Smuzhiyun .clr_ofs = 0x0014,
658*4882a593Smuzhiyun .sta_ofs = 0x001c,
659*4882a593Smuzhiyun };
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun #define GATE_PERI0(_id, _name, _parent, _shift) { \
662*4882a593Smuzhiyun .id = _id, \
663*4882a593Smuzhiyun .name = _name, \
664*4882a593Smuzhiyun .parent_name = _parent, \
665*4882a593Smuzhiyun .regs = &peri0_cg_regs, \
666*4882a593Smuzhiyun .shift = _shift, \
667*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr, \
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun #define GATE_PERI1(_id, _name, _parent, _shift) { \
671*4882a593Smuzhiyun .id = _id, \
672*4882a593Smuzhiyun .name = _name, \
673*4882a593Smuzhiyun .parent_name = _parent, \
674*4882a593Smuzhiyun .regs = &peri1_cg_regs, \
675*4882a593Smuzhiyun .shift = _shift, \
676*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr, \
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun static const struct mtk_gate peri_gates[] __initconst = {
680*4882a593Smuzhiyun /* PERI0 */
681*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_NFI, "peri_nfi", "axi_sel", 0),
682*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_THERM, "peri_therm", "axi_sel", 1),
683*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_PWM1, "peri_pwm1", "axi_sel", 2),
684*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_PWM2, "peri_pwm2", "axi_sel", 3),
685*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_PWM3, "peri_pwm3", "axi_sel", 4),
686*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_PWM4, "peri_pwm4", "axi_sel", 5),
687*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_PWM5, "peri_pwm5", "axi_sel", 6),
688*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_PWM6, "peri_pwm6", "axi_sel", 7),
689*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_PWM7, "peri_pwm7", "axi_sel", 8),
690*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_PWM, "peri_pwm", "axi_sel", 9),
691*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_USB0, "peri_usb0", "usb20_sel", 10),
692*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_USB1, "peri_usb1", "usb20_sel", 11),
693*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_AP_DMA, "peri_ap_dma", "axi_sel", 12),
694*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_MSDC30_0, "peri_msdc30_0", "msdc50_0_sel", 13),
695*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_MSDC30_1, "peri_msdc30_1", "msdc30_1_sel", 14),
696*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_MSDC30_2, "peri_msdc30_2", "msdc30_2_sel", 15),
697*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_MSDC30_3, "peri_msdc30_3", "msdc30_3_sel", 16),
698*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_NLI_ARB, "peri_nli_arb", "axi_sel", 17),
699*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_IRDA, "peri_irda", "irda_sel", 18),
700*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_UART0, "peri_uart0", "axi_sel", 19),
701*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_UART1, "peri_uart1", "axi_sel", 20),
702*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_UART2, "peri_uart2", "axi_sel", 21),
703*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_UART3, "peri_uart3", "axi_sel", 22),
704*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_I2C0, "peri_i2c0", "axi_sel", 23),
705*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_I2C1, "peri_i2c1", "axi_sel", 24),
706*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_I2C2, "peri_i2c2", "axi_sel", 25),
707*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_I2C3, "peri_i2c3", "axi_sel", 26),
708*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_I2C4, "peri_i2c4", "axi_sel", 27),
709*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_AUXADC, "peri_auxadc", "clk26m", 28),
710*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_SPI0, "peri_spi0", "spi_sel", 29),
711*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_I2C5, "peri_i2c5", "axi_sel", 30),
712*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_NFIECC, "peri_nfiecc", "axi_sel", 31),
713*4882a593Smuzhiyun /* PERI1 */
714*4882a593Smuzhiyun GATE_PERI1(CLK_PERI_SPI, "peri_spi", "spi_sel", 0),
715*4882a593Smuzhiyun GATE_PERI1(CLK_PERI_IRRX, "peri_irrx", "spi_sel", 1),
716*4882a593Smuzhiyun GATE_PERI1(CLK_PERI_I2C6, "peri_i2c6", "axi_sel", 2),
717*4882a593Smuzhiyun };
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun static const char * const uart_ck_sel_parents[] __initconst = {
720*4882a593Smuzhiyun "clk26m",
721*4882a593Smuzhiyun "uart_sel",
722*4882a593Smuzhiyun };
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun static const struct mtk_composite peri_clks[] __initconst = {
725*4882a593Smuzhiyun MUX(CLK_PERI_UART0_SEL, "uart0_ck_sel", uart_ck_sel_parents, 0x40c, 0, 1),
726*4882a593Smuzhiyun MUX(CLK_PERI_UART1_SEL, "uart1_ck_sel", uart_ck_sel_parents, 0x40c, 1, 1),
727*4882a593Smuzhiyun MUX(CLK_PERI_UART2_SEL, "uart2_ck_sel", uart_ck_sel_parents, 0x40c, 2, 1),
728*4882a593Smuzhiyun MUX(CLK_PERI_UART3_SEL, "uart3_ck_sel", uart_ck_sel_parents, 0x40c, 3, 1),
729*4882a593Smuzhiyun };
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun static const struct mtk_gate_regs cg_regs_4_8_0 __initconst = {
732*4882a593Smuzhiyun .set_ofs = 0x0004,
733*4882a593Smuzhiyun .clr_ofs = 0x0008,
734*4882a593Smuzhiyun .sta_ofs = 0x0000,
735*4882a593Smuzhiyun };
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun #define GATE_IMG(_id, _name, _parent, _shift) { \
738*4882a593Smuzhiyun .id = _id, \
739*4882a593Smuzhiyun .name = _name, \
740*4882a593Smuzhiyun .parent_name = _parent, \
741*4882a593Smuzhiyun .regs = &cg_regs_4_8_0, \
742*4882a593Smuzhiyun .shift = _shift, \
743*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr, \
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun static const struct mtk_gate img_clks[] __initconst = {
747*4882a593Smuzhiyun GATE_IMG(CLK_IMG_LARB2_SMI, "img_larb2_smi", "mm_sel", 0),
748*4882a593Smuzhiyun GATE_IMG(CLK_IMG_CAM_SMI, "img_cam_smi", "mm_sel", 5),
749*4882a593Smuzhiyun GATE_IMG(CLK_IMG_CAM_CAM, "img_cam_cam", "mm_sel", 6),
750*4882a593Smuzhiyun GATE_IMG(CLK_IMG_SEN_TG, "img_sen_tg", "camtg_sel", 7),
751*4882a593Smuzhiyun GATE_IMG(CLK_IMG_SEN_CAM, "img_sen_cam", "mm_sel", 8),
752*4882a593Smuzhiyun GATE_IMG(CLK_IMG_CAM_SV, "img_cam_sv", "mm_sel", 9),
753*4882a593Smuzhiyun GATE_IMG(CLK_IMG_FD, "img_fd", "mm_sel", 11),
754*4882a593Smuzhiyun };
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun static const struct mtk_gate_regs vdec0_cg_regs __initconst = {
757*4882a593Smuzhiyun .set_ofs = 0x0000,
758*4882a593Smuzhiyun .clr_ofs = 0x0004,
759*4882a593Smuzhiyun .sta_ofs = 0x0000,
760*4882a593Smuzhiyun };
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun static const struct mtk_gate_regs vdec1_cg_regs __initconst = {
763*4882a593Smuzhiyun .set_ofs = 0x0008,
764*4882a593Smuzhiyun .clr_ofs = 0x000c,
765*4882a593Smuzhiyun .sta_ofs = 0x0008,
766*4882a593Smuzhiyun };
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun #define GATE_VDEC0(_id, _name, _parent, _shift) { \
769*4882a593Smuzhiyun .id = _id, \
770*4882a593Smuzhiyun .name = _name, \
771*4882a593Smuzhiyun .parent_name = _parent, \
772*4882a593Smuzhiyun .regs = &vdec0_cg_regs, \
773*4882a593Smuzhiyun .shift = _shift, \
774*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr_inv, \
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun #define GATE_VDEC1(_id, _name, _parent, _shift) { \
778*4882a593Smuzhiyun .id = _id, \
779*4882a593Smuzhiyun .name = _name, \
780*4882a593Smuzhiyun .parent_name = _parent, \
781*4882a593Smuzhiyun .regs = &vdec1_cg_regs, \
782*4882a593Smuzhiyun .shift = _shift, \
783*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr_inv, \
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun static const struct mtk_gate vdec_clks[] __initconst = {
787*4882a593Smuzhiyun GATE_VDEC0(CLK_VDEC_CKEN, "vdec_cken", "vdec_sel", 0),
788*4882a593Smuzhiyun GATE_VDEC1(CLK_VDEC_LARB_CKEN, "vdec_larb_cken", "mm_sel", 0),
789*4882a593Smuzhiyun };
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun #define GATE_VENC(_id, _name, _parent, _shift) { \
792*4882a593Smuzhiyun .id = _id, \
793*4882a593Smuzhiyun .name = _name, \
794*4882a593Smuzhiyun .parent_name = _parent, \
795*4882a593Smuzhiyun .regs = &cg_regs_4_8_0, \
796*4882a593Smuzhiyun .shift = _shift, \
797*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr_inv, \
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun static const struct mtk_gate venc_clks[] __initconst = {
801*4882a593Smuzhiyun GATE_VENC(CLK_VENC_CKE0, "venc_cke0", "mm_sel", 0),
802*4882a593Smuzhiyun GATE_VENC(CLK_VENC_CKE1, "venc_cke1", "venc_sel", 4),
803*4882a593Smuzhiyun GATE_VENC(CLK_VENC_CKE2, "venc_cke2", "venc_sel", 8),
804*4882a593Smuzhiyun GATE_VENC(CLK_VENC_CKE3, "venc_cke3", "venc_sel", 12),
805*4882a593Smuzhiyun };
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun #define GATE_VENCLT(_id, _name, _parent, _shift) { \
808*4882a593Smuzhiyun .id = _id, \
809*4882a593Smuzhiyun .name = _name, \
810*4882a593Smuzhiyun .parent_name = _parent, \
811*4882a593Smuzhiyun .regs = &cg_regs_4_8_0, \
812*4882a593Smuzhiyun .shift = _shift, \
813*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr_inv, \
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun static const struct mtk_gate venclt_clks[] __initconst = {
817*4882a593Smuzhiyun GATE_VENCLT(CLK_VENCLT_CKE0, "venclt_cke0", "mm_sel", 0),
818*4882a593Smuzhiyun GATE_VENCLT(CLK_VENCLT_CKE1, "venclt_cke1", "venclt_sel", 4),
819*4882a593Smuzhiyun };
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun static struct clk_onecell_data *mt8173_top_clk_data __initdata;
822*4882a593Smuzhiyun static struct clk_onecell_data *mt8173_pll_clk_data __initdata;
823*4882a593Smuzhiyun
mtk_clk_enable_critical(void)824*4882a593Smuzhiyun static void __init mtk_clk_enable_critical(void)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun if (!mt8173_top_clk_data || !mt8173_pll_clk_data)
827*4882a593Smuzhiyun return;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun clk_prepare_enable(mt8173_pll_clk_data->clks[CLK_APMIXED_ARMCA15PLL]);
830*4882a593Smuzhiyun clk_prepare_enable(mt8173_pll_clk_data->clks[CLK_APMIXED_ARMCA7PLL]);
831*4882a593Smuzhiyun clk_prepare_enable(mt8173_top_clk_data->clks[CLK_TOP_MEM_SEL]);
832*4882a593Smuzhiyun clk_prepare_enable(mt8173_top_clk_data->clks[CLK_TOP_DDRPHYCFG_SEL]);
833*4882a593Smuzhiyun clk_prepare_enable(mt8173_top_clk_data->clks[CLK_TOP_CCI400_SEL]);
834*4882a593Smuzhiyun clk_prepare_enable(mt8173_top_clk_data->clks[CLK_TOP_RTC_SEL]);
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
mtk_topckgen_init(struct device_node * node)837*4882a593Smuzhiyun static void __init mtk_topckgen_init(struct device_node *node)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
840*4882a593Smuzhiyun void __iomem *base;
841*4882a593Smuzhiyun int r;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun base = of_iomap(node, 0);
844*4882a593Smuzhiyun if (!base) {
845*4882a593Smuzhiyun pr_err("%s(): ioremap failed\n", __func__);
846*4882a593Smuzhiyun return;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun mt8173_top_clk_data = clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun mtk_clk_register_fixed_clks(fixed_clks, ARRAY_SIZE(fixed_clks), clk_data);
852*4882a593Smuzhiyun mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs), clk_data);
853*4882a593Smuzhiyun mtk_clk_register_composites(top_muxes, ARRAY_SIZE(top_muxes), base,
854*4882a593Smuzhiyun &mt8173_clk_lock, clk_data);
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
857*4882a593Smuzhiyun if (r)
858*4882a593Smuzhiyun pr_err("%s(): could not register clock provider: %d\n",
859*4882a593Smuzhiyun __func__, r);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun mtk_clk_enable_critical();
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun CLK_OF_DECLARE(mtk_topckgen, "mediatek,mt8173-topckgen", mtk_topckgen_init);
864*4882a593Smuzhiyun
mtk_infrasys_init(struct device_node * node)865*4882a593Smuzhiyun static void __init mtk_infrasys_init(struct device_node *node)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
868*4882a593Smuzhiyun int r;
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_INFRA_NR_CLK);
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun mtk_clk_register_gates(node, infra_clks, ARRAY_SIZE(infra_clks),
873*4882a593Smuzhiyun clk_data);
874*4882a593Smuzhiyun mtk_clk_register_factors(infra_divs, ARRAY_SIZE(infra_divs), clk_data);
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun mtk_clk_register_cpumuxes(node, cpu_muxes, ARRAY_SIZE(cpu_muxes),
877*4882a593Smuzhiyun clk_data);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
880*4882a593Smuzhiyun if (r)
881*4882a593Smuzhiyun pr_err("%s(): could not register clock provider: %d\n",
882*4882a593Smuzhiyun __func__, r);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun mtk_register_reset_controller(node, 2, 0x30);
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun CLK_OF_DECLARE(mtk_infrasys, "mediatek,mt8173-infracfg", mtk_infrasys_init);
887*4882a593Smuzhiyun
mtk_pericfg_init(struct device_node * node)888*4882a593Smuzhiyun static void __init mtk_pericfg_init(struct device_node *node)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
891*4882a593Smuzhiyun int r;
892*4882a593Smuzhiyun void __iomem *base;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun base = of_iomap(node, 0);
895*4882a593Smuzhiyun if (!base) {
896*4882a593Smuzhiyun pr_err("%s(): ioremap failed\n", __func__);
897*4882a593Smuzhiyun return;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_PERI_NR_CLK);
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun mtk_clk_register_gates(node, peri_gates, ARRAY_SIZE(peri_gates),
903*4882a593Smuzhiyun clk_data);
904*4882a593Smuzhiyun mtk_clk_register_composites(peri_clks, ARRAY_SIZE(peri_clks), base,
905*4882a593Smuzhiyun &mt8173_clk_lock, clk_data);
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
908*4882a593Smuzhiyun if (r)
909*4882a593Smuzhiyun pr_err("%s(): could not register clock provider: %d\n",
910*4882a593Smuzhiyun __func__, r);
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun mtk_register_reset_controller(node, 2, 0);
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun CLK_OF_DECLARE(mtk_pericfg, "mediatek,mt8173-pericfg", mtk_pericfg_init);
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun struct mtk_clk_usb {
917*4882a593Smuzhiyun int id;
918*4882a593Smuzhiyun const char *name;
919*4882a593Smuzhiyun const char *parent;
920*4882a593Smuzhiyun u32 reg_ofs;
921*4882a593Smuzhiyun };
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun #define APMIXED_USB(_id, _name, _parent, _reg_ofs) { \
924*4882a593Smuzhiyun .id = _id, \
925*4882a593Smuzhiyun .name = _name, \
926*4882a593Smuzhiyun .parent = _parent, \
927*4882a593Smuzhiyun .reg_ofs = _reg_ofs, \
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun static const struct mtk_clk_usb apmixed_usb[] __initconst = {
931*4882a593Smuzhiyun APMIXED_USB(CLK_APMIXED_REF2USB_TX, "ref2usb_tx", "clk26m", 0x8),
932*4882a593Smuzhiyun };
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun #define MT8173_PLL_FMAX (3000UL * MHZ)
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun #define CON0_MT8173_RST_BAR BIT(24)
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun #define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
939*4882a593Smuzhiyun _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, \
940*4882a593Smuzhiyun _pcw_shift, _div_table) { \
941*4882a593Smuzhiyun .id = _id, \
942*4882a593Smuzhiyun .name = _name, \
943*4882a593Smuzhiyun .reg = _reg, \
944*4882a593Smuzhiyun .pwr_reg = _pwr_reg, \
945*4882a593Smuzhiyun .en_mask = _en_mask, \
946*4882a593Smuzhiyun .flags = _flags, \
947*4882a593Smuzhiyun .rst_bar_mask = CON0_MT8173_RST_BAR, \
948*4882a593Smuzhiyun .fmax = MT8173_PLL_FMAX, \
949*4882a593Smuzhiyun .pcwbits = _pcwbits, \
950*4882a593Smuzhiyun .pd_reg = _pd_reg, \
951*4882a593Smuzhiyun .pd_shift = _pd_shift, \
952*4882a593Smuzhiyun .tuner_reg = _tuner_reg, \
953*4882a593Smuzhiyun .pcw_reg = _pcw_reg, \
954*4882a593Smuzhiyun .pcw_shift = _pcw_shift, \
955*4882a593Smuzhiyun .div_table = _div_table, \
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
959*4882a593Smuzhiyun _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, \
960*4882a593Smuzhiyun _pcw_shift) \
961*4882a593Smuzhiyun PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
962*4882a593Smuzhiyun _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift, \
963*4882a593Smuzhiyun NULL)
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun static const struct mtk_pll_div_table mmpll_div_table[] = {
966*4882a593Smuzhiyun { .div = 0, .freq = MT8173_PLL_FMAX },
967*4882a593Smuzhiyun { .div = 1, .freq = 1000000000 },
968*4882a593Smuzhiyun { .div = 2, .freq = 702000000 },
969*4882a593Smuzhiyun { .div = 3, .freq = 253500000 },
970*4882a593Smuzhiyun { .div = 4, .freq = 126750000 },
971*4882a593Smuzhiyun { } /* sentinel */
972*4882a593Smuzhiyun };
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun static const struct mtk_pll_data plls[] = {
975*4882a593Smuzhiyun PLL(CLK_APMIXED_ARMCA15PLL, "armca15pll", 0x200, 0x20c, 0x00000001, 0, 21, 0x204, 24, 0x0, 0x204, 0),
976*4882a593Smuzhiyun PLL(CLK_APMIXED_ARMCA7PLL, "armca7pll", 0x210, 0x21c, 0x00000001, 0, 21, 0x214, 24, 0x0, 0x214, 0),
977*4882a593Smuzhiyun PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x220, 0x22c, 0xf0000101, HAVE_RST_BAR, 21, 0x220, 4, 0x0, 0x224, 0),
978*4882a593Smuzhiyun PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x230, 0x23c, 0xfe000001, HAVE_RST_BAR, 7, 0x230, 4, 0x0, 0x234, 14),
979*4882a593Smuzhiyun PLL_B(CLK_APMIXED_MMPLL, "mmpll", 0x240, 0x24c, 0x00000001, 0, 21, 0x244, 24, 0x0, 0x244, 0, mmpll_div_table),
980*4882a593Smuzhiyun PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x250, 0x25c, 0x00000001, 0, 21, 0x250, 4, 0x0, 0x254, 0),
981*4882a593Smuzhiyun PLL(CLK_APMIXED_VENCPLL, "vencpll", 0x260, 0x26c, 0x00000001, 0, 21, 0x260, 4, 0x0, 0x264, 0),
982*4882a593Smuzhiyun PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x270, 0x27c, 0x00000001, 0, 21, 0x270, 4, 0x0, 0x274, 0),
983*4882a593Smuzhiyun PLL(CLK_APMIXED_MPLL, "mpll", 0x280, 0x28c, 0x00000001, 0, 21, 0x280, 4, 0x0, 0x284, 0),
984*4882a593Smuzhiyun PLL(CLK_APMIXED_VCODECPLL, "vcodecpll", 0x290, 0x29c, 0x00000001, 0, 21, 0x290, 4, 0x0, 0x294, 0),
985*4882a593Smuzhiyun PLL(CLK_APMIXED_APLL1, "apll1", 0x2a0, 0x2b0, 0x00000001, 0, 31, 0x2a0, 4, 0x2a4, 0x2a4, 0),
986*4882a593Smuzhiyun PLL(CLK_APMIXED_APLL2, "apll2", 0x2b4, 0x2c4, 0x00000001, 0, 31, 0x2b4, 4, 0x2b8, 0x2b8, 0),
987*4882a593Smuzhiyun PLL(CLK_APMIXED_LVDSPLL, "lvdspll", 0x2d0, 0x2dc, 0x00000001, 0, 21, 0x2d0, 4, 0x0, 0x2d4, 0),
988*4882a593Smuzhiyun PLL(CLK_APMIXED_MSDCPLL2, "msdcpll2", 0x2f0, 0x2fc, 0x00000001, 0, 21, 0x2f0, 4, 0x0, 0x2f4, 0),
989*4882a593Smuzhiyun };
990*4882a593Smuzhiyun
mtk_apmixedsys_init(struct device_node * node)991*4882a593Smuzhiyun static void __init mtk_apmixedsys_init(struct device_node *node)
992*4882a593Smuzhiyun {
993*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
994*4882a593Smuzhiyun void __iomem *base;
995*4882a593Smuzhiyun struct clk *clk;
996*4882a593Smuzhiyun int r, i;
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun base = of_iomap(node, 0);
999*4882a593Smuzhiyun if (!base) {
1000*4882a593Smuzhiyun pr_err("%s(): ioremap failed\n", __func__);
1001*4882a593Smuzhiyun return;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun mt8173_pll_clk_data = clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
1005*4882a593Smuzhiyun if (!clk_data) {
1006*4882a593Smuzhiyun iounmap(base);
1007*4882a593Smuzhiyun return;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data);
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(apmixed_usb); i++) {
1013*4882a593Smuzhiyun const struct mtk_clk_usb *cku = &apmixed_usb[i];
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun clk = mtk_clk_register_ref2usb_tx(cku->name, cku->parent,
1016*4882a593Smuzhiyun base + cku->reg_ofs);
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun if (IS_ERR(clk)) {
1019*4882a593Smuzhiyun pr_err("Failed to register clk %s: %ld\n", cku->name,
1020*4882a593Smuzhiyun PTR_ERR(clk));
1021*4882a593Smuzhiyun continue;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun clk_data->clks[cku->id] = clk;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun clk = clk_register_divider(NULL, "hdmi_ref", "tvdpll_594m", 0,
1028*4882a593Smuzhiyun base + 0x40, 16, 3, CLK_DIVIDER_POWER_OF_TWO,
1029*4882a593Smuzhiyun NULL);
1030*4882a593Smuzhiyun clk_data->clks[CLK_APMIXED_HDMI_REF] = clk;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1033*4882a593Smuzhiyun if (r)
1034*4882a593Smuzhiyun pr_err("%s(): could not register clock provider: %d\n",
1035*4882a593Smuzhiyun __func__, r);
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun mtk_clk_enable_critical();
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun CLK_OF_DECLARE(mtk_apmixedsys, "mediatek,mt8173-apmixedsys",
1040*4882a593Smuzhiyun mtk_apmixedsys_init);
1041*4882a593Smuzhiyun
mtk_imgsys_init(struct device_node * node)1042*4882a593Smuzhiyun static void __init mtk_imgsys_init(struct device_node *node)
1043*4882a593Smuzhiyun {
1044*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
1045*4882a593Smuzhiyun int r;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_IMG_NR_CLK);
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun mtk_clk_register_gates(node, img_clks, ARRAY_SIZE(img_clks),
1050*4882a593Smuzhiyun clk_data);
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun if (r)
1055*4882a593Smuzhiyun pr_err("%s(): could not register clock provider: %d\n",
1056*4882a593Smuzhiyun __func__, r);
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun CLK_OF_DECLARE(mtk_imgsys, "mediatek,mt8173-imgsys", mtk_imgsys_init);
1059*4882a593Smuzhiyun
mtk_vdecsys_init(struct device_node * node)1060*4882a593Smuzhiyun static void __init mtk_vdecsys_init(struct device_node *node)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
1063*4882a593Smuzhiyun int r;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_VDEC_NR_CLK);
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun mtk_clk_register_gates(node, vdec_clks, ARRAY_SIZE(vdec_clks),
1068*4882a593Smuzhiyun clk_data);
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1071*4882a593Smuzhiyun if (r)
1072*4882a593Smuzhiyun pr_err("%s(): could not register clock provider: %d\n",
1073*4882a593Smuzhiyun __func__, r);
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun CLK_OF_DECLARE(mtk_vdecsys, "mediatek,mt8173-vdecsys", mtk_vdecsys_init);
1076*4882a593Smuzhiyun
mtk_vencsys_init(struct device_node * node)1077*4882a593Smuzhiyun static void __init mtk_vencsys_init(struct device_node *node)
1078*4882a593Smuzhiyun {
1079*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
1080*4882a593Smuzhiyun int r;
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_VENC_NR_CLK);
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun mtk_clk_register_gates(node, venc_clks, ARRAY_SIZE(venc_clks),
1085*4882a593Smuzhiyun clk_data);
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1088*4882a593Smuzhiyun if (r)
1089*4882a593Smuzhiyun pr_err("%s(): could not register clock provider: %d\n",
1090*4882a593Smuzhiyun __func__, r);
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun CLK_OF_DECLARE(mtk_vencsys, "mediatek,mt8173-vencsys", mtk_vencsys_init);
1093*4882a593Smuzhiyun
mtk_vencltsys_init(struct device_node * node)1094*4882a593Smuzhiyun static void __init mtk_vencltsys_init(struct device_node *node)
1095*4882a593Smuzhiyun {
1096*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
1097*4882a593Smuzhiyun int r;
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_VENCLT_NR_CLK);
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun mtk_clk_register_gates(node, venclt_clks, ARRAY_SIZE(venclt_clks),
1102*4882a593Smuzhiyun clk_data);
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1105*4882a593Smuzhiyun if (r)
1106*4882a593Smuzhiyun pr_err("%s(): could not register clock provider: %d\n",
1107*4882a593Smuzhiyun __func__, r);
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun CLK_OF_DECLARE(mtk_vencltsys, "mediatek,mt8173-vencltsys", mtk_vencltsys_init);
1110