1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2014 MediaTek Inc.
4*4882a593Smuzhiyun * Author: James Liao <jamesjj.liao@mediatek.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/of_device.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "clk-gate.h"
12*4882a593Smuzhiyun #include "clk-mtk.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <dt-bindings/clock/mt8173-clk.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun static const struct mtk_gate_regs mm0_cg_regs = {
17*4882a593Smuzhiyun .set_ofs = 0x0104,
18*4882a593Smuzhiyun .clr_ofs = 0x0108,
19*4882a593Smuzhiyun .sta_ofs = 0x0100,
20*4882a593Smuzhiyun };
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun static const struct mtk_gate_regs mm1_cg_regs = {
23*4882a593Smuzhiyun .set_ofs = 0x0114,
24*4882a593Smuzhiyun .clr_ofs = 0x0118,
25*4882a593Smuzhiyun .sta_ofs = 0x0110,
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define GATE_MM0(_id, _name, _parent, _shift) { \
29*4882a593Smuzhiyun .id = _id, \
30*4882a593Smuzhiyun .name = _name, \
31*4882a593Smuzhiyun .parent_name = _parent, \
32*4882a593Smuzhiyun .regs = &mm0_cg_regs, \
33*4882a593Smuzhiyun .shift = _shift, \
34*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr, \
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define GATE_MM1(_id, _name, _parent, _shift) { \
38*4882a593Smuzhiyun .id = _id, \
39*4882a593Smuzhiyun .name = _name, \
40*4882a593Smuzhiyun .parent_name = _parent, \
41*4882a593Smuzhiyun .regs = &mm1_cg_regs, \
42*4882a593Smuzhiyun .shift = _shift, \
43*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr, \
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun static const struct mtk_gate mt8173_mm_clks[] = {
47*4882a593Smuzhiyun /* MM0 */
48*4882a593Smuzhiyun GATE_MM0(CLK_MM_SMI_COMMON, "mm_smi_common", "mm_sel", 0),
49*4882a593Smuzhiyun GATE_MM0(CLK_MM_SMI_LARB0, "mm_smi_larb0", "mm_sel", 1),
50*4882a593Smuzhiyun GATE_MM0(CLK_MM_CAM_MDP, "mm_cam_mdp", "mm_sel", 2),
51*4882a593Smuzhiyun GATE_MM0(CLK_MM_MDP_RDMA0, "mm_mdp_rdma0", "mm_sel", 3),
52*4882a593Smuzhiyun GATE_MM0(CLK_MM_MDP_RDMA1, "mm_mdp_rdma1", "mm_sel", 4),
53*4882a593Smuzhiyun GATE_MM0(CLK_MM_MDP_RSZ0, "mm_mdp_rsz0", "mm_sel", 5),
54*4882a593Smuzhiyun GATE_MM0(CLK_MM_MDP_RSZ1, "mm_mdp_rsz1", "mm_sel", 6),
55*4882a593Smuzhiyun GATE_MM0(CLK_MM_MDP_RSZ2, "mm_mdp_rsz2", "mm_sel", 7),
56*4882a593Smuzhiyun GATE_MM0(CLK_MM_MDP_TDSHP0, "mm_mdp_tdshp0", "mm_sel", 8),
57*4882a593Smuzhiyun GATE_MM0(CLK_MM_MDP_TDSHP1, "mm_mdp_tdshp1", "mm_sel", 9),
58*4882a593Smuzhiyun GATE_MM0(CLK_MM_MDP_WDMA, "mm_mdp_wdma", "mm_sel", 11),
59*4882a593Smuzhiyun GATE_MM0(CLK_MM_MDP_WROT0, "mm_mdp_wrot0", "mm_sel", 12),
60*4882a593Smuzhiyun GATE_MM0(CLK_MM_MDP_WROT1, "mm_mdp_wrot1", "mm_sel", 13),
61*4882a593Smuzhiyun GATE_MM0(CLK_MM_FAKE_ENG, "mm_fake_eng", "mm_sel", 14),
62*4882a593Smuzhiyun GATE_MM0(CLK_MM_MUTEX_32K, "mm_mutex_32k", "rtc_sel", 15),
63*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_OVL0, "mm_disp_ovl0", "mm_sel", 16),
64*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_OVL1, "mm_disp_ovl1", "mm_sel", 17),
65*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_RDMA0, "mm_disp_rdma0", "mm_sel", 18),
66*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_RDMA1, "mm_disp_rdma1", "mm_sel", 19),
67*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_RDMA2, "mm_disp_rdma2", "mm_sel", 20),
68*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_WDMA0, "mm_disp_wdma0", "mm_sel", 21),
69*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_WDMA1, "mm_disp_wdma1", "mm_sel", 22),
70*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_COLOR0, "mm_disp_color0", "mm_sel", 23),
71*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_COLOR1, "mm_disp_color1", "mm_sel", 24),
72*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_AAL, "mm_disp_aal", "mm_sel", 25),
73*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_GAMMA, "mm_disp_gamma", "mm_sel", 26),
74*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_UFOE, "mm_disp_ufoe", "mm_sel", 27),
75*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_SPLIT0, "mm_disp_split0", "mm_sel", 28),
76*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_SPLIT1, "mm_disp_split1", "mm_sel", 29),
77*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_MERGE, "mm_disp_merge", "mm_sel", 30),
78*4882a593Smuzhiyun GATE_MM0(CLK_MM_DISP_OD, "mm_disp_od", "mm_sel", 31),
79*4882a593Smuzhiyun /* MM1 */
80*4882a593Smuzhiyun GATE_MM1(CLK_MM_DISP_PWM0MM, "mm_disp_pwm0mm", "mm_sel", 0),
81*4882a593Smuzhiyun GATE_MM1(CLK_MM_DISP_PWM026M, "mm_disp_pwm026m", "pwm_sel", 1),
82*4882a593Smuzhiyun GATE_MM1(CLK_MM_DISP_PWM1MM, "mm_disp_pwm1mm", "mm_sel", 2),
83*4882a593Smuzhiyun GATE_MM1(CLK_MM_DISP_PWM126M, "mm_disp_pwm126m", "pwm_sel", 3),
84*4882a593Smuzhiyun GATE_MM1(CLK_MM_DSI0_ENGINE, "mm_dsi0_engine", "mm_sel", 4),
85*4882a593Smuzhiyun GATE_MM1(CLK_MM_DSI0_DIGITAL, "mm_dsi0_digital", "dsi0_dig", 5),
86*4882a593Smuzhiyun GATE_MM1(CLK_MM_DSI1_ENGINE, "mm_dsi1_engine", "mm_sel", 6),
87*4882a593Smuzhiyun GATE_MM1(CLK_MM_DSI1_DIGITAL, "mm_dsi1_digital", "dsi1_dig", 7),
88*4882a593Smuzhiyun GATE_MM1(CLK_MM_DPI_PIXEL, "mm_dpi_pixel", "dpi0_sel", 8),
89*4882a593Smuzhiyun GATE_MM1(CLK_MM_DPI_ENGINE, "mm_dpi_engine", "mm_sel", 9),
90*4882a593Smuzhiyun GATE_MM1(CLK_MM_DPI1_PIXEL, "mm_dpi1_pixel", "lvds_pxl", 10),
91*4882a593Smuzhiyun GATE_MM1(CLK_MM_DPI1_ENGINE, "mm_dpi1_engine", "mm_sel", 11),
92*4882a593Smuzhiyun GATE_MM1(CLK_MM_HDMI_PIXEL, "mm_hdmi_pixel", "dpi0_sel", 12),
93*4882a593Smuzhiyun GATE_MM1(CLK_MM_HDMI_PLLCK, "mm_hdmi_pllck", "hdmi_sel", 13),
94*4882a593Smuzhiyun GATE_MM1(CLK_MM_HDMI_AUDIO, "mm_hdmi_audio", "apll1", 14),
95*4882a593Smuzhiyun GATE_MM1(CLK_MM_HDMI_SPDIF, "mm_hdmi_spdif", "apll2", 15),
96*4882a593Smuzhiyun GATE_MM1(CLK_MM_LVDS_PIXEL, "mm_lvds_pixel", "lvds_pxl", 16),
97*4882a593Smuzhiyun GATE_MM1(CLK_MM_LVDS_CTS, "mm_lvds_cts", "lvds_cts", 17),
98*4882a593Smuzhiyun GATE_MM1(CLK_MM_SMI_LARB4, "mm_smi_larb4", "mm_sel", 18),
99*4882a593Smuzhiyun GATE_MM1(CLK_MM_HDMI_HDCP, "mm_hdmi_hdcp", "hdcp_sel", 19),
100*4882a593Smuzhiyun GATE_MM1(CLK_MM_HDMI_HDCP24M, "mm_hdmi_hdcp24m", "hdcp_24m_sel", 20),
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun struct clk_mt8173_mm_driver_data {
104*4882a593Smuzhiyun const struct mtk_gate *gates_clk;
105*4882a593Smuzhiyun int gates_num;
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static const struct clk_mt8173_mm_driver_data mt8173_mmsys_driver_data = {
109*4882a593Smuzhiyun .gates_clk = mt8173_mm_clks,
110*4882a593Smuzhiyun .gates_num = ARRAY_SIZE(mt8173_mm_clks),
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
clk_mt8173_mm_probe(struct platform_device * pdev)113*4882a593Smuzhiyun static int clk_mt8173_mm_probe(struct platform_device *pdev)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun struct device *dev = &pdev->dev;
116*4882a593Smuzhiyun struct device_node *node = dev->parent->of_node;
117*4882a593Smuzhiyun const struct clk_mt8173_mm_driver_data *data;
118*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
119*4882a593Smuzhiyun int ret;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_MM_NR_CLK);
122*4882a593Smuzhiyun if (!clk_data)
123*4882a593Smuzhiyun return -ENOMEM;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun data = &mt8173_mmsys_driver_data;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun ret = mtk_clk_register_gates(node, data->gates_clk, data->gates_num,
128*4882a593Smuzhiyun clk_data);
129*4882a593Smuzhiyun if (ret)
130*4882a593Smuzhiyun return ret;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun ret = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
133*4882a593Smuzhiyun if (ret)
134*4882a593Smuzhiyun return ret;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun return 0;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun static struct platform_driver clk_mt8173_mm_drv = {
140*4882a593Smuzhiyun .driver = {
141*4882a593Smuzhiyun .name = "clk-mt8173-mm",
142*4882a593Smuzhiyun },
143*4882a593Smuzhiyun .probe = clk_mt8173_mm_probe,
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun builtin_platform_driver(clk_mt8173_mm_drv);
147