1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2020 MediaTek Inc.
4*4882a593Smuzhiyun * Copyright (c) 2020 BayLibre, SAS
5*4882a593Smuzhiyun * Author: James Liao <jamesjj.liao@mediatek.com>
6*4882a593Smuzhiyun * Fabien Parent <fparent@baylibre.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "clk-mtk.h"
16*4882a593Smuzhiyun #include "clk-gate.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <dt-bindings/clock/mt8167-clk.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun static DEFINE_SPINLOCK(mt8167_clk_lock);
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun static const struct mtk_fixed_clk fixed_clks[] __initconst = {
23*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_CLK_NULL, "clk_null", NULL, 0),
24*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_I2S_INFRA_BCK, "i2s_infra_bck", "clk_null", 26000000),
25*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_MEMPLL, "mempll", "clk26m", 800000000),
26*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_DSI0_LNTC_DSICK, "dsi0_lntc_dsick", "clk26m", 75000000),
27*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_VPLL_DPIX, "vpll_dpix", "clk26m", 75000000),
28*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_LVDSTX_CLKDIG_CTS, "lvdstx_dig_cts", "clk26m", 52500000),
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static const struct mtk_fixed_factor top_divs[] __initconst = {
32*4882a593Smuzhiyun FACTOR(CLK_TOP_DMPLL, "dmpll_ck", "mempll", 1, 1),
33*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D2, "mainpll_d2", "mainpll", 1, 2),
34*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D4, "mainpll_d4", "mainpll", 1, 4),
35*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D8, "mainpll_d8", "mainpll", 1, 8),
36*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D16, "mainpll_d16", "mainpll", 1, 16),
37*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D11, "mainpll_d11", "mainpll", 1, 11),
38*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D22, "mainpll_d22", "mainpll", 1, 22),
39*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D3, "mainpll_d3", "mainpll", 1, 3),
40*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D6, "mainpll_d6", "mainpll", 1, 6),
41*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D12, "mainpll_d12", "mainpll", 1, 12),
42*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D5, "mainpll_d5", "mainpll", 1, 5),
43*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D10, "mainpll_d10", "mainpll", 1, 10),
44*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D20, "mainpll_d20", "mainpll", 1, 20),
45*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D40, "mainpll_d40", "mainpll", 1, 40),
46*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D7, "mainpll_d7", "mainpll", 1, 7),
47*4882a593Smuzhiyun FACTOR(CLK_TOP_MAINPLL_D14, "mainpll_d14", "mainpll", 1, 14),
48*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll", 1, 2),
49*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D4, "univpll_d4", "univpll", 1, 4),
50*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D8, "univpll_d8", "univpll", 1, 8),
51*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D16, "univpll_d16", "univpll", 1, 16),
52*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1, 3),
53*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D6, "univpll_d6", "univpll", 1, 6),
54*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D12, "univpll_d12", "univpll", 1, 12),
55*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D24, "univpll_d24", "univpll", 1, 24),
56*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5),
57*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D20, "univpll_d20", "univpll", 1, 20),
58*4882a593Smuzhiyun FACTOR(CLK_TOP_MMPLL380M, "mmpll380m", "mmpll", 1, 1),
59*4882a593Smuzhiyun FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll", 1, 2),
60*4882a593Smuzhiyun FACTOR(CLK_TOP_MMPLL_200M, "mmpll_200m", "mmpll", 1, 3),
61*4882a593Smuzhiyun FACTOR(CLK_TOP_LVDSPLL, "lvdspll_ck", "lvdspll", 1, 1),
62*4882a593Smuzhiyun FACTOR(CLK_TOP_LVDSPLL_D2, "lvdspll_d2", "lvdspll", 1, 2),
63*4882a593Smuzhiyun FACTOR(CLK_TOP_LVDSPLL_D4, "lvdspll_d4", "lvdspll", 1, 4),
64*4882a593Smuzhiyun FACTOR(CLK_TOP_LVDSPLL_D8, "lvdspll_d8", "lvdspll", 1, 8),
65*4882a593Smuzhiyun FACTOR(CLK_TOP_USB_PHY48M, "usb_phy48m_ck", "univpll", 1, 26),
66*4882a593Smuzhiyun FACTOR(CLK_TOP_APLL1, "apll1_ck", "apll1", 1, 1),
67*4882a593Smuzhiyun FACTOR(CLK_TOP_APLL1_D2, "apll1_d2", "apll1_ck", 1, 2),
68*4882a593Smuzhiyun FACTOR(CLK_TOP_APLL1_D4, "apll1_d4", "rg_apll1_d2_en", 1, 2),
69*4882a593Smuzhiyun FACTOR(CLK_TOP_APLL1_D8, "apll1_d8", "rg_apll1_d4_en", 1, 2),
70*4882a593Smuzhiyun FACTOR(CLK_TOP_APLL2, "apll2_ck", "apll2", 1, 1),
71*4882a593Smuzhiyun FACTOR(CLK_TOP_APLL2_D2, "apll2_d2", "apll2_ck", 1, 2),
72*4882a593Smuzhiyun FACTOR(CLK_TOP_APLL2_D4, "apll2_d4", "rg_apll2_d2_en", 1, 2),
73*4882a593Smuzhiyun FACTOR(CLK_TOP_APLL2_D8, "apll2_d8", "rg_apll2_d4_en", 1, 2),
74*4882a593Smuzhiyun FACTOR(CLK_TOP_CLK26M, "clk26m_ck", "clk26m", 1, 1),
75*4882a593Smuzhiyun FACTOR(CLK_TOP_CLK26M_D2, "clk26m_d2", "clk26m", 1, 2),
76*4882a593Smuzhiyun FACTOR(CLK_TOP_MIPI_26M, "mipi_26m", "clk26m", 1, 1),
77*4882a593Smuzhiyun FACTOR(CLK_TOP_TVDPLL, "tvdpll_ck", "tvdpll", 1, 1),
78*4882a593Smuzhiyun FACTOR(CLK_TOP_TVDPLL_D2, "tvdpll_d2", "tvdpll_ck", 1, 2),
79*4882a593Smuzhiyun FACTOR(CLK_TOP_TVDPLL_D4, "tvdpll_d4", "tvdpll_ck", 1, 4),
80*4882a593Smuzhiyun FACTOR(CLK_TOP_TVDPLL_D8, "tvdpll_d8", "tvdpll_ck", 1, 8),
81*4882a593Smuzhiyun FACTOR(CLK_TOP_TVDPLL_D16, "tvdpll_d16", "tvdpll_ck", 1, 16),
82*4882a593Smuzhiyun FACTOR(CLK_TOP_AHB_INFRA_D2, "ahb_infra_d2", "ahb_infra_sel", 1, 2),
83*4882a593Smuzhiyun FACTOR(CLK_TOP_NFI1X, "nfi1x_ck", "nfi2x_pad_sel", 1, 2),
84*4882a593Smuzhiyun FACTOR(CLK_TOP_ETH_D2, "eth_d2_ck", "eth_sel", 1, 2),
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun static const char * const uart0_parents[] __initconst = {
88*4882a593Smuzhiyun "clk26m_ck",
89*4882a593Smuzhiyun "univpll_d24"
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun static const char * const gfmux_emi1x_parents[] __initconst = {
93*4882a593Smuzhiyun "clk26m_ck",
94*4882a593Smuzhiyun "dmpll_ck"
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static const char * const emi_ddrphy_parents[] __initconst = {
98*4882a593Smuzhiyun "gfmux_emi1x_sel",
99*4882a593Smuzhiyun "gfmux_emi1x_sel"
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static const char * const ahb_infra_parents[] __initconst = {
103*4882a593Smuzhiyun "clk_null",
104*4882a593Smuzhiyun "clk26m_ck",
105*4882a593Smuzhiyun "mainpll_d11",
106*4882a593Smuzhiyun "clk_null",
107*4882a593Smuzhiyun "mainpll_d12",
108*4882a593Smuzhiyun "clk_null",
109*4882a593Smuzhiyun "clk_null",
110*4882a593Smuzhiyun "clk_null",
111*4882a593Smuzhiyun "clk_null",
112*4882a593Smuzhiyun "clk_null",
113*4882a593Smuzhiyun "clk_null",
114*4882a593Smuzhiyun "clk_null",
115*4882a593Smuzhiyun "mainpll_d10"
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun static const char * const csw_mux_mfg_parents[] __initconst = {
119*4882a593Smuzhiyun "clk_null",
120*4882a593Smuzhiyun "clk_null",
121*4882a593Smuzhiyun "univpll_d3",
122*4882a593Smuzhiyun "univpll_d2",
123*4882a593Smuzhiyun "clk26m_ck",
124*4882a593Smuzhiyun "mainpll_d4",
125*4882a593Smuzhiyun "univpll_d24",
126*4882a593Smuzhiyun "mmpll380m"
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun static const char * const msdc0_parents[] __initconst = {
130*4882a593Smuzhiyun "clk26m_ck",
131*4882a593Smuzhiyun "univpll_d6",
132*4882a593Smuzhiyun "mainpll_d8",
133*4882a593Smuzhiyun "univpll_d8",
134*4882a593Smuzhiyun "mainpll_d16",
135*4882a593Smuzhiyun "mmpll_200m",
136*4882a593Smuzhiyun "mainpll_d12",
137*4882a593Smuzhiyun "mmpll_d2"
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static const char * const camtg_mm_parents[] __initconst = {
141*4882a593Smuzhiyun "clk_null",
142*4882a593Smuzhiyun "clk26m_ck",
143*4882a593Smuzhiyun "usb_phy48m_ck",
144*4882a593Smuzhiyun "clk_null",
145*4882a593Smuzhiyun "univpll_d6"
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun static const char * const pwm_mm_parents[] __initconst = {
149*4882a593Smuzhiyun "clk26m_ck",
150*4882a593Smuzhiyun "univpll_d12"
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun static const char * const uart1_parents[] __initconst = {
154*4882a593Smuzhiyun "clk26m_ck",
155*4882a593Smuzhiyun "univpll_d24"
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun static const char * const msdc1_parents[] __initconst = {
159*4882a593Smuzhiyun "clk26m_ck",
160*4882a593Smuzhiyun "univpll_d6",
161*4882a593Smuzhiyun "mainpll_d8",
162*4882a593Smuzhiyun "univpll_d8",
163*4882a593Smuzhiyun "mainpll_d16",
164*4882a593Smuzhiyun "mmpll_200m",
165*4882a593Smuzhiyun "mainpll_d12",
166*4882a593Smuzhiyun "mmpll_d2"
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun static const char * const spm_52m_parents[] __initconst = {
170*4882a593Smuzhiyun "clk26m_ck",
171*4882a593Smuzhiyun "univpll_d24"
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun static const char * const pmicspi_parents[] __initconst = {
175*4882a593Smuzhiyun "univpll_d20",
176*4882a593Smuzhiyun "usb_phy48m_ck",
177*4882a593Smuzhiyun "univpll_d16",
178*4882a593Smuzhiyun "clk26m_ck"
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun static const char * const qaxi_aud26m_parents[] __initconst = {
182*4882a593Smuzhiyun "clk26m_ck",
183*4882a593Smuzhiyun "ahb_infra_sel"
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static const char * const aud_intbus_parents[] __initconst = {
187*4882a593Smuzhiyun "clk_null",
188*4882a593Smuzhiyun "clk26m_ck",
189*4882a593Smuzhiyun "mainpll_d22",
190*4882a593Smuzhiyun "clk_null",
191*4882a593Smuzhiyun "mainpll_d11"
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun static const char * const nfi2x_pad_parents[] __initconst = {
195*4882a593Smuzhiyun "clk_null",
196*4882a593Smuzhiyun "clk_null",
197*4882a593Smuzhiyun "clk_null",
198*4882a593Smuzhiyun "clk_null",
199*4882a593Smuzhiyun "clk_null",
200*4882a593Smuzhiyun "clk_null",
201*4882a593Smuzhiyun "clk_null",
202*4882a593Smuzhiyun "clk_null",
203*4882a593Smuzhiyun "clk26m_ck",
204*4882a593Smuzhiyun "clk_null",
205*4882a593Smuzhiyun "clk_null",
206*4882a593Smuzhiyun "clk_null",
207*4882a593Smuzhiyun "clk_null",
208*4882a593Smuzhiyun "clk_null",
209*4882a593Smuzhiyun "clk_null",
210*4882a593Smuzhiyun "clk_null",
211*4882a593Smuzhiyun "clk_null",
212*4882a593Smuzhiyun "mainpll_d12",
213*4882a593Smuzhiyun "mainpll_d8",
214*4882a593Smuzhiyun "clk_null",
215*4882a593Smuzhiyun "mainpll_d6",
216*4882a593Smuzhiyun "clk_null",
217*4882a593Smuzhiyun "clk_null",
218*4882a593Smuzhiyun "clk_null",
219*4882a593Smuzhiyun "clk_null",
220*4882a593Smuzhiyun "clk_null",
221*4882a593Smuzhiyun "clk_null",
222*4882a593Smuzhiyun "clk_null",
223*4882a593Smuzhiyun "clk_null",
224*4882a593Smuzhiyun "clk_null",
225*4882a593Smuzhiyun "clk_null",
226*4882a593Smuzhiyun "clk_null",
227*4882a593Smuzhiyun "mainpll_d4",
228*4882a593Smuzhiyun "clk_null",
229*4882a593Smuzhiyun "clk_null",
230*4882a593Smuzhiyun "clk_null",
231*4882a593Smuzhiyun "clk_null",
232*4882a593Smuzhiyun "clk_null",
233*4882a593Smuzhiyun "clk_null",
234*4882a593Smuzhiyun "clk_null",
235*4882a593Smuzhiyun "clk_null",
236*4882a593Smuzhiyun "clk_null",
237*4882a593Smuzhiyun "clk_null",
238*4882a593Smuzhiyun "clk_null",
239*4882a593Smuzhiyun "clk_null",
240*4882a593Smuzhiyun "clk_null",
241*4882a593Smuzhiyun "clk_null",
242*4882a593Smuzhiyun "clk_null",
243*4882a593Smuzhiyun "clk_null",
244*4882a593Smuzhiyun "clk_null",
245*4882a593Smuzhiyun "clk_null",
246*4882a593Smuzhiyun "clk_null",
247*4882a593Smuzhiyun "clk_null",
248*4882a593Smuzhiyun "clk_null",
249*4882a593Smuzhiyun "clk_null",
250*4882a593Smuzhiyun "clk_null",
251*4882a593Smuzhiyun "clk_null",
252*4882a593Smuzhiyun "clk_null",
253*4882a593Smuzhiyun "clk_null",
254*4882a593Smuzhiyun "clk_null",
255*4882a593Smuzhiyun "clk_null",
256*4882a593Smuzhiyun "clk_null",
257*4882a593Smuzhiyun "clk_null",
258*4882a593Smuzhiyun "clk_null",
259*4882a593Smuzhiyun "clk_null",
260*4882a593Smuzhiyun "clk_null",
261*4882a593Smuzhiyun "clk_null",
262*4882a593Smuzhiyun "clk_null",
263*4882a593Smuzhiyun "clk_null",
264*4882a593Smuzhiyun "clk_null",
265*4882a593Smuzhiyun "clk_null",
266*4882a593Smuzhiyun "clk_null",
267*4882a593Smuzhiyun "clk_null",
268*4882a593Smuzhiyun "clk_null",
269*4882a593Smuzhiyun "clk_null",
270*4882a593Smuzhiyun "clk_null",
271*4882a593Smuzhiyun "clk_null",
272*4882a593Smuzhiyun "clk_null",
273*4882a593Smuzhiyun "clk_null",
274*4882a593Smuzhiyun "clk_null",
275*4882a593Smuzhiyun "clk_null",
276*4882a593Smuzhiyun "mainpll_d10",
277*4882a593Smuzhiyun "mainpll_d7",
278*4882a593Smuzhiyun "clk_null",
279*4882a593Smuzhiyun "mainpll_d5"
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun static const char * const nfi1x_pad_parents[] __initconst = {
283*4882a593Smuzhiyun "ahb_infra_sel",
284*4882a593Smuzhiyun "nfi1x_ck"
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun static const char * const mfg_mm_parents[] __initconst = {
288*4882a593Smuzhiyun "clk_null",
289*4882a593Smuzhiyun "clk_null",
290*4882a593Smuzhiyun "clk_null",
291*4882a593Smuzhiyun "clk_null",
292*4882a593Smuzhiyun "clk_null",
293*4882a593Smuzhiyun "clk_null",
294*4882a593Smuzhiyun "clk_null",
295*4882a593Smuzhiyun "clk_null",
296*4882a593Smuzhiyun "csw_mux_mfg_sel",
297*4882a593Smuzhiyun "clk_null",
298*4882a593Smuzhiyun "clk_null",
299*4882a593Smuzhiyun "clk_null",
300*4882a593Smuzhiyun "clk_null",
301*4882a593Smuzhiyun "clk_null",
302*4882a593Smuzhiyun "clk_null",
303*4882a593Smuzhiyun "clk_null",
304*4882a593Smuzhiyun "mainpll_d3",
305*4882a593Smuzhiyun "clk_null",
306*4882a593Smuzhiyun "clk_null",
307*4882a593Smuzhiyun "clk_null",
308*4882a593Smuzhiyun "clk_null",
309*4882a593Smuzhiyun "clk_null",
310*4882a593Smuzhiyun "clk_null",
311*4882a593Smuzhiyun "clk_null",
312*4882a593Smuzhiyun "clk_null",
313*4882a593Smuzhiyun "clk_null",
314*4882a593Smuzhiyun "clk_null",
315*4882a593Smuzhiyun "clk_null",
316*4882a593Smuzhiyun "clk_null",
317*4882a593Smuzhiyun "clk_null",
318*4882a593Smuzhiyun "clk_null",
319*4882a593Smuzhiyun "clk_null",
320*4882a593Smuzhiyun "clk_null",
321*4882a593Smuzhiyun "mainpll_d5",
322*4882a593Smuzhiyun "mainpll_d7",
323*4882a593Smuzhiyun "clk_null",
324*4882a593Smuzhiyun "mainpll_d14"
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun static const char * const ddrphycfg_parents[] __initconst = {
328*4882a593Smuzhiyun "clk26m_ck",
329*4882a593Smuzhiyun "mainpll_d16"
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun static const char * const smi_mm_parents[] __initconst = {
333*4882a593Smuzhiyun "clk26m_ck",
334*4882a593Smuzhiyun "clk_null",
335*4882a593Smuzhiyun "clk_null",
336*4882a593Smuzhiyun "clk_null",
337*4882a593Smuzhiyun "clk_null",
338*4882a593Smuzhiyun "clk_null",
339*4882a593Smuzhiyun "clk_null",
340*4882a593Smuzhiyun "clk_null",
341*4882a593Smuzhiyun "clk_null",
342*4882a593Smuzhiyun "univpll_d4",
343*4882a593Smuzhiyun "mainpll_d7",
344*4882a593Smuzhiyun "clk_null",
345*4882a593Smuzhiyun "mainpll_d14"
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun static const char * const usb_78m_parents[] __initconst = {
349*4882a593Smuzhiyun "clk_null",
350*4882a593Smuzhiyun "clk26m_ck",
351*4882a593Smuzhiyun "univpll_d16",
352*4882a593Smuzhiyun "clk_null",
353*4882a593Smuzhiyun "mainpll_d20"
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun static const char * const scam_mm_parents[] __initconst = {
357*4882a593Smuzhiyun "clk_null",
358*4882a593Smuzhiyun "clk26m_ck",
359*4882a593Smuzhiyun "mainpll_d14",
360*4882a593Smuzhiyun "clk_null",
361*4882a593Smuzhiyun "mainpll_d12"
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun static const char * const spinor_parents[] __initconst = {
365*4882a593Smuzhiyun "clk26m_d2",
366*4882a593Smuzhiyun "clk26m_ck",
367*4882a593Smuzhiyun "mainpll_d40",
368*4882a593Smuzhiyun "univpll_d24",
369*4882a593Smuzhiyun "univpll_d20",
370*4882a593Smuzhiyun "mainpll_d20",
371*4882a593Smuzhiyun "mainpll_d16",
372*4882a593Smuzhiyun "univpll_d12"
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun static const char * const msdc2_parents[] __initconst = {
376*4882a593Smuzhiyun "clk26m_ck",
377*4882a593Smuzhiyun "univpll_d6",
378*4882a593Smuzhiyun "mainpll_d8",
379*4882a593Smuzhiyun "univpll_d8",
380*4882a593Smuzhiyun "mainpll_d16",
381*4882a593Smuzhiyun "mmpll_200m",
382*4882a593Smuzhiyun "mainpll_d12",
383*4882a593Smuzhiyun "mmpll_d2"
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun static const char * const eth_parents[] __initconst = {
387*4882a593Smuzhiyun "clk26m_ck",
388*4882a593Smuzhiyun "mainpll_d40",
389*4882a593Smuzhiyun "univpll_d24",
390*4882a593Smuzhiyun "univpll_d20",
391*4882a593Smuzhiyun "mainpll_d20"
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun static const char * const vdec_mm_parents[] __initconst = {
395*4882a593Smuzhiyun "clk26m_ck",
396*4882a593Smuzhiyun "univpll_d4",
397*4882a593Smuzhiyun "mainpll_d4",
398*4882a593Smuzhiyun "univpll_d5",
399*4882a593Smuzhiyun "univpll_d6",
400*4882a593Smuzhiyun "mainpll_d6"
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun static const char * const dpi0_mm_parents[] __initconst = {
404*4882a593Smuzhiyun "clk26m_ck",
405*4882a593Smuzhiyun "lvdspll_ck",
406*4882a593Smuzhiyun "lvdspll_d2",
407*4882a593Smuzhiyun "lvdspll_d4",
408*4882a593Smuzhiyun "lvdspll_d8"
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun static const char * const dpi1_mm_parents[] __initconst = {
412*4882a593Smuzhiyun "clk26m_ck",
413*4882a593Smuzhiyun "tvdpll_d2",
414*4882a593Smuzhiyun "tvdpll_d4",
415*4882a593Smuzhiyun "tvdpll_d8",
416*4882a593Smuzhiyun "tvdpll_d16"
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun static const char * const axi_mfg_in_parents[] __initconst = {
420*4882a593Smuzhiyun "clk26m_ck",
421*4882a593Smuzhiyun "mainpll_d11",
422*4882a593Smuzhiyun "univpll_d24",
423*4882a593Smuzhiyun "mmpll380m"
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun static const char * const slow_mfg_parents[] __initconst = {
427*4882a593Smuzhiyun "clk26m_ck",
428*4882a593Smuzhiyun "univpll_d12",
429*4882a593Smuzhiyun "univpll_d24"
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun static const char * const aud1_parents[] __initconst = {
433*4882a593Smuzhiyun "clk26m_ck",
434*4882a593Smuzhiyun "apll1_ck"
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun static const char * const aud2_parents[] __initconst = {
438*4882a593Smuzhiyun "clk26m_ck",
439*4882a593Smuzhiyun "apll2_ck"
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun static const char * const aud_engen1_parents[] __initconst = {
443*4882a593Smuzhiyun "clk26m_ck",
444*4882a593Smuzhiyun "rg_apll1_d2_en",
445*4882a593Smuzhiyun "rg_apll1_d4_en",
446*4882a593Smuzhiyun "rg_apll1_d8_en"
447*4882a593Smuzhiyun };
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun static const char * const aud_engen2_parents[] __initconst = {
450*4882a593Smuzhiyun "clk26m_ck",
451*4882a593Smuzhiyun "rg_apll2_d2_en",
452*4882a593Smuzhiyun "rg_apll2_d4_en",
453*4882a593Smuzhiyun "rg_apll2_d8_en"
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun static const char * const i2c_parents[] __initconst = {
457*4882a593Smuzhiyun "clk26m_ck",
458*4882a593Smuzhiyun "univpll_d20",
459*4882a593Smuzhiyun "univpll_d16",
460*4882a593Smuzhiyun "univpll_d12"
461*4882a593Smuzhiyun };
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun static const char * const aud_i2s0_m_parents[] __initconst = {
464*4882a593Smuzhiyun "rg_aud1",
465*4882a593Smuzhiyun "rg_aud2"
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun static const char * const pwm_parents[] __initconst = {
469*4882a593Smuzhiyun "clk26m_ck",
470*4882a593Smuzhiyun "univpll_d12"
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun static const char * const spi_parents[] __initconst = {
474*4882a593Smuzhiyun "clk26m_ck",
475*4882a593Smuzhiyun "univpll_d12",
476*4882a593Smuzhiyun "univpll_d8",
477*4882a593Smuzhiyun "univpll_d6"
478*4882a593Smuzhiyun };
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun static const char * const aud_spdifin_parents[] __initconst = {
481*4882a593Smuzhiyun "clk26m_ck",
482*4882a593Smuzhiyun "univpll_d2"
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun static const char * const uart2_parents[] __initconst = {
486*4882a593Smuzhiyun "clk26m_ck",
487*4882a593Smuzhiyun "univpll_d24"
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun static const char * const bsi_parents[] __initconst = {
491*4882a593Smuzhiyun "clk26m_ck",
492*4882a593Smuzhiyun "mainpll_d10",
493*4882a593Smuzhiyun "mainpll_d12",
494*4882a593Smuzhiyun "mainpll_d20"
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun static const char * const dbg_atclk_parents[] __initconst = {
498*4882a593Smuzhiyun "clk_null",
499*4882a593Smuzhiyun "clk26m_ck",
500*4882a593Smuzhiyun "mainpll_d5",
501*4882a593Smuzhiyun "clk_null",
502*4882a593Smuzhiyun "univpll_d5"
503*4882a593Smuzhiyun };
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun static const char * const csw_nfiecc_parents[] __initconst = {
506*4882a593Smuzhiyun "clk_null",
507*4882a593Smuzhiyun "mainpll_d7",
508*4882a593Smuzhiyun "mainpll_d6",
509*4882a593Smuzhiyun "clk_null",
510*4882a593Smuzhiyun "mainpll_d5"
511*4882a593Smuzhiyun };
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun static const char * const nfiecc_parents[] __initconst = {
514*4882a593Smuzhiyun "clk_null",
515*4882a593Smuzhiyun "nfi2x_pad_sel",
516*4882a593Smuzhiyun "mainpll_d4",
517*4882a593Smuzhiyun "clk_null",
518*4882a593Smuzhiyun "csw_nfiecc_sel"
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun static struct mtk_composite top_muxes[] __initdata = {
522*4882a593Smuzhiyun /* CLK_MUX_SEL0 */
523*4882a593Smuzhiyun MUX(CLK_TOP_UART0_SEL, "uart0_sel", uart0_parents,
524*4882a593Smuzhiyun 0x000, 0, 1),
525*4882a593Smuzhiyun MUX(CLK_TOP_GFMUX_EMI1X_SEL, "gfmux_emi1x_sel", gfmux_emi1x_parents,
526*4882a593Smuzhiyun 0x000, 1, 1),
527*4882a593Smuzhiyun MUX(CLK_TOP_EMI_DDRPHY_SEL, "emi_ddrphy_sel", emi_ddrphy_parents,
528*4882a593Smuzhiyun 0x000, 2, 1),
529*4882a593Smuzhiyun MUX(CLK_TOP_AHB_INFRA_SEL, "ahb_infra_sel", ahb_infra_parents,
530*4882a593Smuzhiyun 0x000, 4, 4),
531*4882a593Smuzhiyun MUX(CLK_TOP_CSW_MUX_MFG_SEL, "csw_mux_mfg_sel", csw_mux_mfg_parents,
532*4882a593Smuzhiyun 0x000, 8, 3),
533*4882a593Smuzhiyun MUX(CLK_TOP_MSDC0_SEL, "msdc0_sel", msdc0_parents,
534*4882a593Smuzhiyun 0x000, 11, 3),
535*4882a593Smuzhiyun MUX(CLK_TOP_CAMTG_MM_SEL, "camtg_mm_sel", camtg_mm_parents,
536*4882a593Smuzhiyun 0x000, 15, 3),
537*4882a593Smuzhiyun MUX(CLK_TOP_PWM_MM_SEL, "pwm_mm_sel", pwm_mm_parents,
538*4882a593Smuzhiyun 0x000, 18, 1),
539*4882a593Smuzhiyun MUX(CLK_TOP_UART1_SEL, "uart1_sel", uart1_parents,
540*4882a593Smuzhiyun 0x000, 19, 1),
541*4882a593Smuzhiyun MUX(CLK_TOP_MSDC1_SEL, "msdc1_sel", msdc1_parents,
542*4882a593Smuzhiyun 0x000, 20, 3),
543*4882a593Smuzhiyun MUX(CLK_TOP_SPM_52M_SEL, "spm_52m_sel", spm_52m_parents,
544*4882a593Smuzhiyun 0x000, 23, 1),
545*4882a593Smuzhiyun MUX(CLK_TOP_PMICSPI_SEL, "pmicspi_sel", pmicspi_parents,
546*4882a593Smuzhiyun 0x000, 24, 2),
547*4882a593Smuzhiyun MUX(CLK_TOP_QAXI_AUD26M_SEL, "qaxi_aud26m_sel", qaxi_aud26m_parents,
548*4882a593Smuzhiyun 0x000, 26, 1),
549*4882a593Smuzhiyun MUX(CLK_TOP_AUD_INTBUS_SEL, "aud_intbus_sel", aud_intbus_parents,
550*4882a593Smuzhiyun 0x000, 27, 3),
551*4882a593Smuzhiyun /* CLK_MUX_SEL1 */
552*4882a593Smuzhiyun MUX(CLK_TOP_NFI2X_PAD_SEL, "nfi2x_pad_sel", nfi2x_pad_parents,
553*4882a593Smuzhiyun 0x004, 0, 7),
554*4882a593Smuzhiyun MUX(CLK_TOP_NFI1X_PAD_SEL, "nfi1x_pad_sel", nfi1x_pad_parents,
555*4882a593Smuzhiyun 0x004, 7, 1),
556*4882a593Smuzhiyun MUX(CLK_TOP_MFG_MM_SEL, "mfg_mm_sel", mfg_mm_parents,
557*4882a593Smuzhiyun 0x004, 8, 6),
558*4882a593Smuzhiyun MUX(CLK_TOP_DDRPHYCFG_SEL, "ddrphycfg_sel", ddrphycfg_parents,
559*4882a593Smuzhiyun 0x004, 15, 1),
560*4882a593Smuzhiyun MUX(CLK_TOP_SMI_MM_SEL, "smi_mm_sel", smi_mm_parents,
561*4882a593Smuzhiyun 0x004, 16, 4),
562*4882a593Smuzhiyun MUX(CLK_TOP_USB_78M_SEL, "usb_78m_sel", usb_78m_parents,
563*4882a593Smuzhiyun 0x004, 20, 3),
564*4882a593Smuzhiyun MUX(CLK_TOP_SCAM_MM_SEL, "scam_mm_sel", scam_mm_parents,
565*4882a593Smuzhiyun 0x004, 23, 3),
566*4882a593Smuzhiyun /* CLK_MUX_SEL8 */
567*4882a593Smuzhiyun MUX(CLK_TOP_SPINOR_SEL, "spinor_sel", spinor_parents,
568*4882a593Smuzhiyun 0x040, 0, 3),
569*4882a593Smuzhiyun MUX(CLK_TOP_MSDC2_SEL, "msdc2_sel", msdc2_parents,
570*4882a593Smuzhiyun 0x040, 3, 3),
571*4882a593Smuzhiyun MUX(CLK_TOP_ETH_SEL, "eth_sel", eth_parents,
572*4882a593Smuzhiyun 0x040, 6, 3),
573*4882a593Smuzhiyun MUX(CLK_TOP_VDEC_MM_SEL, "vdec_mm_sel", vdec_mm_parents,
574*4882a593Smuzhiyun 0x040, 9, 3),
575*4882a593Smuzhiyun MUX(CLK_TOP_DPI0_MM_SEL, "dpi0_mm_sel", dpi0_mm_parents,
576*4882a593Smuzhiyun 0x040, 12, 3),
577*4882a593Smuzhiyun MUX(CLK_TOP_DPI1_MM_SEL, "dpi1_mm_sel", dpi1_mm_parents,
578*4882a593Smuzhiyun 0x040, 15, 3),
579*4882a593Smuzhiyun MUX(CLK_TOP_AXI_MFG_IN_SEL, "axi_mfg_in_sel", axi_mfg_in_parents,
580*4882a593Smuzhiyun 0x040, 18, 2),
581*4882a593Smuzhiyun MUX(CLK_TOP_SLOW_MFG_SEL, "slow_mfg_sel", slow_mfg_parents,
582*4882a593Smuzhiyun 0x040, 20, 2),
583*4882a593Smuzhiyun MUX(CLK_TOP_AUD1_SEL, "aud1_sel", aud1_parents,
584*4882a593Smuzhiyun 0x040, 22, 1),
585*4882a593Smuzhiyun MUX(CLK_TOP_AUD2_SEL, "aud2_sel", aud2_parents,
586*4882a593Smuzhiyun 0x040, 23, 1),
587*4882a593Smuzhiyun MUX(CLK_TOP_AUD_ENGEN1_SEL, "aud_engen1_sel", aud_engen1_parents,
588*4882a593Smuzhiyun 0x040, 24, 2),
589*4882a593Smuzhiyun MUX(CLK_TOP_AUD_ENGEN2_SEL, "aud_engen2_sel", aud_engen2_parents,
590*4882a593Smuzhiyun 0x040, 26, 2),
591*4882a593Smuzhiyun MUX(CLK_TOP_I2C_SEL, "i2c_sel", i2c_parents,
592*4882a593Smuzhiyun 0x040, 28, 2),
593*4882a593Smuzhiyun /* CLK_SEL_9 */
594*4882a593Smuzhiyun MUX(CLK_TOP_AUD_I2S0_M_SEL, "aud_i2s0_m_sel", aud_i2s0_m_parents,
595*4882a593Smuzhiyun 0x044, 12, 1),
596*4882a593Smuzhiyun MUX(CLK_TOP_AUD_I2S1_M_SEL, "aud_i2s1_m_sel", aud_i2s0_m_parents,
597*4882a593Smuzhiyun 0x044, 13, 1),
598*4882a593Smuzhiyun MUX(CLK_TOP_AUD_I2S2_M_SEL, "aud_i2s2_m_sel", aud_i2s0_m_parents,
599*4882a593Smuzhiyun 0x044, 14, 1),
600*4882a593Smuzhiyun MUX(CLK_TOP_AUD_I2S3_M_SEL, "aud_i2s3_m_sel", aud_i2s0_m_parents,
601*4882a593Smuzhiyun 0x044, 15, 1),
602*4882a593Smuzhiyun MUX(CLK_TOP_AUD_I2S4_M_SEL, "aud_i2s4_m_sel", aud_i2s0_m_parents,
603*4882a593Smuzhiyun 0x044, 16, 1),
604*4882a593Smuzhiyun MUX(CLK_TOP_AUD_I2S5_M_SEL, "aud_i2s5_m_sel", aud_i2s0_m_parents,
605*4882a593Smuzhiyun 0x044, 17, 1),
606*4882a593Smuzhiyun MUX(CLK_TOP_AUD_SPDIF_B_SEL, "aud_spdif_b_sel", aud_i2s0_m_parents,
607*4882a593Smuzhiyun 0x044, 18, 1),
608*4882a593Smuzhiyun /* CLK_MUX_SEL13 */
609*4882a593Smuzhiyun MUX(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents,
610*4882a593Smuzhiyun 0x07c, 0, 1),
611*4882a593Smuzhiyun MUX(CLK_TOP_SPI_SEL, "spi_sel", spi_parents,
612*4882a593Smuzhiyun 0x07c, 1, 2),
613*4882a593Smuzhiyun MUX(CLK_TOP_AUD_SPDIFIN_SEL, "aud_spdifin_sel", aud_spdifin_parents,
614*4882a593Smuzhiyun 0x07c, 3, 1),
615*4882a593Smuzhiyun MUX(CLK_TOP_UART2_SEL, "uart2_sel", uart2_parents,
616*4882a593Smuzhiyun 0x07c, 4, 1),
617*4882a593Smuzhiyun MUX(CLK_TOP_BSI_SEL, "bsi_sel", bsi_parents,
618*4882a593Smuzhiyun 0x07c, 5, 2),
619*4882a593Smuzhiyun MUX(CLK_TOP_DBG_ATCLK_SEL, "dbg_atclk_sel", dbg_atclk_parents,
620*4882a593Smuzhiyun 0x07c, 7, 3),
621*4882a593Smuzhiyun MUX(CLK_TOP_CSW_NFIECC_SEL, "csw_nfiecc_sel", csw_nfiecc_parents,
622*4882a593Smuzhiyun 0x07c, 10, 3),
623*4882a593Smuzhiyun MUX(CLK_TOP_NFIECC_SEL, "nfiecc_sel", nfiecc_parents,
624*4882a593Smuzhiyun 0x07c, 13, 3),
625*4882a593Smuzhiyun };
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun static const char * const ifr_mux1_parents[] __initconst = {
628*4882a593Smuzhiyun "clk26m_ck",
629*4882a593Smuzhiyun "armpll",
630*4882a593Smuzhiyun "univpll",
631*4882a593Smuzhiyun "mainpll_d2"
632*4882a593Smuzhiyun };
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun static const char * const ifr_eth_25m_parents[] __initconst = {
635*4882a593Smuzhiyun "eth_d2_ck",
636*4882a593Smuzhiyun "rg_eth"
637*4882a593Smuzhiyun };
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun static const char * const ifr_i2c0_parents[] __initconst = {
640*4882a593Smuzhiyun "ahb_infra_d2",
641*4882a593Smuzhiyun "rg_i2c"
642*4882a593Smuzhiyun };
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun static const struct mtk_composite ifr_muxes[] __initconst = {
645*4882a593Smuzhiyun MUX(CLK_IFR_MUX1_SEL, "ifr_mux1_sel", ifr_mux1_parents, 0x000,
646*4882a593Smuzhiyun 2, 2),
647*4882a593Smuzhiyun MUX(CLK_IFR_ETH_25M_SEL, "ifr_eth_25m_sel", ifr_eth_25m_parents, 0x080,
648*4882a593Smuzhiyun 0, 1),
649*4882a593Smuzhiyun MUX(CLK_IFR_I2C0_SEL, "ifr_i2c0_sel", ifr_i2c0_parents, 0x080,
650*4882a593Smuzhiyun 1, 1),
651*4882a593Smuzhiyun MUX(CLK_IFR_I2C1_SEL, "ifr_i2c1_sel", ifr_i2c0_parents, 0x080,
652*4882a593Smuzhiyun 2, 1),
653*4882a593Smuzhiyun MUX(CLK_IFR_I2C2_SEL, "ifr_i2c2_sel", ifr_i2c0_parents, 0x080,
654*4882a593Smuzhiyun 3, 1),
655*4882a593Smuzhiyun };
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun #define DIV_ADJ(_id, _name, _parent, _reg, _shift, _width) { \
658*4882a593Smuzhiyun .id = _id, \
659*4882a593Smuzhiyun .name = _name, \
660*4882a593Smuzhiyun .parent_name = _parent, \
661*4882a593Smuzhiyun .div_reg = _reg, \
662*4882a593Smuzhiyun .div_shift = _shift, \
663*4882a593Smuzhiyun .div_width = _width, \
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun static const struct mtk_clk_divider top_adj_divs[] = {
667*4882a593Smuzhiyun DIV_ADJ(CLK_TOP_APLL12_CK_DIV0, "apll12_ck_div0", "aud_i2s0_m_sel",
668*4882a593Smuzhiyun 0x0048, 0, 8),
669*4882a593Smuzhiyun DIV_ADJ(CLK_TOP_APLL12_CK_DIV1, "apll12_ck_div1", "aud_i2s1_m_sel",
670*4882a593Smuzhiyun 0x0048, 8, 8),
671*4882a593Smuzhiyun DIV_ADJ(CLK_TOP_APLL12_CK_DIV2, "apll12_ck_div2", "aud_i2s2_m_sel",
672*4882a593Smuzhiyun 0x0048, 16, 8),
673*4882a593Smuzhiyun DIV_ADJ(CLK_TOP_APLL12_CK_DIV3, "apll12_ck_div3", "aud_i2s3_m_sel",
674*4882a593Smuzhiyun 0x0048, 24, 8),
675*4882a593Smuzhiyun DIV_ADJ(CLK_TOP_APLL12_CK_DIV4, "apll12_ck_div4", "aud_i2s4_m_sel",
676*4882a593Smuzhiyun 0x004c, 0, 8),
677*4882a593Smuzhiyun DIV_ADJ(CLK_TOP_APLL12_CK_DIV4B, "apll12_ck_div4b", "apll12_div4",
678*4882a593Smuzhiyun 0x004c, 8, 8),
679*4882a593Smuzhiyun DIV_ADJ(CLK_TOP_APLL12_CK_DIV5, "apll12_ck_div5", "aud_i2s5_m_sel",
680*4882a593Smuzhiyun 0x004c, 16, 8),
681*4882a593Smuzhiyun DIV_ADJ(CLK_TOP_APLL12_CK_DIV5B, "apll12_ck_div5b", "apll12_div5",
682*4882a593Smuzhiyun 0x004c, 24, 8),
683*4882a593Smuzhiyun DIV_ADJ(CLK_TOP_APLL12_CK_DIV6, "apll12_ck_div6", "aud_spdif_b_sel",
684*4882a593Smuzhiyun 0x0078, 0, 8),
685*4882a593Smuzhiyun };
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun #define DIV_ADJ_FLAG(_id, _name, _parent, _reg, _shift, _width, _flag) { \
688*4882a593Smuzhiyun .id = _id, \
689*4882a593Smuzhiyun .name = _name, \
690*4882a593Smuzhiyun .parent_name = _parent, \
691*4882a593Smuzhiyun .div_reg = _reg, \
692*4882a593Smuzhiyun .div_shift = _shift, \
693*4882a593Smuzhiyun .div_width = _width, \
694*4882a593Smuzhiyun .clk_divider_flags = _flag, \
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun static const struct mtk_clk_divider apmixed_adj_divs[] = {
698*4882a593Smuzhiyun DIV_ADJ_FLAG(CLK_APMIXED_HDMI_REF, "hdmi_ref", "tvdpll",
699*4882a593Smuzhiyun 0x1c4, 24, 3, CLK_DIVIDER_POWER_OF_TWO),
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun static const struct mtk_gate_regs top0_cg_regs = {
703*4882a593Smuzhiyun .set_ofs = 0x50,
704*4882a593Smuzhiyun .clr_ofs = 0x80,
705*4882a593Smuzhiyun .sta_ofs = 0x20,
706*4882a593Smuzhiyun };
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun static const struct mtk_gate_regs top1_cg_regs = {
709*4882a593Smuzhiyun .set_ofs = 0x54,
710*4882a593Smuzhiyun .clr_ofs = 0x84,
711*4882a593Smuzhiyun .sta_ofs = 0x24,
712*4882a593Smuzhiyun };
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun static const struct mtk_gate_regs top2_cg_regs = {
715*4882a593Smuzhiyun .set_ofs = 0x6c,
716*4882a593Smuzhiyun .clr_ofs = 0x9c,
717*4882a593Smuzhiyun .sta_ofs = 0x3c,
718*4882a593Smuzhiyun };
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun static const struct mtk_gate_regs top3_cg_regs = {
721*4882a593Smuzhiyun .set_ofs = 0xa0,
722*4882a593Smuzhiyun .clr_ofs = 0xb0,
723*4882a593Smuzhiyun .sta_ofs = 0x70,
724*4882a593Smuzhiyun };
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun static const struct mtk_gate_regs top4_cg_regs = {
727*4882a593Smuzhiyun .set_ofs = 0xa4,
728*4882a593Smuzhiyun .clr_ofs = 0xb4,
729*4882a593Smuzhiyun .sta_ofs = 0x74,
730*4882a593Smuzhiyun };
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun static const struct mtk_gate_regs top5_cg_regs = {
733*4882a593Smuzhiyun .set_ofs = 0x44,
734*4882a593Smuzhiyun .clr_ofs = 0x44,
735*4882a593Smuzhiyun .sta_ofs = 0x44,
736*4882a593Smuzhiyun };
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun #define GATE_TOP0(_id, _name, _parent, _shift) { \
739*4882a593Smuzhiyun .id = _id, \
740*4882a593Smuzhiyun .name = _name, \
741*4882a593Smuzhiyun .parent_name = _parent, \
742*4882a593Smuzhiyun .regs = &top0_cg_regs, \
743*4882a593Smuzhiyun .shift = _shift, \
744*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr, \
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun #define GATE_TOP0_I(_id, _name, _parent, _shift) { \
748*4882a593Smuzhiyun .id = _id, \
749*4882a593Smuzhiyun .name = _name, \
750*4882a593Smuzhiyun .parent_name = _parent, \
751*4882a593Smuzhiyun .regs = &top0_cg_regs, \
752*4882a593Smuzhiyun .shift = _shift, \
753*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr_inv, \
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun #define GATE_TOP1(_id, _name, _parent, _shift) { \
757*4882a593Smuzhiyun .id = _id, \
758*4882a593Smuzhiyun .name = _name, \
759*4882a593Smuzhiyun .parent_name = _parent, \
760*4882a593Smuzhiyun .regs = &top1_cg_regs, \
761*4882a593Smuzhiyun .shift = _shift, \
762*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr, \
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun #define GATE_TOP2(_id, _name, _parent, _shift) { \
766*4882a593Smuzhiyun .id = _id, \
767*4882a593Smuzhiyun .name = _name, \
768*4882a593Smuzhiyun .parent_name = _parent, \
769*4882a593Smuzhiyun .regs = &top2_cg_regs, \
770*4882a593Smuzhiyun .shift = _shift, \
771*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr, \
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun #define GATE_TOP2_I(_id, _name, _parent, _shift) { \
775*4882a593Smuzhiyun .id = _id, \
776*4882a593Smuzhiyun .name = _name, \
777*4882a593Smuzhiyun .parent_name = _parent, \
778*4882a593Smuzhiyun .regs = &top2_cg_regs, \
779*4882a593Smuzhiyun .shift = _shift, \
780*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr_inv, \
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun #define GATE_TOP3(_id, _name, _parent, _shift) { \
784*4882a593Smuzhiyun .id = _id, \
785*4882a593Smuzhiyun .name = _name, \
786*4882a593Smuzhiyun .parent_name = _parent, \
787*4882a593Smuzhiyun .regs = &top3_cg_regs, \
788*4882a593Smuzhiyun .shift = _shift, \
789*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr, \
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun #define GATE_TOP4_I(_id, _name, _parent, _shift) { \
793*4882a593Smuzhiyun .id = _id, \
794*4882a593Smuzhiyun .name = _name, \
795*4882a593Smuzhiyun .parent_name = _parent, \
796*4882a593Smuzhiyun .regs = &top4_cg_regs, \
797*4882a593Smuzhiyun .shift = _shift, \
798*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr_inv, \
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun #define GATE_TOP5(_id, _name, _parent, _shift) { \
802*4882a593Smuzhiyun .id = _id, \
803*4882a593Smuzhiyun .name = _name, \
804*4882a593Smuzhiyun .parent_name = _parent, \
805*4882a593Smuzhiyun .regs = &top5_cg_regs, \
806*4882a593Smuzhiyun .shift = _shift, \
807*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_no_setclr, \
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun static const struct mtk_gate top_clks[] __initconst = {
811*4882a593Smuzhiyun /* TOP0 */
812*4882a593Smuzhiyun GATE_TOP0(CLK_TOP_PWM_MM, "pwm_mm", "pwm_mm_sel", 0),
813*4882a593Smuzhiyun GATE_TOP0(CLK_TOP_CAM_MM, "cam_mm", "camtg_mm_sel", 1),
814*4882a593Smuzhiyun GATE_TOP0(CLK_TOP_MFG_MM, "mfg_mm", "mfg_mm_sel", 2),
815*4882a593Smuzhiyun GATE_TOP0(CLK_TOP_SPM_52M, "spm_52m", "spm_52m_sel", 3),
816*4882a593Smuzhiyun GATE_TOP0_I(CLK_TOP_MIPI_26M_DBG, "mipi_26m_dbg", "mipi_26m", 4),
817*4882a593Smuzhiyun GATE_TOP0(CLK_TOP_SCAM_MM, "scam_mm", "scam_mm_sel", 5),
818*4882a593Smuzhiyun GATE_TOP0(CLK_TOP_SMI_MM, "smi_mm", "smi_mm_sel", 9),
819*4882a593Smuzhiyun /* TOP1 */
820*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_THEM, "them", "ahb_infra_sel", 1),
821*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_APDMA, "apdma", "ahb_infra_sel", 2),
822*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_I2C0, "i2c0", "ifr_i2c0_sel", 3),
823*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_I2C1, "i2c1", "ifr_i2c1_sel", 4),
824*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_AUXADC1, "auxadc1", "ahb_infra_sel", 5),
825*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_NFI, "nfi", "nfi1x_pad_sel", 6),
826*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_NFIECC, "nfiecc", "rg_nfiecc", 7),
827*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_DEBUGSYS, "debugsys", "rg_dbg_atclk", 8),
828*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_PWM, "pwm", "ahb_infra_sel", 9),
829*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_UART0, "uart0", "uart0_sel", 10),
830*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_UART1, "uart1", "uart1_sel", 11),
831*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_BTIF, "btif", "ahb_infra_sel", 12),
832*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_USB, "usb", "usb_78m", 13),
833*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_FLASHIF_26M, "flashif_26m", "clk26m_ck", 14),
834*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_AUXADC2, "auxadc2", "ahb_infra_sel", 15),
835*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_I2C2, "i2c2", "ifr_i2c2_sel", 16),
836*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_MSDC0, "msdc0", "msdc0_sel", 17),
837*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_MSDC1, "msdc1", "msdc1_sel", 18),
838*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_NFI2X, "nfi2x", "nfi2x_pad_sel", 19),
839*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_PMICWRAP_AP, "pwrap_ap", "clk26m_ck", 20),
840*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_SEJ, "sej", "ahb_infra_sel", 21),
841*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_MEMSLP_DLYER, "memslp_dlyer", "clk26m_ck", 22),
842*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_SPI, "spi", "spi_sel", 23),
843*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_APXGPT, "apxgpt", "clk26m_ck", 24),
844*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_AUDIO, "audio", "clk26m_ck", 25),
845*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_PMICWRAP_MD, "pwrap_md", "clk26m_ck", 27),
846*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_PMICWRAP_CONN, "pwrap_conn", "clk26m_ck", 28),
847*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_PMICWRAP_26M, "pwrap_26m", "clk26m_ck", 29),
848*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_AUX_ADC, "aux_adc", "clk26m_ck", 30),
849*4882a593Smuzhiyun GATE_TOP1(CLK_TOP_AUX_TP, "aux_tp", "clk26m_ck", 31),
850*4882a593Smuzhiyun /* TOP2 */
851*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_MSDC2, "msdc2", "ahb_infra_sel", 0),
852*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_RBIST, "rbist", "univpll_d12", 1),
853*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_NFI_BUS, "nfi_bus", "ahb_infra_sel", 2),
854*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_GCE, "gce", "ahb_infra_sel", 4),
855*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_TRNG, "trng", "ahb_infra_sel", 5),
856*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_SEJ_13M, "sej_13m", "clk26m_ck", 6),
857*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_AES, "aes", "ahb_infra_sel", 7),
858*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_PWM_B, "pwm_b", "rg_pwm_infra", 8),
859*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_PWM1_FB, "pwm1_fb", "rg_pwm_infra", 9),
860*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_PWM2_FB, "pwm2_fb", "rg_pwm_infra", 10),
861*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_PWM3_FB, "pwm3_fb", "rg_pwm_infra", 11),
862*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_PWM4_FB, "pwm4_fb", "rg_pwm_infra", 12),
863*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_PWM5_FB, "pwm5_fb", "rg_pwm_infra", 13),
864*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_USB_1P, "usb_1p", "usb_78m", 14),
865*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_FLASHIF_FREERUN, "flashif_freerun", "ahb_infra_sel",
866*4882a593Smuzhiyun 15),
867*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_26M_HDMI_SIFM, "hdmi_sifm_26m", "clk26m_ck", 16),
868*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_26M_CEC, "cec_26m", "clk26m_ck", 17),
869*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_32K_CEC, "cec_32k", "clk32k", 18),
870*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_66M_ETH, "eth_66m", "ahb_infra_d2", 19),
871*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_133M_ETH, "eth_133m", "ahb_infra_sel", 20),
872*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_FETH_25M, "feth_25m", "ifr_eth_25m_sel", 21),
873*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_FETH_50M, "feth_50m", "rg_eth", 22),
874*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_FLASHIF_AXI, "flashif_axi", "ahb_infra_sel", 23),
875*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_USBIF, "usbif", "ahb_infra_sel", 24),
876*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_UART2, "uart2", "rg_uart2", 25),
877*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_BSI, "bsi", "ahb_infra_sel", 26),
878*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_GCPU_B, "gcpu_b", "ahb_infra_sel", 27),
879*4882a593Smuzhiyun GATE_TOP2_I(CLK_TOP_MSDC0_INFRA, "msdc0_infra", "msdc0", 28),
880*4882a593Smuzhiyun GATE_TOP2_I(CLK_TOP_MSDC1_INFRA, "msdc1_infra", "msdc1", 29),
881*4882a593Smuzhiyun GATE_TOP2_I(CLK_TOP_MSDC2_INFRA, "msdc2_infra", "rg_msdc2", 30),
882*4882a593Smuzhiyun GATE_TOP2(CLK_TOP_USB_78M, "usb_78m", "usb_78m_sel", 31),
883*4882a593Smuzhiyun /* TOP3 */
884*4882a593Smuzhiyun GATE_TOP3(CLK_TOP_RG_SPINOR, "rg_spinor", "spinor_sel", 0),
885*4882a593Smuzhiyun GATE_TOP3(CLK_TOP_RG_MSDC2, "rg_msdc2", "msdc2_sel", 1),
886*4882a593Smuzhiyun GATE_TOP3(CLK_TOP_RG_ETH, "rg_eth", "eth_sel", 2),
887*4882a593Smuzhiyun GATE_TOP3(CLK_TOP_RG_VDEC, "rg_vdec", "vdec_mm_sel", 3),
888*4882a593Smuzhiyun GATE_TOP3(CLK_TOP_RG_FDPI0, "rg_fdpi0", "dpi0_mm_sel", 4),
889*4882a593Smuzhiyun GATE_TOP3(CLK_TOP_RG_FDPI1, "rg_fdpi1", "dpi1_mm_sel", 5),
890*4882a593Smuzhiyun GATE_TOP3(CLK_TOP_RG_AXI_MFG, "rg_axi_mfg", "axi_mfg_in_sel", 6),
891*4882a593Smuzhiyun GATE_TOP3(CLK_TOP_RG_SLOW_MFG, "rg_slow_mfg", "slow_mfg_sel", 7),
892*4882a593Smuzhiyun GATE_TOP3(CLK_TOP_RG_AUD1, "rg_aud1", "aud1_sel", 8),
893*4882a593Smuzhiyun GATE_TOP3(CLK_TOP_RG_AUD2, "rg_aud2", "aud2_sel", 9),
894*4882a593Smuzhiyun GATE_TOP3(CLK_TOP_RG_AUD_ENGEN1, "rg_aud_engen1", "aud_engen1_sel", 10),
895*4882a593Smuzhiyun GATE_TOP3(CLK_TOP_RG_AUD_ENGEN2, "rg_aud_engen2", "aud_engen2_sel", 11),
896*4882a593Smuzhiyun GATE_TOP3(CLK_TOP_RG_I2C, "rg_i2c", "i2c_sel", 12),
897*4882a593Smuzhiyun GATE_TOP3(CLK_TOP_RG_PWM_INFRA, "rg_pwm_infra", "pwm_sel", 13),
898*4882a593Smuzhiyun GATE_TOP3(CLK_TOP_RG_AUD_SPDIF_IN, "rg_aud_spdif_in", "aud_spdifin_sel",
899*4882a593Smuzhiyun 14),
900*4882a593Smuzhiyun GATE_TOP3(CLK_TOP_RG_UART2, "rg_uart2", "uart2_sel", 15),
901*4882a593Smuzhiyun GATE_TOP3(CLK_TOP_RG_BSI, "rg_bsi", "bsi_sel", 16),
902*4882a593Smuzhiyun GATE_TOP3(CLK_TOP_RG_DBG_ATCLK, "rg_dbg_atclk", "dbg_atclk_sel", 17),
903*4882a593Smuzhiyun GATE_TOP3(CLK_TOP_RG_NFIECC, "rg_nfiecc", "nfiecc_sel", 18),
904*4882a593Smuzhiyun /* TOP4 */
905*4882a593Smuzhiyun GATE_TOP4_I(CLK_TOP_RG_APLL1_D2_EN, "rg_apll1_d2_en", "apll1_d2", 8),
906*4882a593Smuzhiyun GATE_TOP4_I(CLK_TOP_RG_APLL1_D4_EN, "rg_apll1_d4_en", "apll1_d4", 9),
907*4882a593Smuzhiyun GATE_TOP4_I(CLK_TOP_RG_APLL1_D8_EN, "rg_apll1_d8_en", "apll1_d8", 10),
908*4882a593Smuzhiyun GATE_TOP4_I(CLK_TOP_RG_APLL2_D2_EN, "rg_apll2_d2_en", "apll2_d2", 11),
909*4882a593Smuzhiyun GATE_TOP4_I(CLK_TOP_RG_APLL2_D4_EN, "rg_apll2_d4_en", "apll2_d4", 12),
910*4882a593Smuzhiyun GATE_TOP4_I(CLK_TOP_RG_APLL2_D8_EN, "rg_apll2_d8_en", "apll2_d8", 13),
911*4882a593Smuzhiyun /* TOP5 */
912*4882a593Smuzhiyun GATE_TOP5(CLK_TOP_APLL12_DIV0, "apll12_div0", "apll12_ck_div0", 0),
913*4882a593Smuzhiyun GATE_TOP5(CLK_TOP_APLL12_DIV1, "apll12_div1", "apll12_ck_div1", 1),
914*4882a593Smuzhiyun GATE_TOP5(CLK_TOP_APLL12_DIV2, "apll12_div2", "apll12_ck_div2", 2),
915*4882a593Smuzhiyun GATE_TOP5(CLK_TOP_APLL12_DIV3, "apll12_div3", "apll12_ck_div3", 3),
916*4882a593Smuzhiyun GATE_TOP5(CLK_TOP_APLL12_DIV4, "apll12_div4", "apll12_ck_div4", 4),
917*4882a593Smuzhiyun GATE_TOP5(CLK_TOP_APLL12_DIV4B, "apll12_div4b", "apll12_ck_div4b", 5),
918*4882a593Smuzhiyun GATE_TOP5(CLK_TOP_APLL12_DIV5, "apll12_div5", "apll12_ck_div5", 6),
919*4882a593Smuzhiyun GATE_TOP5(CLK_TOP_APLL12_DIV5B, "apll12_div5b", "apll12_ck_div5b", 7),
920*4882a593Smuzhiyun GATE_TOP5(CLK_TOP_APLL12_DIV6, "apll12_div6", "apll12_ck_div6", 8),
921*4882a593Smuzhiyun };
922*4882a593Smuzhiyun
mtk_topckgen_init(struct device_node * node)923*4882a593Smuzhiyun static void __init mtk_topckgen_init(struct device_node *node)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
926*4882a593Smuzhiyun int r;
927*4882a593Smuzhiyun void __iomem *base;
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun base = of_iomap(node, 0);
930*4882a593Smuzhiyun if (!base) {
931*4882a593Smuzhiyun pr_err("%s(): ioremap failed\n", __func__);
932*4882a593Smuzhiyun return;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(MT8167_CLK_TOP_NR_CLK);
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun mtk_clk_register_fixed_clks(fixed_clks, ARRAY_SIZE(fixed_clks),
938*4882a593Smuzhiyun clk_data);
939*4882a593Smuzhiyun mtk_clk_register_gates(node, top_clks, ARRAY_SIZE(top_clks), clk_data);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs), clk_data);
942*4882a593Smuzhiyun mtk_clk_register_composites(top_muxes, ARRAY_SIZE(top_muxes), base,
943*4882a593Smuzhiyun &mt8167_clk_lock, clk_data);
944*4882a593Smuzhiyun mtk_clk_register_dividers(top_adj_divs, ARRAY_SIZE(top_adj_divs),
945*4882a593Smuzhiyun base, &mt8167_clk_lock, clk_data);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
948*4882a593Smuzhiyun if (r)
949*4882a593Smuzhiyun pr_err("%s(): could not register clock provider: %d\n",
950*4882a593Smuzhiyun __func__, r);
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun CLK_OF_DECLARE(mtk_topckgen, "mediatek,mt8167-topckgen", mtk_topckgen_init);
953*4882a593Smuzhiyun
mtk_infracfg_init(struct device_node * node)954*4882a593Smuzhiyun static void __init mtk_infracfg_init(struct device_node *node)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
957*4882a593Smuzhiyun int r;
958*4882a593Smuzhiyun void __iomem *base;
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun base = of_iomap(node, 0);
961*4882a593Smuzhiyun if (!base) {
962*4882a593Smuzhiyun pr_err("%s(): ioremap failed\n", __func__);
963*4882a593Smuzhiyun return;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_IFR_NR_CLK);
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun mtk_clk_register_composites(ifr_muxes, ARRAY_SIZE(ifr_muxes), base,
969*4882a593Smuzhiyun &mt8167_clk_lock, clk_data);
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
972*4882a593Smuzhiyun if (r)
973*4882a593Smuzhiyun pr_err("%s(): could not register clock provider: %d\n",
974*4882a593Smuzhiyun __func__, r);
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun CLK_OF_DECLARE(mtk_infracfg, "mediatek,mt8167-infracfg", mtk_infracfg_init);
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun #define MT8167_PLL_FMAX (2500UL * MHZ)
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun #define CON0_MT8167_RST_BAR BIT(27)
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun #define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
983*4882a593Smuzhiyun _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, \
984*4882a593Smuzhiyun _pcw_shift, _div_table) { \
985*4882a593Smuzhiyun .id = _id, \
986*4882a593Smuzhiyun .name = _name, \
987*4882a593Smuzhiyun .reg = _reg, \
988*4882a593Smuzhiyun .pwr_reg = _pwr_reg, \
989*4882a593Smuzhiyun .en_mask = _en_mask, \
990*4882a593Smuzhiyun .flags = _flags, \
991*4882a593Smuzhiyun .rst_bar_mask = CON0_MT8167_RST_BAR, \
992*4882a593Smuzhiyun .fmax = MT8167_PLL_FMAX, \
993*4882a593Smuzhiyun .pcwbits = _pcwbits, \
994*4882a593Smuzhiyun .pd_reg = _pd_reg, \
995*4882a593Smuzhiyun .pd_shift = _pd_shift, \
996*4882a593Smuzhiyun .tuner_reg = _tuner_reg, \
997*4882a593Smuzhiyun .pcw_reg = _pcw_reg, \
998*4882a593Smuzhiyun .pcw_shift = _pcw_shift, \
999*4882a593Smuzhiyun .div_table = _div_table, \
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
1003*4882a593Smuzhiyun _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, \
1004*4882a593Smuzhiyun _pcw_shift) \
1005*4882a593Smuzhiyun PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
1006*4882a593Smuzhiyun _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift, \
1007*4882a593Smuzhiyun NULL)
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun static const struct mtk_pll_div_table mmpll_div_table[] = {
1010*4882a593Smuzhiyun { .div = 0, .freq = MT8167_PLL_FMAX },
1011*4882a593Smuzhiyun { .div = 1, .freq = 1000000000 },
1012*4882a593Smuzhiyun { .div = 2, .freq = 604500000 },
1013*4882a593Smuzhiyun { .div = 3, .freq = 253500000 },
1014*4882a593Smuzhiyun { .div = 4, .freq = 126750000 },
1015*4882a593Smuzhiyun { } /* sentinel */
1016*4882a593Smuzhiyun };
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun static const struct mtk_pll_data plls[] = {
1019*4882a593Smuzhiyun PLL(CLK_APMIXED_ARMPLL, "armpll", 0x0100, 0x0110, 0x00000001, 0,
1020*4882a593Smuzhiyun 21, 0x0104, 24, 0, 0x0104, 0),
1021*4882a593Smuzhiyun PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x0120, 0x0130, 0x00000001,
1022*4882a593Smuzhiyun HAVE_RST_BAR, 21, 0x0124, 24, 0, 0x0124, 0),
1023*4882a593Smuzhiyun PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x0140, 0x0150, 0x30000001,
1024*4882a593Smuzhiyun HAVE_RST_BAR, 7, 0x0144, 24, 0, 0x0144, 0),
1025*4882a593Smuzhiyun PLL_B(CLK_APMIXED_MMPLL, "mmpll", 0x0160, 0x0170, 0x00000001, 0,
1026*4882a593Smuzhiyun 21, 0x0164, 24, 0, 0x0164, 0, mmpll_div_table),
1027*4882a593Smuzhiyun PLL(CLK_APMIXED_APLL1, "apll1", 0x0180, 0x0190, 0x00000001, 0,
1028*4882a593Smuzhiyun 31, 0x0180, 1, 0x0194, 0x0184, 0),
1029*4882a593Smuzhiyun PLL(CLK_APMIXED_APLL2, "apll2", 0x01A0, 0x01B0, 0x00000001, 0,
1030*4882a593Smuzhiyun 31, 0x01A0, 1, 0x01B4, 0x01A4, 0),
1031*4882a593Smuzhiyun PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x01C0, 0x01D0, 0x00000001, 0,
1032*4882a593Smuzhiyun 21, 0x01C4, 24, 0, 0x01C4, 0),
1033*4882a593Smuzhiyun PLL(CLK_APMIXED_LVDSPLL, "lvdspll", 0x01E0, 0x01F0, 0x00000001, 0,
1034*4882a593Smuzhiyun 21, 0x01E4, 24, 0, 0x01E4, 0),
1035*4882a593Smuzhiyun };
1036*4882a593Smuzhiyun
mtk_apmixedsys_init(struct device_node * node)1037*4882a593Smuzhiyun static void __init mtk_apmixedsys_init(struct device_node *node)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
1040*4882a593Smuzhiyun void __iomem *base;
1041*4882a593Smuzhiyun int r;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun base = of_iomap(node, 0);
1044*4882a593Smuzhiyun if (!base) {
1045*4882a593Smuzhiyun pr_err("%s(): ioremap failed\n", __func__);
1046*4882a593Smuzhiyun return;
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(MT8167_CLK_APMIXED_NR_CLK);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data);
1052*4882a593Smuzhiyun mtk_clk_register_dividers(apmixed_adj_divs, ARRAY_SIZE(apmixed_adj_divs),
1053*4882a593Smuzhiyun base, &mt8167_clk_lock, clk_data);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1056*4882a593Smuzhiyun if (r)
1057*4882a593Smuzhiyun pr_err("%s(): could not register clock provider: %d\n",
1058*4882a593Smuzhiyun __func__, r);
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun CLK_OF_DECLARE(mtk_apmixedsys, "mediatek,mt8167-apmixedsys",
1062*4882a593Smuzhiyun mtk_apmixedsys_init);
1063