xref: /OK3568_Linux_fs/kernel/drivers/clk/mediatek/clk-mt8135.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014 MediaTek Inc.
4*4882a593Smuzhiyun  * Author: James Liao <jamesjj.liao@mediatek.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/of_address.h>
10*4882a593Smuzhiyun #include <linux/slab.h>
11*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
12*4882a593Smuzhiyun #include <dt-bindings/clock/mt8135-clk.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "clk-mtk.h"
15*4882a593Smuzhiyun #include "clk-gate.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun static DEFINE_SPINLOCK(mt8135_clk_lock);
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun static const struct mtk_fixed_factor root_clk_alias[] __initconst = {
20*4882a593Smuzhiyun 	FACTOR(CLK_TOP_DSI0_LNTC_DSICLK, "dsi0_lntc_dsiclk", "clk_null", 1, 1),
21*4882a593Smuzhiyun 	FACTOR(CLK_TOP_HDMITX_CLKDIG_CTS, "hdmitx_clkdig_cts", "clk_null", 1, 1),
22*4882a593Smuzhiyun 	FACTOR(CLK_TOP_CLKPH_MCK, "clkph_mck", "clk_null", 1, 1),
23*4882a593Smuzhiyun 	FACTOR(CLK_TOP_CPUM_TCK_IN, "cpum_tck_in", "clk_null", 1, 1),
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun static const struct mtk_fixed_factor top_divs[] __initconst = {
27*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MAINPLL_806M, "mainpll_806m", "mainpll", 1, 2),
28*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MAINPLL_537P3M, "mainpll_537p3m", "mainpll", 1, 3),
29*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MAINPLL_322P4M, "mainpll_322p4m", "mainpll", 1, 5),
30*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MAINPLL_230P3M, "mainpll_230p3m", "mainpll", 1, 7),
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_624M, "univpll_624m", "univpll", 1, 2),
33*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_416M, "univpll_416m", "univpll", 1, 3),
34*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_249P6M, "univpll_249p6m", "univpll", 1, 5),
35*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_178P3M, "univpll_178p3m", "univpll", 1, 7),
36*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_48M, "univpll_48m", "univpll", 1, 26),
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll", 1, 2),
39*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL_D3, "mmpll_d3", "mmpll", 1, 3),
40*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL_D5, "mmpll_d5", "mmpll", 1, 5),
41*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL_D7, "mmpll_d7", "mmpll", 1, 7),
42*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL_D4, "mmpll_d4", "mmpll_d2", 1, 2),
43*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MMPLL_D6, "mmpll_d6", "mmpll_d3", 1, 2),
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "mainpll_806m", 1, 1),
46*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D4, "syspll_d4", "mainpll_806m", 1, 2),
47*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D6, "syspll_d6", "mainpll_806m", 1, 3),
48*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D8, "syspll_d8", "mainpll_806m", 1, 4),
49*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D10, "syspll_d10", "mainpll_806m", 1, 5),
50*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D12, "syspll_d12", "mainpll_806m", 1, 6),
51*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D16, "syspll_d16", "mainpll_806m", 1, 8),
52*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D24, "syspll_d24", "mainpll_806m", 1, 12),
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D3, "syspll_d3", "mainpll_537p3m", 1, 1),
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D2P5, "syspll_d2p5", "mainpll_322p4m", 2, 1),
57*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "mainpll_322p4m", 1, 1),
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	FACTOR(CLK_TOP_SYSPLL_D3P5, "syspll_d3p5", "mainpll_230p3m", 2, 1),
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll_624m", 1, 2),
62*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univpll_624m", 1, 4),
63*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL1_D6, "univpll1_d6", "univpll_624m", 1, 6),
64*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL1_D8, "univpll1_d8", "univpll_624m", 1, 8),
65*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL1_D10, "univpll1_d10", "univpll_624m", 1, 10),
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univpll_416m", 1, 2),
68*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univpll_416m", 1, 4),
69*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL2_D6, "univpll2_d6", "univpll_416m", 1, 6),
70*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univpll_416m", 1, 8),
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll_416m", 1, 1),
73*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll_249p6m", 1, 1),
74*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll_178p3m", 1, 1),
75*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D10, "univpll_d10", "univpll_249p6m", 1, 2),
76*4882a593Smuzhiyun 	FACTOR(CLK_TOP_UNIVPLL_D26, "univpll_d26", "univpll_48m", 1, 1),
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL, "apll_ck", "audpll", 1, 1),
79*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL_D4, "apll_d4", "audpll", 1, 4),
80*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL_D8, "apll_d8", "audpll", 1, 8),
81*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL_D16, "apll_d16", "audpll", 1, 16),
82*4882a593Smuzhiyun 	FACTOR(CLK_TOP_APLL_D24, "apll_d24", "audpll", 1, 24),
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	FACTOR(CLK_TOP_LVDSPLL_D2, "lvdspll_d2", "lvdspll", 1, 2),
85*4882a593Smuzhiyun 	FACTOR(CLK_TOP_LVDSPLL_D4, "lvdspll_d4", "lvdspll", 1, 4),
86*4882a593Smuzhiyun 	FACTOR(CLK_TOP_LVDSPLL_D8, "lvdspll_d8", "lvdspll", 1, 8),
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	FACTOR(CLK_TOP_LVDSTX_CLKDIG_CT, "lvdstx_clkdig_cts", "lvdspll", 1, 1),
89*4882a593Smuzhiyun 	FACTOR(CLK_TOP_VPLL_DPIX, "vpll_dpix_ck", "lvdspll", 1, 1),
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	FACTOR(CLK_TOP_TVHDMI_H, "tvhdmi_h_ck", "tvdpll", 1, 1),
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	FACTOR(CLK_TOP_HDMITX_CLKDIG_D2, "hdmitx_clkdig_d2", "hdmitx_clkdig_cts", 1, 2),
94*4882a593Smuzhiyun 	FACTOR(CLK_TOP_HDMITX_CLKDIG_D3, "hdmitx_clkdig_d3", "hdmitx_clkdig_cts", 1, 3),
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	FACTOR(CLK_TOP_TVHDMI_D2, "tvhdmi_d2", "tvhdmi_h_ck", 1, 2),
97*4882a593Smuzhiyun 	FACTOR(CLK_TOP_TVHDMI_D4, "tvhdmi_d4", "tvhdmi_h_ck", 1, 4),
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	FACTOR(CLK_TOP_MEMPLL_MCK_D4, "mempll_mck_d4", "clkph_mck", 1, 4),
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun static const char * const axi_parents[] __initconst = {
103*4882a593Smuzhiyun 	"clk26m",
104*4882a593Smuzhiyun 	"syspll_d3",
105*4882a593Smuzhiyun 	"syspll_d4",
106*4882a593Smuzhiyun 	"syspll_d6",
107*4882a593Smuzhiyun 	"univpll_d5",
108*4882a593Smuzhiyun 	"univpll2_d2",
109*4882a593Smuzhiyun 	"syspll_d3p5"
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun static const char * const smi_parents[] __initconst = {
113*4882a593Smuzhiyun 	"clk26m",
114*4882a593Smuzhiyun 	"clkph_mck",
115*4882a593Smuzhiyun 	"syspll_d2p5",
116*4882a593Smuzhiyun 	"syspll_d3",
117*4882a593Smuzhiyun 	"syspll_d8",
118*4882a593Smuzhiyun 	"univpll_d5",
119*4882a593Smuzhiyun 	"univpll1_d2",
120*4882a593Smuzhiyun 	"univpll1_d6",
121*4882a593Smuzhiyun 	"mmpll_d3",
122*4882a593Smuzhiyun 	"mmpll_d4",
123*4882a593Smuzhiyun 	"mmpll_d5",
124*4882a593Smuzhiyun 	"mmpll_d6",
125*4882a593Smuzhiyun 	"mmpll_d7",
126*4882a593Smuzhiyun 	"vdecpll",
127*4882a593Smuzhiyun 	"lvdspll"
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun static const char * const mfg_parents[] __initconst = {
131*4882a593Smuzhiyun 	"clk26m",
132*4882a593Smuzhiyun 	"univpll1_d4",
133*4882a593Smuzhiyun 	"syspll_d2",
134*4882a593Smuzhiyun 	"syspll_d2p5",
135*4882a593Smuzhiyun 	"syspll_d3",
136*4882a593Smuzhiyun 	"univpll_d5",
137*4882a593Smuzhiyun 	"univpll1_d2",
138*4882a593Smuzhiyun 	"mmpll_d2",
139*4882a593Smuzhiyun 	"mmpll_d3",
140*4882a593Smuzhiyun 	"mmpll_d4",
141*4882a593Smuzhiyun 	"mmpll_d5",
142*4882a593Smuzhiyun 	"mmpll_d6",
143*4882a593Smuzhiyun 	"mmpll_d7"
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun static const char * const irda_parents[] __initconst = {
147*4882a593Smuzhiyun 	"clk26m",
148*4882a593Smuzhiyun 	"univpll2_d8",
149*4882a593Smuzhiyun 	"univpll1_d6"
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun static const char * const cam_parents[] __initconst = {
153*4882a593Smuzhiyun 	"clk26m",
154*4882a593Smuzhiyun 	"syspll_d3",
155*4882a593Smuzhiyun 	"syspll_d3p5",
156*4882a593Smuzhiyun 	"syspll_d4",
157*4882a593Smuzhiyun 	"univpll_d5",
158*4882a593Smuzhiyun 	"univpll2_d2",
159*4882a593Smuzhiyun 	"univpll_d7",
160*4882a593Smuzhiyun 	"univpll1_d4"
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static const char * const aud_intbus_parents[] __initconst = {
164*4882a593Smuzhiyun 	"clk26m",
165*4882a593Smuzhiyun 	"syspll_d6",
166*4882a593Smuzhiyun 	"univpll_d10"
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun static const char * const jpg_parents[] __initconst = {
170*4882a593Smuzhiyun 	"clk26m",
171*4882a593Smuzhiyun 	"syspll_d5",
172*4882a593Smuzhiyun 	"syspll_d4",
173*4882a593Smuzhiyun 	"syspll_d3",
174*4882a593Smuzhiyun 	"univpll_d7",
175*4882a593Smuzhiyun 	"univpll2_d2",
176*4882a593Smuzhiyun 	"univpll_d5"
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun static const char * const disp_parents[] __initconst = {
180*4882a593Smuzhiyun 	"clk26m",
181*4882a593Smuzhiyun 	"syspll_d3p5",
182*4882a593Smuzhiyun 	"syspll_d3",
183*4882a593Smuzhiyun 	"univpll2_d2",
184*4882a593Smuzhiyun 	"univpll_d5",
185*4882a593Smuzhiyun 	"univpll1_d2",
186*4882a593Smuzhiyun 	"lvdspll",
187*4882a593Smuzhiyun 	"vdecpll"
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun static const char * const msdc30_parents[] __initconst = {
191*4882a593Smuzhiyun 	"clk26m",
192*4882a593Smuzhiyun 	"syspll_d6",
193*4882a593Smuzhiyun 	"syspll_d5",
194*4882a593Smuzhiyun 	"univpll1_d4",
195*4882a593Smuzhiyun 	"univpll2_d4",
196*4882a593Smuzhiyun 	"msdcpll"
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun static const char * const usb20_parents[] __initconst = {
200*4882a593Smuzhiyun 	"clk26m",
201*4882a593Smuzhiyun 	"univpll2_d6",
202*4882a593Smuzhiyun 	"univpll1_d10"
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun static const char * const venc_parents[] __initconst = {
206*4882a593Smuzhiyun 	"clk26m",
207*4882a593Smuzhiyun 	"syspll_d3",
208*4882a593Smuzhiyun 	"syspll_d8",
209*4882a593Smuzhiyun 	"univpll_d5",
210*4882a593Smuzhiyun 	"univpll1_d6",
211*4882a593Smuzhiyun 	"mmpll_d4",
212*4882a593Smuzhiyun 	"mmpll_d5",
213*4882a593Smuzhiyun 	"mmpll_d6"
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun static const char * const spi_parents[] __initconst = {
217*4882a593Smuzhiyun 	"clk26m",
218*4882a593Smuzhiyun 	"syspll_d6",
219*4882a593Smuzhiyun 	"syspll_d8",
220*4882a593Smuzhiyun 	"syspll_d10",
221*4882a593Smuzhiyun 	"univpll1_d6",
222*4882a593Smuzhiyun 	"univpll1_d8"
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun static const char * const uart_parents[] __initconst = {
226*4882a593Smuzhiyun 	"clk26m",
227*4882a593Smuzhiyun 	"univpll2_d8"
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun static const char * const mem_parents[] __initconst = {
231*4882a593Smuzhiyun 	"clk26m",
232*4882a593Smuzhiyun 	"clkph_mck"
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun static const char * const camtg_parents[] __initconst = {
236*4882a593Smuzhiyun 	"clk26m",
237*4882a593Smuzhiyun 	"univpll_d26",
238*4882a593Smuzhiyun 	"univpll1_d6",
239*4882a593Smuzhiyun 	"syspll_d16",
240*4882a593Smuzhiyun 	"syspll_d8"
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun static const char * const audio_parents[] __initconst = {
244*4882a593Smuzhiyun 	"clk26m",
245*4882a593Smuzhiyun 	"syspll_d24"
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun static const char * const fix_parents[] __initconst = {
249*4882a593Smuzhiyun 	"rtc32k",
250*4882a593Smuzhiyun 	"clk26m",
251*4882a593Smuzhiyun 	"univpll_d5",
252*4882a593Smuzhiyun 	"univpll_d7",
253*4882a593Smuzhiyun 	"univpll1_d2",
254*4882a593Smuzhiyun 	"univpll1_d4",
255*4882a593Smuzhiyun 	"univpll1_d6",
256*4882a593Smuzhiyun 	"univpll1_d8"
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun static const char * const vdec_parents[] __initconst = {
260*4882a593Smuzhiyun 	"clk26m",
261*4882a593Smuzhiyun 	"vdecpll",
262*4882a593Smuzhiyun 	"clkph_mck",
263*4882a593Smuzhiyun 	"syspll_d2p5",
264*4882a593Smuzhiyun 	"syspll_d3",
265*4882a593Smuzhiyun 	"syspll_d3p5",
266*4882a593Smuzhiyun 	"syspll_d4",
267*4882a593Smuzhiyun 	"syspll_d5",
268*4882a593Smuzhiyun 	"syspll_d6",
269*4882a593Smuzhiyun 	"syspll_d8",
270*4882a593Smuzhiyun 	"univpll1_d2",
271*4882a593Smuzhiyun 	"univpll2_d2",
272*4882a593Smuzhiyun 	"univpll_d7",
273*4882a593Smuzhiyun 	"univpll_d10",
274*4882a593Smuzhiyun 	"univpll2_d4",
275*4882a593Smuzhiyun 	"lvdspll"
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun static const char * const ddrphycfg_parents[] __initconst = {
279*4882a593Smuzhiyun 	"clk26m",
280*4882a593Smuzhiyun 	"axi_sel",
281*4882a593Smuzhiyun 	"syspll_d12"
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun static const char * const dpilvds_parents[] __initconst = {
285*4882a593Smuzhiyun 	"clk26m",
286*4882a593Smuzhiyun 	"lvdspll",
287*4882a593Smuzhiyun 	"lvdspll_d2",
288*4882a593Smuzhiyun 	"lvdspll_d4",
289*4882a593Smuzhiyun 	"lvdspll_d8"
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun static const char * const pmicspi_parents[] __initconst = {
293*4882a593Smuzhiyun 	"clk26m",
294*4882a593Smuzhiyun 	"univpll2_d6",
295*4882a593Smuzhiyun 	"syspll_d8",
296*4882a593Smuzhiyun 	"syspll_d10",
297*4882a593Smuzhiyun 	"univpll1_d10",
298*4882a593Smuzhiyun 	"mempll_mck_d4",
299*4882a593Smuzhiyun 	"univpll_d26",
300*4882a593Smuzhiyun 	"syspll_d24"
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun static const char * const smi_mfg_as_parents[] __initconst = {
304*4882a593Smuzhiyun 	"clk26m",
305*4882a593Smuzhiyun 	"smi_sel",
306*4882a593Smuzhiyun 	"mfg_sel",
307*4882a593Smuzhiyun 	"mem_sel"
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun static const char * const gcpu_parents[] __initconst = {
311*4882a593Smuzhiyun 	"clk26m",
312*4882a593Smuzhiyun 	"syspll_d4",
313*4882a593Smuzhiyun 	"univpll_d7",
314*4882a593Smuzhiyun 	"syspll_d5",
315*4882a593Smuzhiyun 	"syspll_d6"
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun static const char * const dpi1_parents[] __initconst = {
319*4882a593Smuzhiyun 	"clk26m",
320*4882a593Smuzhiyun 	"tvhdmi_h_ck",
321*4882a593Smuzhiyun 	"tvhdmi_d2",
322*4882a593Smuzhiyun 	"tvhdmi_d4"
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun static const char * const cci_parents[] __initconst = {
326*4882a593Smuzhiyun 	"clk26m",
327*4882a593Smuzhiyun 	"mainpll_537p3m",
328*4882a593Smuzhiyun 	"univpll_d3",
329*4882a593Smuzhiyun 	"syspll_d2p5",
330*4882a593Smuzhiyun 	"syspll_d3",
331*4882a593Smuzhiyun 	"syspll_d5"
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun static const char * const apll_parents[] __initconst = {
335*4882a593Smuzhiyun 	"clk26m",
336*4882a593Smuzhiyun 	"apll_ck",
337*4882a593Smuzhiyun 	"apll_d4",
338*4882a593Smuzhiyun 	"apll_d8",
339*4882a593Smuzhiyun 	"apll_d16",
340*4882a593Smuzhiyun 	"apll_d24"
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun static const char * const hdmipll_parents[] __initconst = {
344*4882a593Smuzhiyun 	"clk26m",
345*4882a593Smuzhiyun 	"hdmitx_clkdig_cts",
346*4882a593Smuzhiyun 	"hdmitx_clkdig_d2",
347*4882a593Smuzhiyun 	"hdmitx_clkdig_d3"
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun static const struct mtk_composite top_muxes[] __initconst = {
351*4882a593Smuzhiyun 	/* CLK_CFG_0 */
352*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
353*4882a593Smuzhiyun 		0x0140, 0, 3, INVALID_MUX_GATE_BIT),
354*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_SMI_SEL, "smi_sel", smi_parents, 0x0140, 8, 4, 15),
355*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents, 0x0140, 16, 4, 23),
356*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_IRDA_SEL, "irda_sel", irda_parents, 0x0140, 24, 2, 31),
357*4882a593Smuzhiyun 	/* CLK_CFG_1 */
358*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_CAM_SEL, "cam_sel", cam_parents, 0x0144, 0, 3, 7),
359*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_AUD_INTBUS_SEL, "aud_intbus_sel", aud_intbus_parents,
360*4882a593Smuzhiyun 		0x0144, 8, 2, 15),
361*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_JPG_SEL, "jpg_sel", jpg_parents, 0x0144, 16, 3, 23),
362*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_DISP_SEL, "disp_sel", disp_parents, 0x0144, 24, 3, 31),
363*4882a593Smuzhiyun 	/* CLK_CFG_2 */
364*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_parents, 0x0148, 0, 3, 7),
365*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MSDC30_2_SEL, "msdc30_2_sel", msdc30_parents, 0x0148, 8, 3, 15),
366*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MSDC30_3_SEL, "msdc30_3_sel", msdc30_parents, 0x0148, 16, 3, 23),
367*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MSDC30_4_SEL, "msdc30_4_sel", msdc30_parents, 0x0148, 24, 3, 31),
368*4882a593Smuzhiyun 	/* CLK_CFG_3 */
369*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_USB20_SEL, "usb20_sel", usb20_parents, 0x014c, 0, 2, 7),
370*4882a593Smuzhiyun 	/* CLK_CFG_4 */
371*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_VENC_SEL, "venc_sel", venc_parents, 0x0150, 8, 3, 15),
372*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_SPI_SEL, "spi_sel", spi_parents, 0x0150, 16, 3, 23),
373*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x0150, 24, 2, 31),
374*4882a593Smuzhiyun 	/* CLK_CFG_6 */
375*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MEM_SEL, "mem_sel", mem_parents, 0x0158, 0, 2, 7),
376*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_CAMTG_SEL, "camtg_sel", camtg_parents, 0x0158, 8, 3, 15),
377*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_AUDIO_SEL, "audio_sel", audio_parents, 0x0158, 24, 2, 31),
378*4882a593Smuzhiyun 	/* CLK_CFG_7 */
379*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_FIX_SEL, "fix_sel", fix_parents, 0x015c, 0, 3, 7),
380*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel", vdec_parents, 0x015c, 8, 4, 15),
381*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_DDRPHYCFG_SEL, "ddrphycfg_sel", ddrphycfg_parents,
382*4882a593Smuzhiyun 		0x015c, 16, 2, 23),
383*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_DPILVDS_SEL, "dpilvds_sel", dpilvds_parents, 0x015c, 24, 3, 31),
384*4882a593Smuzhiyun 	/* CLK_CFG_8 */
385*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_PMICSPI_SEL, "pmicspi_sel", pmicspi_parents, 0x0164, 0, 3, 7),
386*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_MSDC30_0_SEL, "msdc30_0_sel", msdc30_parents, 0x0164, 8, 3, 15),
387*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_SMI_MFG_AS_SEL, "smi_mfg_as_sel", smi_mfg_as_parents,
388*4882a593Smuzhiyun 		0x0164, 16, 2, 23),
389*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_GCPU_SEL, "gcpu_sel", gcpu_parents, 0x0164, 24, 3, 31),
390*4882a593Smuzhiyun 	/* CLK_CFG_9 */
391*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_DPI1_SEL, "dpi1_sel", dpi1_parents, 0x0168, 0, 2, 7),
392*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_CCI_SEL, "cci_sel", cci_parents, 0x0168, 8, 3, 15),
393*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_APLL_SEL, "apll_sel", apll_parents, 0x0168, 16, 3, 23),
394*4882a593Smuzhiyun 	MUX_GATE(CLK_TOP_HDMIPLL_SEL, "hdmipll_sel", hdmipll_parents, 0x0168, 24, 2, 31),
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun static const struct mtk_gate_regs infra_cg_regs = {
398*4882a593Smuzhiyun 	.set_ofs = 0x0040,
399*4882a593Smuzhiyun 	.clr_ofs = 0x0044,
400*4882a593Smuzhiyun 	.sta_ofs = 0x0048,
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun #define GATE_ICG(_id, _name, _parent, _shift) {	\
404*4882a593Smuzhiyun 		.id = _id,					\
405*4882a593Smuzhiyun 		.name = _name,					\
406*4882a593Smuzhiyun 		.parent_name = _parent,				\
407*4882a593Smuzhiyun 		.regs = &infra_cg_regs,				\
408*4882a593Smuzhiyun 		.shift = _shift,				\
409*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr,		\
410*4882a593Smuzhiyun 	}
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun static const struct mtk_gate infra_clks[] __initconst = {
413*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_PMIC_WRAP, "pmic_wrap_ck", "axi_sel", 23),
414*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_PMICSPI, "pmicspi_ck", "pmicspi_sel", 22),
415*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_CCIF1_AP_CTRL, "ccif1_ap_ctrl", "axi_sel", 21),
416*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_CCIF0_AP_CTRL, "ccif0_ap_ctrl", "axi_sel", 20),
417*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_KP, "kp_ck", "axi_sel", 16),
418*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_CPUM, "cpum_ck", "cpum_tck_in", 15),
419*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_M4U, "m4u_ck", "mem_sel", 8),
420*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_MFGAXI, "mfgaxi_ck", "axi_sel", 7),
421*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_DEVAPC, "devapc_ck", "axi_sel", 6),
422*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_AUDIO, "audio_ck", "aud_intbus_sel", 5),
423*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_MFG_BUS, "mfg_bus_ck", "axi_sel", 2),
424*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_SMI, "smi_ck", "smi_sel", 1),
425*4882a593Smuzhiyun 	GATE_ICG(CLK_INFRA_DBGCLK, "dbgclk_ck", "axi_sel", 0),
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun static const struct mtk_gate_regs peri0_cg_regs = {
429*4882a593Smuzhiyun 	.set_ofs = 0x0008,
430*4882a593Smuzhiyun 	.clr_ofs = 0x0010,
431*4882a593Smuzhiyun 	.sta_ofs = 0x0018,
432*4882a593Smuzhiyun };
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun static const struct mtk_gate_regs peri1_cg_regs = {
435*4882a593Smuzhiyun 	.set_ofs = 0x000c,
436*4882a593Smuzhiyun 	.clr_ofs = 0x0014,
437*4882a593Smuzhiyun 	.sta_ofs = 0x001c,
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun #define GATE_PERI0(_id, _name, _parent, _shift) {	\
441*4882a593Smuzhiyun 		.id = _id,					\
442*4882a593Smuzhiyun 		.name = _name,					\
443*4882a593Smuzhiyun 		.parent_name = _parent,				\
444*4882a593Smuzhiyun 		.regs = &peri0_cg_regs,				\
445*4882a593Smuzhiyun 		.shift = _shift,				\
446*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr,		\
447*4882a593Smuzhiyun 	}
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun #define GATE_PERI1(_id, _name, _parent, _shift) {	\
450*4882a593Smuzhiyun 		.id = _id,					\
451*4882a593Smuzhiyun 		.name = _name,					\
452*4882a593Smuzhiyun 		.parent_name = _parent,				\
453*4882a593Smuzhiyun 		.regs = &peri1_cg_regs,				\
454*4882a593Smuzhiyun 		.shift = _shift,				\
455*4882a593Smuzhiyun 		.ops = &mtk_clk_gate_ops_setclr,		\
456*4882a593Smuzhiyun 	}
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun static const struct mtk_gate peri_gates[] __initconst = {
459*4882a593Smuzhiyun 	/* PERI0 */
460*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_I2C5, "i2c5_ck", "axi_sel", 31),
461*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_I2C4, "i2c4_ck", "axi_sel", 30),
462*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_I2C3, "i2c3_ck", "axi_sel", 29),
463*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_I2C2, "i2c2_ck", "axi_sel", 28),
464*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_I2C1, "i2c1_ck", "axi_sel", 27),
465*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_I2C0, "i2c0_ck", "axi_sel", 26),
466*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_UART3, "uart3_ck", "axi_sel", 25),
467*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_UART2, "uart2_ck", "axi_sel", 24),
468*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_UART1, "uart1_ck", "axi_sel", 23),
469*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_UART0, "uart0_ck", "axi_sel", 22),
470*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_IRDA, "irda_ck", "irda_sel", 21),
471*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_NLI, "nli_ck", "axi_sel", 20),
472*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_MD_HIF, "md_hif_ck", "axi_sel", 19),
473*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_AP_HIF, "ap_hif_ck", "axi_sel", 18),
474*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_MSDC30_3, "msdc30_3_ck", "msdc30_4_sel", 17),
475*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_MSDC30_2, "msdc30_2_ck", "msdc30_3_sel", 16),
476*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_MSDC30_1, "msdc30_1_ck", "msdc30_2_sel", 15),
477*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_MSDC20_2, "msdc20_2_ck", "msdc30_1_sel", 14),
478*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_MSDC20_1, "msdc20_1_ck", "msdc30_0_sel", 13),
479*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_AP_DMA, "ap_dma_ck", "axi_sel", 12),
480*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_USB1, "usb1_ck", "usb20_sel", 11),
481*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_USB0, "usb0_ck", "usb20_sel", 10),
482*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM, "pwm_ck", "axi_sel", 9),
483*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM7, "pwm7_ck", "axi_sel", 8),
484*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM6, "pwm6_ck", "axi_sel", 7),
485*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM5, "pwm5_ck", "axi_sel", 6),
486*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM4, "pwm4_ck", "axi_sel", 5),
487*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM3, "pwm3_ck", "axi_sel", 4),
488*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM2, "pwm2_ck", "axi_sel", 3),
489*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_PWM1, "pwm1_ck", "axi_sel", 2),
490*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_THERM, "therm_ck", "axi_sel", 1),
491*4882a593Smuzhiyun 	GATE_PERI0(CLK_PERI_NFI, "nfi_ck", "axi_sel", 0),
492*4882a593Smuzhiyun 	/* PERI1 */
493*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_USBSLV, "usbslv_ck", "axi_sel", 8),
494*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_USB1_MCU, "usb1_mcu_ck", "axi_sel", 7),
495*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_USB0_MCU, "usb0_mcu_ck", "axi_sel", 6),
496*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_GCPU, "gcpu_ck", "gcpu_sel", 5),
497*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_FHCTL, "fhctl_ck", "clk26m", 4),
498*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_SPI1, "spi1_ck", "spi_sel", 3),
499*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_AUXADC, "auxadc_ck", "clk26m", 2),
500*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_PERI_PWRAP, "peri_pwrap_ck", "axi_sel", 1),
501*4882a593Smuzhiyun 	GATE_PERI1(CLK_PERI_I2C6, "i2c6_ck", "axi_sel", 0),
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun static const char * const uart_ck_sel_parents[] __initconst = {
505*4882a593Smuzhiyun 	"clk26m",
506*4882a593Smuzhiyun 	"uart_sel",
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun static const struct mtk_composite peri_clks[] __initconst = {
510*4882a593Smuzhiyun 	MUX(CLK_PERI_UART0_SEL, "uart0_ck_sel", uart_ck_sel_parents, 0x40c, 0, 1),
511*4882a593Smuzhiyun 	MUX(CLK_PERI_UART1_SEL, "uart1_ck_sel", uart_ck_sel_parents, 0x40c, 1, 1),
512*4882a593Smuzhiyun 	MUX(CLK_PERI_UART2_SEL, "uart2_ck_sel", uart_ck_sel_parents, 0x40c, 2, 1),
513*4882a593Smuzhiyun 	MUX(CLK_PERI_UART3_SEL, "uart3_ck_sel", uart_ck_sel_parents, 0x40c, 3, 1),
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun 
mtk_topckgen_init(struct device_node * node)516*4882a593Smuzhiyun static void __init mtk_topckgen_init(struct device_node *node)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
519*4882a593Smuzhiyun 	void __iomem *base;
520*4882a593Smuzhiyun 	int r;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	base = of_iomap(node, 0);
523*4882a593Smuzhiyun 	if (!base) {
524*4882a593Smuzhiyun 		pr_err("%s(): ioremap failed\n", __func__);
525*4882a593Smuzhiyun 		return;
526*4882a593Smuzhiyun 	}
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	mtk_clk_register_factors(root_clk_alias, ARRAY_SIZE(root_clk_alias), clk_data);
531*4882a593Smuzhiyun 	mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs), clk_data);
532*4882a593Smuzhiyun 	mtk_clk_register_composites(top_muxes, ARRAY_SIZE(top_muxes), base,
533*4882a593Smuzhiyun 			&mt8135_clk_lock, clk_data);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	clk_prepare_enable(clk_data->clks[CLK_TOP_CCI_SEL]);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
538*4882a593Smuzhiyun 	if (r)
539*4882a593Smuzhiyun 		pr_err("%s(): could not register clock provider: %d\n",
540*4882a593Smuzhiyun 			__func__, r);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun CLK_OF_DECLARE(mtk_topckgen, "mediatek,mt8135-topckgen", mtk_topckgen_init);
543*4882a593Smuzhiyun 
mtk_infrasys_init(struct device_node * node)544*4882a593Smuzhiyun static void __init mtk_infrasys_init(struct device_node *node)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
547*4882a593Smuzhiyun 	int r;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_INFRA_NR_CLK);
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	mtk_clk_register_gates(node, infra_clks, ARRAY_SIZE(infra_clks),
552*4882a593Smuzhiyun 						clk_data);
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	clk_prepare_enable(clk_data->clks[CLK_INFRA_M4U]);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
557*4882a593Smuzhiyun 	if (r)
558*4882a593Smuzhiyun 		pr_err("%s(): could not register clock provider: %d\n",
559*4882a593Smuzhiyun 			__func__, r);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	mtk_register_reset_controller(node, 2, 0x30);
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun CLK_OF_DECLARE(mtk_infrasys, "mediatek,mt8135-infracfg", mtk_infrasys_init);
564*4882a593Smuzhiyun 
mtk_pericfg_init(struct device_node * node)565*4882a593Smuzhiyun static void __init mtk_pericfg_init(struct device_node *node)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
568*4882a593Smuzhiyun 	int r;
569*4882a593Smuzhiyun 	void __iomem *base;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	base = of_iomap(node, 0);
572*4882a593Smuzhiyun 	if (!base) {
573*4882a593Smuzhiyun 		pr_err("%s(): ioremap failed\n", __func__);
574*4882a593Smuzhiyun 		return;
575*4882a593Smuzhiyun 	}
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_PERI_NR_CLK);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	mtk_clk_register_gates(node, peri_gates, ARRAY_SIZE(peri_gates),
580*4882a593Smuzhiyun 						clk_data);
581*4882a593Smuzhiyun 	mtk_clk_register_composites(peri_clks, ARRAY_SIZE(peri_clks), base,
582*4882a593Smuzhiyun 			&mt8135_clk_lock, clk_data);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
585*4882a593Smuzhiyun 	if (r)
586*4882a593Smuzhiyun 		pr_err("%s(): could not register clock provider: %d\n",
587*4882a593Smuzhiyun 			__func__, r);
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	mtk_register_reset_controller(node, 2, 0);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun CLK_OF_DECLARE(mtk_pericfg, "mediatek,mt8135-pericfg", mtk_pericfg_init);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun #define MT8135_PLL_FMAX		(2000 * MHZ)
594*4882a593Smuzhiyun #define CON0_MT8135_RST_BAR	BIT(27)
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift) { \
597*4882a593Smuzhiyun 		.id = _id,						\
598*4882a593Smuzhiyun 		.name = _name,						\
599*4882a593Smuzhiyun 		.reg = _reg,						\
600*4882a593Smuzhiyun 		.pwr_reg = _pwr_reg,					\
601*4882a593Smuzhiyun 		.en_mask = _en_mask,					\
602*4882a593Smuzhiyun 		.flags = _flags,					\
603*4882a593Smuzhiyun 		.rst_bar_mask = CON0_MT8135_RST_BAR,			\
604*4882a593Smuzhiyun 		.fmax = MT8135_PLL_FMAX,				\
605*4882a593Smuzhiyun 		.pcwbits = _pcwbits,					\
606*4882a593Smuzhiyun 		.pd_reg = _pd_reg,					\
607*4882a593Smuzhiyun 		.pd_shift = _pd_shift,					\
608*4882a593Smuzhiyun 		.tuner_reg = _tuner_reg,				\
609*4882a593Smuzhiyun 		.pcw_reg = _pcw_reg,					\
610*4882a593Smuzhiyun 		.pcw_shift = _pcw_shift,				\
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun static const struct mtk_pll_data plls[] = {
614*4882a593Smuzhiyun 	PLL(CLK_APMIXED_ARMPLL1, "armpll1", 0x200, 0x218, 0x80000001, 0, 21, 0x204, 24, 0x0, 0x204, 0),
615*4882a593Smuzhiyun 	PLL(CLK_APMIXED_ARMPLL2, "armpll2", 0x2cc, 0x2e4, 0x80000001, 0, 21, 0x2d0, 24, 0x0, 0x2d0, 0),
616*4882a593Smuzhiyun 	PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x21c, 0x234, 0xf0000001, HAVE_RST_BAR, 21, 0x21c, 6, 0x0, 0x220, 0),
617*4882a593Smuzhiyun 	PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x238, 0x250, 0xf3000001, HAVE_RST_BAR, 7, 0x238, 6, 0x0, 0x238, 9),
618*4882a593Smuzhiyun 	PLL(CLK_APMIXED_MMPLL, "mmpll", 0x254, 0x26c, 0xf0000001, HAVE_RST_BAR, 21, 0x254, 6, 0x0, 0x258, 0),
619*4882a593Smuzhiyun 	PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x278, 0x290, 0x80000001, 0, 21, 0x278, 6, 0x0, 0x27c, 0),
620*4882a593Smuzhiyun 	PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x294, 0x2ac, 0x80000001, 0, 31, 0x294, 6, 0x0, 0x298, 0),
621*4882a593Smuzhiyun 	PLL(CLK_APMIXED_LVDSPLL, "lvdspll", 0x2b0, 0x2c8,	0x80000001, 0, 21, 0x2b0, 6, 0x0, 0x2b4, 0),
622*4882a593Smuzhiyun 	PLL(CLK_APMIXED_AUDPLL, "audpll", 0x2e8, 0x300, 0x80000001, 0, 31, 0x2e8, 6, 0x2f8, 0x2ec, 0),
623*4882a593Smuzhiyun 	PLL(CLK_APMIXED_VDECPLL, "vdecpll", 0x304, 0x31c,	0x80000001, 0, 21, 0x2b0, 6, 0x0, 0x308, 0),
624*4882a593Smuzhiyun };
625*4882a593Smuzhiyun 
mtk_apmixedsys_init(struct device_node * node)626*4882a593Smuzhiyun static void __init mtk_apmixedsys_init(struct device_node *node)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun 	struct clk_onecell_data *clk_data;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
631*4882a593Smuzhiyun 	if (!clk_data)
632*4882a593Smuzhiyun 		return;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data);
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun CLK_OF_DECLARE(mtk_apmixedsys, "mediatek,mt8135-apmixedsys",
637*4882a593Smuzhiyun 		mtk_apmixedsys_init);
638