1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2018 MediaTek Inc.
4*4882a593Smuzhiyun * Author: Wenzhen Yu <Wenzhen Yu@mediatek.com>
5*4882a593Smuzhiyun * Ryder Lee <ryder.lee@mediatek.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "clk-mtk.h"
16*4882a593Smuzhiyun #include "clk-gate.h"
17*4882a593Smuzhiyun #include "clk-cpumux.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <dt-bindings/clock/mt7629-clk.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define MT7629_PLL_FMAX (2500UL * MHZ)
22*4882a593Smuzhiyun #define CON0_MT7629_RST_BAR BIT(24)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
25*4882a593Smuzhiyun _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, \
26*4882a593Smuzhiyun _pcw_shift, _div_table, _parent_name) { \
27*4882a593Smuzhiyun .id = _id, \
28*4882a593Smuzhiyun .name = _name, \
29*4882a593Smuzhiyun .reg = _reg, \
30*4882a593Smuzhiyun .pwr_reg = _pwr_reg, \
31*4882a593Smuzhiyun .en_mask = _en_mask, \
32*4882a593Smuzhiyun .flags = _flags, \
33*4882a593Smuzhiyun .rst_bar_mask = CON0_MT7629_RST_BAR, \
34*4882a593Smuzhiyun .fmax = MT7629_PLL_FMAX, \
35*4882a593Smuzhiyun .pcwbits = _pcwbits, \
36*4882a593Smuzhiyun .pd_reg = _pd_reg, \
37*4882a593Smuzhiyun .pd_shift = _pd_shift, \
38*4882a593Smuzhiyun .tuner_reg = _tuner_reg, \
39*4882a593Smuzhiyun .pcw_reg = _pcw_reg, \
40*4882a593Smuzhiyun .pcw_shift = _pcw_shift, \
41*4882a593Smuzhiyun .div_table = _div_table, \
42*4882a593Smuzhiyun .parent_name = _parent_name, \
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
46*4882a593Smuzhiyun _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, \
47*4882a593Smuzhiyun _pcw_shift) \
48*4882a593Smuzhiyun PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
49*4882a593Smuzhiyun _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift, \
50*4882a593Smuzhiyun NULL, "clk20m")
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define GATE_APMIXED(_id, _name, _parent, _shift) { \
53*4882a593Smuzhiyun .id = _id, \
54*4882a593Smuzhiyun .name = _name, \
55*4882a593Smuzhiyun .parent_name = _parent, \
56*4882a593Smuzhiyun .regs = &apmixed_cg_regs, \
57*4882a593Smuzhiyun .shift = _shift, \
58*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_no_setclr_inv, \
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define GATE_INFRA(_id, _name, _parent, _shift) { \
62*4882a593Smuzhiyun .id = _id, \
63*4882a593Smuzhiyun .name = _name, \
64*4882a593Smuzhiyun .parent_name = _parent, \
65*4882a593Smuzhiyun .regs = &infra_cg_regs, \
66*4882a593Smuzhiyun .shift = _shift, \
67*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr, \
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define GATE_PERI0(_id, _name, _parent, _shift) { \
71*4882a593Smuzhiyun .id = _id, \
72*4882a593Smuzhiyun .name = _name, \
73*4882a593Smuzhiyun .parent_name = _parent, \
74*4882a593Smuzhiyun .regs = &peri0_cg_regs, \
75*4882a593Smuzhiyun .shift = _shift, \
76*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr, \
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define GATE_PERI1(_id, _name, _parent, _shift) { \
80*4882a593Smuzhiyun .id = _id, \
81*4882a593Smuzhiyun .name = _name, \
82*4882a593Smuzhiyun .parent_name = _parent, \
83*4882a593Smuzhiyun .regs = &peri1_cg_regs, \
84*4882a593Smuzhiyun .shift = _shift, \
85*4882a593Smuzhiyun .ops = &mtk_clk_gate_ops_setclr, \
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static DEFINE_SPINLOCK(mt7629_clk_lock);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static const char * const axi_parents[] = {
91*4882a593Smuzhiyun "clkxtal",
92*4882a593Smuzhiyun "syspll1_d2",
93*4882a593Smuzhiyun "syspll_d5",
94*4882a593Smuzhiyun "syspll1_d4",
95*4882a593Smuzhiyun "univpll_d5",
96*4882a593Smuzhiyun "univpll2_d2",
97*4882a593Smuzhiyun "univpll_d7",
98*4882a593Smuzhiyun "dmpll_ck"
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static const char * const mem_parents[] = {
102*4882a593Smuzhiyun "clkxtal",
103*4882a593Smuzhiyun "dmpll_ck"
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun static const char * const ddrphycfg_parents[] = {
107*4882a593Smuzhiyun "clkxtal",
108*4882a593Smuzhiyun "syspll1_d8"
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static const char * const eth_parents[] = {
112*4882a593Smuzhiyun "clkxtal",
113*4882a593Smuzhiyun "syspll1_d2",
114*4882a593Smuzhiyun "univpll1_d2",
115*4882a593Smuzhiyun "syspll1_d4",
116*4882a593Smuzhiyun "univpll_d5",
117*4882a593Smuzhiyun "sgmiipll_d2",
118*4882a593Smuzhiyun "univpll_d7",
119*4882a593Smuzhiyun "dmpll_ck"
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun static const char * const pwm_parents[] = {
123*4882a593Smuzhiyun "clkxtal",
124*4882a593Smuzhiyun "univpll2_d4"
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun static const char * const f10m_ref_parents[] = {
128*4882a593Smuzhiyun "clkxtal",
129*4882a593Smuzhiyun "sgmiipll_d2"
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun static const char * const nfi_infra_parents[] = {
133*4882a593Smuzhiyun "clkxtal",
134*4882a593Smuzhiyun "clkxtal",
135*4882a593Smuzhiyun "clkxtal",
136*4882a593Smuzhiyun "clkxtal",
137*4882a593Smuzhiyun "clkxtal",
138*4882a593Smuzhiyun "clkxtal",
139*4882a593Smuzhiyun "univpll2_d8",
140*4882a593Smuzhiyun "univpll3_d4",
141*4882a593Smuzhiyun "syspll1_d8",
142*4882a593Smuzhiyun "univpll1_d8",
143*4882a593Smuzhiyun "syspll4_d2",
144*4882a593Smuzhiyun "syspll2_d4",
145*4882a593Smuzhiyun "univpll2_d4",
146*4882a593Smuzhiyun "univpll3_d2",
147*4882a593Smuzhiyun "syspll1_d4",
148*4882a593Smuzhiyun "syspll_d7"
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun static const char * const flash_parents[] = {
152*4882a593Smuzhiyun "clkxtal",
153*4882a593Smuzhiyun "univpll_d80_d4",
154*4882a593Smuzhiyun "syspll2_d8",
155*4882a593Smuzhiyun "syspll3_d4",
156*4882a593Smuzhiyun "univpll3_d4",
157*4882a593Smuzhiyun "univpll1_d8",
158*4882a593Smuzhiyun "syspll2_d4",
159*4882a593Smuzhiyun "univpll2_d4"
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun static const char * const uart_parents[] = {
163*4882a593Smuzhiyun "clkxtal",
164*4882a593Smuzhiyun "univpll2_d8"
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun static const char * const spi0_parents[] = {
168*4882a593Smuzhiyun "clkxtal",
169*4882a593Smuzhiyun "syspll3_d2",
170*4882a593Smuzhiyun "clkxtal",
171*4882a593Smuzhiyun "syspll2_d4",
172*4882a593Smuzhiyun "syspll4_d2",
173*4882a593Smuzhiyun "univpll2_d4",
174*4882a593Smuzhiyun "univpll1_d8",
175*4882a593Smuzhiyun "clkxtal"
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun static const char * const spi1_parents[] = {
179*4882a593Smuzhiyun "clkxtal",
180*4882a593Smuzhiyun "syspll3_d2",
181*4882a593Smuzhiyun "clkxtal",
182*4882a593Smuzhiyun "syspll4_d4",
183*4882a593Smuzhiyun "syspll4_d2",
184*4882a593Smuzhiyun "univpll2_d4",
185*4882a593Smuzhiyun "univpll1_d8",
186*4882a593Smuzhiyun "clkxtal"
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun static const char * const msdc30_0_parents[] = {
190*4882a593Smuzhiyun "clkxtal",
191*4882a593Smuzhiyun "univpll2_d16",
192*4882a593Smuzhiyun "univ48m"
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun static const char * const msdc30_1_parents[] = {
196*4882a593Smuzhiyun "clkxtal",
197*4882a593Smuzhiyun "univpll2_d16",
198*4882a593Smuzhiyun "univ48m",
199*4882a593Smuzhiyun "syspll2_d4",
200*4882a593Smuzhiyun "univpll2_d4",
201*4882a593Smuzhiyun "syspll_d7",
202*4882a593Smuzhiyun "syspll2_d2",
203*4882a593Smuzhiyun "univpll2_d2"
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun static const char * const ap2wbmcu_parents[] = {
207*4882a593Smuzhiyun "clkxtal",
208*4882a593Smuzhiyun "syspll1_d2",
209*4882a593Smuzhiyun "univ48m",
210*4882a593Smuzhiyun "syspll1_d8",
211*4882a593Smuzhiyun "univpll2_d4",
212*4882a593Smuzhiyun "syspll_d7",
213*4882a593Smuzhiyun "syspll2_d2",
214*4882a593Smuzhiyun "univpll2_d2"
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun static const char * const audio_parents[] = {
218*4882a593Smuzhiyun "clkxtal",
219*4882a593Smuzhiyun "syspll3_d4",
220*4882a593Smuzhiyun "syspll4_d4",
221*4882a593Smuzhiyun "syspll1_d16"
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun static const char * const aud_intbus_parents[] = {
225*4882a593Smuzhiyun "clkxtal",
226*4882a593Smuzhiyun "syspll1_d4",
227*4882a593Smuzhiyun "syspll4_d2",
228*4882a593Smuzhiyun "dmpll_d4"
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun static const char * const pmicspi_parents[] = {
232*4882a593Smuzhiyun "clkxtal",
233*4882a593Smuzhiyun "syspll1_d8",
234*4882a593Smuzhiyun "syspll3_d4",
235*4882a593Smuzhiyun "syspll1_d16",
236*4882a593Smuzhiyun "univpll3_d4",
237*4882a593Smuzhiyun "clkxtal",
238*4882a593Smuzhiyun "univpll2_d4",
239*4882a593Smuzhiyun "dmpll_d8"
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun static const char * const scp_parents[] = {
243*4882a593Smuzhiyun "clkxtal",
244*4882a593Smuzhiyun "syspll1_d8",
245*4882a593Smuzhiyun "univpll2_d2",
246*4882a593Smuzhiyun "univpll2_d4"
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun static const char * const atb_parents[] = {
250*4882a593Smuzhiyun "clkxtal",
251*4882a593Smuzhiyun "syspll1_d2",
252*4882a593Smuzhiyun "syspll_d5"
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun static const char * const hif_parents[] = {
256*4882a593Smuzhiyun "clkxtal",
257*4882a593Smuzhiyun "syspll1_d2",
258*4882a593Smuzhiyun "univpll1_d2",
259*4882a593Smuzhiyun "syspll1_d4",
260*4882a593Smuzhiyun "univpll_d5",
261*4882a593Smuzhiyun "clk_null",
262*4882a593Smuzhiyun "univpll_d7"
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun static const char * const sata_parents[] = {
266*4882a593Smuzhiyun "clkxtal",
267*4882a593Smuzhiyun "univpll2_d4"
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun static const char * const usb20_parents[] = {
271*4882a593Smuzhiyun "clkxtal",
272*4882a593Smuzhiyun "univpll3_d4",
273*4882a593Smuzhiyun "syspll1_d8"
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun static const char * const aud1_parents[] = {
277*4882a593Smuzhiyun "clkxtal"
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun static const char * const irrx_parents[] = {
281*4882a593Smuzhiyun "clkxtal",
282*4882a593Smuzhiyun "syspll4_d16"
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun static const char * const crypto_parents[] = {
286*4882a593Smuzhiyun "clkxtal",
287*4882a593Smuzhiyun "univpll_d3",
288*4882a593Smuzhiyun "univpll1_d2",
289*4882a593Smuzhiyun "syspll1_d2",
290*4882a593Smuzhiyun "univpll_d5",
291*4882a593Smuzhiyun "syspll_d5",
292*4882a593Smuzhiyun "univpll2_d2",
293*4882a593Smuzhiyun "syspll_d2"
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun static const char * const gpt10m_parents[] = {
297*4882a593Smuzhiyun "clkxtal",
298*4882a593Smuzhiyun "clkxtal_d4"
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun static const char * const peribus_ck_parents[] = {
302*4882a593Smuzhiyun "syspll1_d8",
303*4882a593Smuzhiyun "syspll1_d4"
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun static const char * const infra_mux1_parents[] = {
307*4882a593Smuzhiyun "clkxtal",
308*4882a593Smuzhiyun "armpll",
309*4882a593Smuzhiyun "main_core_en",
310*4882a593Smuzhiyun "armpll"
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun static const struct mtk_gate_regs apmixed_cg_regs = {
314*4882a593Smuzhiyun .set_ofs = 0x8,
315*4882a593Smuzhiyun .clr_ofs = 0x8,
316*4882a593Smuzhiyun .sta_ofs = 0x8,
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun static const struct mtk_gate_regs infra_cg_regs = {
320*4882a593Smuzhiyun .set_ofs = 0x40,
321*4882a593Smuzhiyun .clr_ofs = 0x44,
322*4882a593Smuzhiyun .sta_ofs = 0x48,
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun static const struct mtk_gate_regs peri0_cg_regs = {
326*4882a593Smuzhiyun .set_ofs = 0x8,
327*4882a593Smuzhiyun .clr_ofs = 0x10,
328*4882a593Smuzhiyun .sta_ofs = 0x18,
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun static const struct mtk_gate_regs peri1_cg_regs = {
332*4882a593Smuzhiyun .set_ofs = 0xC,
333*4882a593Smuzhiyun .clr_ofs = 0x14,
334*4882a593Smuzhiyun .sta_ofs = 0x1C,
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun static const struct mtk_pll_data plls[] = {
338*4882a593Smuzhiyun PLL(CLK_APMIXED_ARMPLL, "armpll", 0x0200, 0x020C, 0x00000001,
339*4882a593Smuzhiyun 0, 21, 0x0204, 24, 0, 0x0204, 0),
340*4882a593Smuzhiyun PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x0210, 0x021C, 0x00000001,
341*4882a593Smuzhiyun HAVE_RST_BAR, 21, 0x0214, 24, 0, 0x0214, 0),
342*4882a593Smuzhiyun PLL(CLK_APMIXED_UNIV2PLL, "univ2pll", 0x0220, 0x022C, 0x00000001,
343*4882a593Smuzhiyun HAVE_RST_BAR, 7, 0x0224, 24, 0, 0x0224, 14),
344*4882a593Smuzhiyun PLL(CLK_APMIXED_ETH1PLL, "eth1pll", 0x0300, 0x0310, 0x00000001,
345*4882a593Smuzhiyun 0, 21, 0x0300, 1, 0, 0x0304, 0),
346*4882a593Smuzhiyun PLL(CLK_APMIXED_ETH2PLL, "eth2pll", 0x0314, 0x0320, 0x00000001,
347*4882a593Smuzhiyun 0, 21, 0x0314, 1, 0, 0x0318, 0),
348*4882a593Smuzhiyun PLL(CLK_APMIXED_SGMIPLL, "sgmipll", 0x0358, 0x0368, 0x00000001,
349*4882a593Smuzhiyun 0, 21, 0x0358, 1, 0, 0x035C, 0),
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun static const struct mtk_gate apmixed_clks[] = {
353*4882a593Smuzhiyun GATE_APMIXED(CLK_APMIXED_MAIN_CORE_EN, "main_core_en", "mainpll", 5),
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun static const struct mtk_gate infra_clks[] = {
357*4882a593Smuzhiyun GATE_INFRA(CLK_INFRA_DBGCLK_PD, "infra_dbgclk_pd", "hd_faxi", 0),
358*4882a593Smuzhiyun GATE_INFRA(CLK_INFRA_TRNG_PD, "infra_trng_pd", "hd_faxi", 2),
359*4882a593Smuzhiyun GATE_INFRA(CLK_INFRA_DEVAPC_PD, "infra_devapc_pd", "hd_faxi", 4),
360*4882a593Smuzhiyun GATE_INFRA(CLK_INFRA_APXGPT_PD, "infra_apxgpt_pd", "infrao_10m", 18),
361*4882a593Smuzhiyun GATE_INFRA(CLK_INFRA_SEJ_PD, "infra_sej_pd", "infrao_10m", 19),
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun static const struct mtk_fixed_clk top_fixed_clks[] = {
365*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_TO_U2_PHY, "to_u2_phy", "clkxtal",
366*4882a593Smuzhiyun 31250000),
367*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_TO_U2_PHY_1P, "to_u2_phy_1p", "clkxtal",
368*4882a593Smuzhiyun 31250000),
369*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_PCIE0_PIPE_EN, "pcie0_pipe_en", "clkxtal",
370*4882a593Smuzhiyun 125000000),
371*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_PCIE1_PIPE_EN, "pcie1_pipe_en", "clkxtal",
372*4882a593Smuzhiyun 125000000),
373*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_SSUSB_TX250M, "ssusb_tx250m", "clkxtal",
374*4882a593Smuzhiyun 250000000),
375*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_SSUSB_EQ_RX250M, "ssusb_eq_rx250m", "clkxtal",
376*4882a593Smuzhiyun 250000000),
377*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_SSUSB_CDR_REF, "ssusb_cdr_ref", "clkxtal",
378*4882a593Smuzhiyun 33333333),
379*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_SSUSB_CDR_FB, "ssusb_cdr_fb", "clkxtal",
380*4882a593Smuzhiyun 50000000),
381*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_SATA_ASIC, "sata_asic", "clkxtal",
382*4882a593Smuzhiyun 50000000),
383*4882a593Smuzhiyun FIXED_CLK(CLK_TOP_SATA_RBC, "sata_rbc", "clkxtal",
384*4882a593Smuzhiyun 50000000),
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun static const struct mtk_fixed_factor top_divs[] = {
388*4882a593Smuzhiyun FACTOR(CLK_TOP_TO_USB3_SYS, "to_usb3_sys", "eth1pll", 1, 4),
389*4882a593Smuzhiyun FACTOR(CLK_TOP_P1_1MHZ, "p1_1mhz", "eth1pll", 1, 500),
390*4882a593Smuzhiyun FACTOR(CLK_TOP_4MHZ, "free_run_4mhz", "eth1pll", 1, 125),
391*4882a593Smuzhiyun FACTOR(CLK_TOP_P0_1MHZ, "p0_1mhz", "eth1pll", 1, 500),
392*4882a593Smuzhiyun FACTOR(CLK_TOP_ETH_500M, "eth_500m", "eth1pll", 1, 1),
393*4882a593Smuzhiyun FACTOR(CLK_TOP_TXCLK_SRC_PRE, "txclk_src_pre", "sgmiipll_d2", 1, 1),
394*4882a593Smuzhiyun FACTOR(CLK_TOP_RTC, "rtc", "clkxtal", 1, 1024),
395*4882a593Smuzhiyun FACTOR(CLK_TOP_PWM_QTR_26M, "pwm_qtr_26m", "clkxtal", 1, 1),
396*4882a593Smuzhiyun FACTOR(CLK_TOP_CPUM_TCK_IN, "cpum_tck_in", "cpum_tck", 1, 1),
397*4882a593Smuzhiyun FACTOR(CLK_TOP_TO_USB3_DA_TOP, "to_usb3_da_top", "clkxtal", 1, 1),
398*4882a593Smuzhiyun FACTOR(CLK_TOP_MEMPLL, "mempll", "clkxtal", 32, 1),
399*4882a593Smuzhiyun FACTOR(CLK_TOP_DMPLL, "dmpll_ck", "mempll", 1, 1),
400*4882a593Smuzhiyun FACTOR(CLK_TOP_DMPLL_D4, "dmpll_d4", "mempll", 1, 4),
401*4882a593Smuzhiyun FACTOR(CLK_TOP_DMPLL_D8, "dmpll_d8", "mempll", 1, 8),
402*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "mainpll", 1, 2),
403*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "mainpll", 1, 4),
404*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL1_D4, "syspll1_d4", "mainpll", 1, 8),
405*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL1_D8, "syspll1_d8", "mainpll", 1, 16),
406*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL1_D16, "syspll1_d16", "mainpll", 1, 32),
407*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL2_D2, "syspll2_d2", "mainpll", 1, 6),
408*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL2_D4, "syspll2_d4", "mainpll", 1, 12),
409*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL2_D8, "syspll2_d8", "mainpll", 1, 24),
410*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "mainpll", 1, 5),
411*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "mainpll", 1, 10),
412*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL3_D4, "syspll3_d4", "mainpll", 1, 20),
413*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL_D7, "syspll_d7", "mainpll", 1, 7),
414*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL4_D2, "syspll4_d2", "mainpll", 1, 14),
415*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL4_D4, "syspll4_d4", "mainpll", 1, 28),
416*4882a593Smuzhiyun FACTOR(CLK_TOP_SYSPLL4_D16, "syspll4_d16", "mainpll", 1, 112),
417*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL, "univpll", "univ2pll", 1, 2),
418*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll", 1, 4),
419*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univpll", 1, 8),
420*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL1_D8, "univpll1_d8", "univpll", 1, 16),
421*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1, 3),
422*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univpll", 1, 6),
423*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univpll", 1, 12),
424*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univpll", 1, 24),
425*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL2_D16, "univpll2_d16", "univpll", 1, 48),
426*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5),
427*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL3_D2, "univpll3_d2", "univpll", 1, 10),
428*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL3_D4, "univpll3_d4", "univpll", 1, 20),
429*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL3_D16, "univpll3_d16", "univpll", 1, 80),
430*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll", 1, 7),
431*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIVPLL_D80_D4, "univpll_d80_d4", "univpll", 1, 320),
432*4882a593Smuzhiyun FACTOR(CLK_TOP_UNIV48M, "univ48m", "univpll", 1, 25),
433*4882a593Smuzhiyun FACTOR(CLK_TOP_SGMIIPLL_D2, "sgmiipll_d2", "sgmipll", 1, 2),
434*4882a593Smuzhiyun FACTOR(CLK_TOP_CLKXTAL_D4, "clkxtal_d4", "clkxtal", 1, 4),
435*4882a593Smuzhiyun FACTOR(CLK_TOP_HD_FAXI, "hd_faxi", "axi_sel", 1, 1),
436*4882a593Smuzhiyun FACTOR(CLK_TOP_FAXI, "faxi", "axi_sel", 1, 1),
437*4882a593Smuzhiyun FACTOR(CLK_TOP_F_FAUD_INTBUS, "f_faud_intbus", "aud_intbus_sel", 1, 1),
438*4882a593Smuzhiyun FACTOR(CLK_TOP_AP2WBHIF_HCLK, "ap2wbhif_hclk", "syspll1_d8", 1, 1),
439*4882a593Smuzhiyun FACTOR(CLK_TOP_10M_INFRAO, "infrao_10m", "gpt10m_sel", 1, 1),
440*4882a593Smuzhiyun FACTOR(CLK_TOP_MSDC30_1, "msdc30_1", "msdc30_1_sel", 1, 1),
441*4882a593Smuzhiyun FACTOR(CLK_TOP_SPI, "spi", "spi0_sel", 1, 1),
442*4882a593Smuzhiyun FACTOR(CLK_TOP_SF, "sf", "nfi_infra_sel", 1, 1),
443*4882a593Smuzhiyun FACTOR(CLK_TOP_FLASH, "flash", "flash_sel", 1, 1),
444*4882a593Smuzhiyun FACTOR(CLK_TOP_TO_USB3_REF, "to_usb3_ref", "sata_sel", 1, 4),
445*4882a593Smuzhiyun FACTOR(CLK_TOP_TO_USB3_MCU, "to_usb3_mcu", "axi_sel", 1, 1),
446*4882a593Smuzhiyun FACTOR(CLK_TOP_TO_USB3_DMA, "to_usb3_dma", "hif_sel", 1, 1),
447*4882a593Smuzhiyun FACTOR(CLK_TOP_FROM_TOP_AHB, "from_top_ahb", "axi_sel", 1, 1),
448*4882a593Smuzhiyun FACTOR(CLK_TOP_FROM_TOP_AXI, "from_top_axi", "hif_sel", 1, 1),
449*4882a593Smuzhiyun FACTOR(CLK_TOP_PCIE1_MAC_EN, "pcie1_mac_en", "sata_sel", 1, 1),
450*4882a593Smuzhiyun FACTOR(CLK_TOP_PCIE0_MAC_EN, "pcie0_mac_en", "sata_sel", 1, 1),
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun static const struct mtk_gate peri_clks[] = {
454*4882a593Smuzhiyun /* PERI0 */
455*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_PWM1_PD, "peri_pwm1_pd", "pwm_qtr_26m", 2),
456*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_PWM2_PD, "peri_pwm2_pd", "pwm_qtr_26m", 3),
457*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_PWM3_PD, "peri_pwm3_pd", "pwm_qtr_26m", 4),
458*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_PWM4_PD, "peri_pwm4_pd", "pwm_qtr_26m", 5),
459*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_PWM5_PD, "peri_pwm5_pd", "pwm_qtr_26m", 6),
460*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_PWM6_PD, "peri_pwm6_pd", "pwm_qtr_26m", 7),
461*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_PWM7_PD, "peri_pwm7_pd", "pwm_qtr_26m", 8),
462*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_PWM_PD, "peri_pwm_pd", "pwm_qtr_26m", 9),
463*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_AP_DMA_PD, "peri_ap_dma_pd", "faxi", 12),
464*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_MSDC30_1_PD, "peri_msdc30_1", "msdc30_1", 14),
465*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_UART0_PD, "peri_uart0_pd", "faxi", 17),
466*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_UART1_PD, "peri_uart1_pd", "faxi", 18),
467*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_UART2_PD, "peri_uart2_pd", "faxi", 19),
468*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_UART3_PD, "peri_uart3_pd", "faxi", 20),
469*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_BTIF_PD, "peri_btif_pd", "faxi", 22),
470*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_I2C0_PD, "peri_i2c0_pd", "faxi", 23),
471*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_SPI0_PD, "peri_spi0_pd", "spi", 28),
472*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_SNFI_PD, "peri_snfi_pd", "sf", 29),
473*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_NFI_PD, "peri_nfi_pd", "faxi", 30),
474*4882a593Smuzhiyun GATE_PERI0(CLK_PERI_NFIECC_PD, "peri_nfiecc_pd", "faxi", 31),
475*4882a593Smuzhiyun /* PERI1 */
476*4882a593Smuzhiyun GATE_PERI1(CLK_PERI_FLASH_PD, "peri_flash_pd", "flash", 1),
477*4882a593Smuzhiyun };
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun static struct mtk_composite infra_muxes[] = {
480*4882a593Smuzhiyun /* INFRA_TOPCKGEN_CKMUXSEL */
481*4882a593Smuzhiyun MUX(CLK_INFRA_MUX1_SEL, "infra_mux1_sel", infra_mux1_parents, 0x000,
482*4882a593Smuzhiyun 2, 2),
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun static struct mtk_composite top_muxes[] = {
486*4882a593Smuzhiyun /* CLK_CFG_0 */
487*4882a593Smuzhiyun MUX_GATE(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
488*4882a593Smuzhiyun 0x040, 0, 3, 7),
489*4882a593Smuzhiyun MUX_GATE(CLK_TOP_MEM_SEL, "mem_sel", mem_parents,
490*4882a593Smuzhiyun 0x040, 8, 1, 15),
491*4882a593Smuzhiyun MUX_GATE(CLK_TOP_DDRPHYCFG_SEL, "ddrphycfg_sel", ddrphycfg_parents,
492*4882a593Smuzhiyun 0x040, 16, 1, 23),
493*4882a593Smuzhiyun MUX_GATE(CLK_TOP_ETH_SEL, "eth_sel", eth_parents,
494*4882a593Smuzhiyun 0x040, 24, 3, 31),
495*4882a593Smuzhiyun /* CLK_CFG_1 */
496*4882a593Smuzhiyun MUX_GATE(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents,
497*4882a593Smuzhiyun 0x050, 0, 2, 7),
498*4882a593Smuzhiyun MUX_GATE(CLK_TOP_F10M_REF_SEL, "f10m_ref_sel", f10m_ref_parents,
499*4882a593Smuzhiyun 0x050, 8, 1, 15),
500*4882a593Smuzhiyun MUX_GATE(CLK_TOP_NFI_INFRA_SEL, "nfi_infra_sel", nfi_infra_parents,
501*4882a593Smuzhiyun 0x050, 16, 4, 23),
502*4882a593Smuzhiyun MUX_GATE(CLK_TOP_FLASH_SEL, "flash_sel", flash_parents,
503*4882a593Smuzhiyun 0x050, 24, 3, 31),
504*4882a593Smuzhiyun /* CLK_CFG_2 */
505*4882a593Smuzhiyun MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents,
506*4882a593Smuzhiyun 0x060, 0, 1, 7),
507*4882a593Smuzhiyun MUX_GATE(CLK_TOP_SPI0_SEL, "spi0_sel", spi0_parents,
508*4882a593Smuzhiyun 0x060, 8, 3, 15),
509*4882a593Smuzhiyun MUX_GATE(CLK_TOP_SPI1_SEL, "spi1_sel", spi1_parents,
510*4882a593Smuzhiyun 0x060, 16, 3, 23),
511*4882a593Smuzhiyun MUX_GATE(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel", uart_parents,
512*4882a593Smuzhiyun 0x060, 24, 3, 31),
513*4882a593Smuzhiyun /* CLK_CFG_3 */
514*4882a593Smuzhiyun MUX_GATE(CLK_TOP_MSDC30_0_SEL, "msdc30_0_sel", msdc30_0_parents,
515*4882a593Smuzhiyun 0x070, 0, 3, 7),
516*4882a593Smuzhiyun MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_1_parents,
517*4882a593Smuzhiyun 0x070, 8, 3, 15),
518*4882a593Smuzhiyun MUX_GATE(CLK_TOP_AP2WBMCU_SEL, "ap2wbmcu_sel", ap2wbmcu_parents,
519*4882a593Smuzhiyun 0x070, 16, 3, 23),
520*4882a593Smuzhiyun MUX_GATE(CLK_TOP_AP2WBHIF_SEL, "ap2wbhif_sel", ap2wbmcu_parents,
521*4882a593Smuzhiyun 0x070, 24, 3, 31),
522*4882a593Smuzhiyun /* CLK_CFG_4 */
523*4882a593Smuzhiyun MUX_GATE(CLK_TOP_AUDIO_SEL, "audio_sel", audio_parents,
524*4882a593Smuzhiyun 0x080, 0, 2, 7),
525*4882a593Smuzhiyun MUX_GATE(CLK_TOP_AUD_INTBUS_SEL, "aud_intbus_sel", aud_intbus_parents,
526*4882a593Smuzhiyun 0x080, 8, 2, 15),
527*4882a593Smuzhiyun MUX_GATE(CLK_TOP_PMICSPI_SEL, "pmicspi_sel", pmicspi_parents,
528*4882a593Smuzhiyun 0x080, 16, 3, 23),
529*4882a593Smuzhiyun MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", scp_parents,
530*4882a593Smuzhiyun 0x080, 24, 2, 31),
531*4882a593Smuzhiyun /* CLK_CFG_5 */
532*4882a593Smuzhiyun MUX_GATE(CLK_TOP_ATB_SEL, "atb_sel", atb_parents,
533*4882a593Smuzhiyun 0x090, 0, 2, 7),
534*4882a593Smuzhiyun MUX_GATE(CLK_TOP_HIF_SEL, "hif_sel", hif_parents,
535*4882a593Smuzhiyun 0x090, 8, 3, 15),
536*4882a593Smuzhiyun MUX_GATE(CLK_TOP_SATA_SEL, "sata_sel", sata_parents,
537*4882a593Smuzhiyun 0x090, 16, 1, 23),
538*4882a593Smuzhiyun MUX_GATE(CLK_TOP_U2_SEL, "usb20_sel", usb20_parents,
539*4882a593Smuzhiyun 0x090, 24, 2, 31),
540*4882a593Smuzhiyun /* CLK_CFG_6 */
541*4882a593Smuzhiyun MUX_GATE(CLK_TOP_AUD1_SEL, "aud1_sel", aud1_parents,
542*4882a593Smuzhiyun 0x0A0, 0, 1, 7),
543*4882a593Smuzhiyun MUX_GATE(CLK_TOP_AUD2_SEL, "aud2_sel", aud1_parents,
544*4882a593Smuzhiyun 0x0A0, 8, 1, 15),
545*4882a593Smuzhiyun MUX_GATE(CLK_TOP_IRRX_SEL, "irrx_sel", irrx_parents,
546*4882a593Smuzhiyun 0x0A0, 16, 1, 23),
547*4882a593Smuzhiyun MUX_GATE(CLK_TOP_IRTX_SEL, "irtx_sel", irrx_parents,
548*4882a593Smuzhiyun 0x0A0, 24, 1, 31),
549*4882a593Smuzhiyun /* CLK_CFG_7 */
550*4882a593Smuzhiyun MUX_GATE(CLK_TOP_SATA_MCU_SEL, "sata_mcu_sel", scp_parents,
551*4882a593Smuzhiyun 0x0B0, 0, 2, 7),
552*4882a593Smuzhiyun MUX_GATE(CLK_TOP_PCIE0_MCU_SEL, "pcie0_mcu_sel", scp_parents,
553*4882a593Smuzhiyun 0x0B0, 8, 2, 15),
554*4882a593Smuzhiyun MUX_GATE(CLK_TOP_PCIE1_MCU_SEL, "pcie1_mcu_sel", scp_parents,
555*4882a593Smuzhiyun 0x0B0, 16, 2, 23),
556*4882a593Smuzhiyun MUX_GATE(CLK_TOP_SSUSB_MCU_SEL, "ssusb_mcu_sel", scp_parents,
557*4882a593Smuzhiyun 0x0B0, 24, 2, 31),
558*4882a593Smuzhiyun /* CLK_CFG_8 */
559*4882a593Smuzhiyun MUX_GATE(CLK_TOP_CRYPTO_SEL, "crypto_sel", crypto_parents,
560*4882a593Smuzhiyun 0x0C0, 0, 3, 7),
561*4882a593Smuzhiyun MUX_GATE(CLK_TOP_SGMII_REF_1_SEL, "sgmii_ref_1_sel", f10m_ref_parents,
562*4882a593Smuzhiyun 0x0C0, 8, 1, 15),
563*4882a593Smuzhiyun MUX_GATE(CLK_TOP_10M_SEL, "gpt10m_sel", gpt10m_parents,
564*4882a593Smuzhiyun 0x0C0, 16, 1, 23),
565*4882a593Smuzhiyun };
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun static struct mtk_composite peri_muxes[] = {
568*4882a593Smuzhiyun /* PERI_GLOBALCON_CKSEL */
569*4882a593Smuzhiyun MUX(CLK_PERIBUS_SEL, "peribus_ck_sel", peribus_ck_parents, 0x05C, 0, 1),
570*4882a593Smuzhiyun };
571*4882a593Smuzhiyun
mtk_topckgen_init(struct platform_device * pdev)572*4882a593Smuzhiyun static int mtk_topckgen_init(struct platform_device *pdev)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
575*4882a593Smuzhiyun void __iomem *base;
576*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun base = devm_platform_ioremap_resource(pdev, 0);
579*4882a593Smuzhiyun if (IS_ERR(base))
580*4882a593Smuzhiyun return PTR_ERR(base);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun mtk_clk_register_fixed_clks(top_fixed_clks, ARRAY_SIZE(top_fixed_clks),
585*4882a593Smuzhiyun clk_data);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs),
588*4882a593Smuzhiyun clk_data);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun mtk_clk_register_composites(top_muxes, ARRAY_SIZE(top_muxes),
591*4882a593Smuzhiyun base, &mt7629_clk_lock, clk_data);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun clk_prepare_enable(clk_data->clks[CLK_TOP_AXI_SEL]);
594*4882a593Smuzhiyun clk_prepare_enable(clk_data->clks[CLK_TOP_MEM_SEL]);
595*4882a593Smuzhiyun clk_prepare_enable(clk_data->clks[CLK_TOP_DDRPHYCFG_SEL]);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
mtk_infrasys_init(struct platform_device * pdev)600*4882a593Smuzhiyun static int mtk_infrasys_init(struct platform_device *pdev)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
603*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_INFRA_NR_CLK);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun mtk_clk_register_gates(node, infra_clks, ARRAY_SIZE(infra_clks),
608*4882a593Smuzhiyun clk_data);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun mtk_clk_register_cpumuxes(node, infra_muxes, ARRAY_SIZE(infra_muxes),
611*4882a593Smuzhiyun clk_data);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun return of_clk_add_provider(node, of_clk_src_onecell_get,
614*4882a593Smuzhiyun clk_data);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
mtk_pericfg_init(struct platform_device * pdev)617*4882a593Smuzhiyun static int mtk_pericfg_init(struct platform_device *pdev)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
620*4882a593Smuzhiyun void __iomem *base;
621*4882a593Smuzhiyun int r;
622*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun base = devm_platform_ioremap_resource(pdev, 0);
625*4882a593Smuzhiyun if (IS_ERR(base))
626*4882a593Smuzhiyun return PTR_ERR(base);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_PERI_NR_CLK);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun mtk_clk_register_gates(node, peri_clks, ARRAY_SIZE(peri_clks),
631*4882a593Smuzhiyun clk_data);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun mtk_clk_register_composites(peri_muxes, ARRAY_SIZE(peri_muxes), base,
634*4882a593Smuzhiyun &mt7629_clk_lock, clk_data);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
637*4882a593Smuzhiyun if (r)
638*4882a593Smuzhiyun return r;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun clk_prepare_enable(clk_data->clks[CLK_PERI_UART0_PD]);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun return 0;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
mtk_apmixedsys_init(struct platform_device * pdev)645*4882a593Smuzhiyun static int mtk_apmixedsys_init(struct platform_device *pdev)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun struct clk_onecell_data *clk_data;
648*4882a593Smuzhiyun struct device_node *node = pdev->dev.of_node;
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
651*4882a593Smuzhiyun if (!clk_data)
652*4882a593Smuzhiyun return -ENOMEM;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls),
655*4882a593Smuzhiyun clk_data);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun mtk_clk_register_gates(node, apmixed_clks,
658*4882a593Smuzhiyun ARRAY_SIZE(apmixed_clks), clk_data);
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun clk_prepare_enable(clk_data->clks[CLK_APMIXED_ARMPLL]);
661*4882a593Smuzhiyun clk_prepare_enable(clk_data->clks[CLK_APMIXED_MAIN_CORE_EN]);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun return of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun static const struct of_device_id of_match_clk_mt7629[] = {
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun .compatible = "mediatek,mt7629-apmixedsys",
670*4882a593Smuzhiyun .data = mtk_apmixedsys_init,
671*4882a593Smuzhiyun }, {
672*4882a593Smuzhiyun .compatible = "mediatek,mt7629-infracfg",
673*4882a593Smuzhiyun .data = mtk_infrasys_init,
674*4882a593Smuzhiyun }, {
675*4882a593Smuzhiyun .compatible = "mediatek,mt7629-topckgen",
676*4882a593Smuzhiyun .data = mtk_topckgen_init,
677*4882a593Smuzhiyun }, {
678*4882a593Smuzhiyun .compatible = "mediatek,mt7629-pericfg",
679*4882a593Smuzhiyun .data = mtk_pericfg_init,
680*4882a593Smuzhiyun }, {
681*4882a593Smuzhiyun /* sentinel */
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun };
684*4882a593Smuzhiyun
clk_mt7629_probe(struct platform_device * pdev)685*4882a593Smuzhiyun static int clk_mt7629_probe(struct platform_device *pdev)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun int (*clk_init)(struct platform_device *);
688*4882a593Smuzhiyun int r;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun clk_init = of_device_get_match_data(&pdev->dev);
691*4882a593Smuzhiyun if (!clk_init)
692*4882a593Smuzhiyun return -EINVAL;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun r = clk_init(pdev);
695*4882a593Smuzhiyun if (r)
696*4882a593Smuzhiyun dev_err(&pdev->dev,
697*4882a593Smuzhiyun "could not register clock provider: %s: %d\n",
698*4882a593Smuzhiyun pdev->name, r);
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun return r;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun static struct platform_driver clk_mt7629_drv = {
704*4882a593Smuzhiyun .probe = clk_mt7629_probe,
705*4882a593Smuzhiyun .driver = {
706*4882a593Smuzhiyun .name = "clk-mt7629",
707*4882a593Smuzhiyun .of_match_table = of_match_clk_mt7629,
708*4882a593Smuzhiyun },
709*4882a593Smuzhiyun };
710*4882a593Smuzhiyun
clk_mt7629_init(void)711*4882a593Smuzhiyun static int clk_mt7629_init(void)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun return platform_driver_register(&clk_mt7629_drv);
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun arch_initcall(clk_mt7629_init);
717